Quad 2-input NAND gate Rev. 1 — 16 May 2014

Product data sheet

#### 1. **General description**

The 74ALVC00-Q100 is a quad 2-input NAND gate.

Schmitt trigger action on all inputs makes the device tolerant of slow rise and fall times.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 3) and is suitable for use in automotive applications.

#### Features and benefits 2.

- Automotive product qualification in accordance with AEC-Q100 (Grade 3)
  - Specified from –40 °C to +85 °C
- Wide supply voltage range from 1.65 V to 3.6 V
- 3.6 V tolerant inputs/outputs
- CMOS low power consumption
- Direct interface with TTL levels (2.7 V to 3.6 V)
- Power-down mode
- Latch-up performance exceeds 250 mA
- Complies with JEDEC standards:
  - JESD8-7 (1.65 V to 1.95 V)
  - JESD8-5 (2.3 V to 2.7 V)
  - JESD8B/JESD36 (2.7 V to 3.6 V)
- ESD protection:
  - MIL-STD-883, method 3015 exceeds 2000 V
  - HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)

#### **Ordering information** 3.

#### **Ordering information** Table 1.

| Type number     | Package           | skage    |                                                                                                                                            |          |  |  |  |
|-----------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|                 | Temperature range | Name     | Description                                                                                                                                | Version  |  |  |  |
| 74ALVC00D-Q100  | –40 °C to +85 °C  | SO14     | plastic small outline package; 14 leads;<br>body width 3.9 mm                                                                              | SOT108-1 |  |  |  |
| 74ALVC00PW-Q100 | –40 °C to +85 °C  | TSSOP14  | plastic thin shrink small outline package; 14 leads;<br>body width 4.4 mm                                                                  | SOT402-1 |  |  |  |
| 74ALVC00BQ-Q100 | –40 °C to +85 °C  | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 $\times$ 3 $\times$ 0.85 mm | SOT762-1 |  |  |  |

# nexperia

**Quad 2-input NAND gate** 

## 4. Functional diagram



## 5. Pinning information

#### 5.1 Pinning



5.2 Pin description

| n   |
|-----|
|     |
|     |
|     |
|     |
| ()  |
| age |
| ٧   |

**Product data sheet** 

#### **Functional description** 6.

| Table 3. Func | Fable 3.     Function selection <sup>[1]</sup> |        |  |  |  |
|---------------|------------------------------------------------|--------|--|--|--|
| Input         |                                                | Output |  |  |  |
| nA            | nB                                             | nY     |  |  |  |
| L             | X                                              | Н      |  |  |  |
| Х             | L                                              | Н      |  |  |  |
| Н             | Н                                              | L      |  |  |  |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care

#### **Limiting values** 7.

#### Table 4. **Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                       |         | Min  | Max                   | Unit |
|------------------|-------------------------|--------------------------------------------------|---------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage          |                                                  |         | -0.5 | +4.6                  | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V                             |         | -50  | -                     | mA   |
| VI               | input voltage           |                                                  |         | -0.5 | +4.6                  | V    |
| I <sub>ОК</sub>  | output clamping current | $V_{O} > V_{CC}$ or $V_{O} < 0 V$                |         | -    | ±50                   | mA   |
| Vo               | output voltage          | output HIGH or LOW state                         | [1] [2] | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                  |                         | output 3-state                                   |         | -0.5 | +4.6                  | V    |
|                  |                         | power-down mode, $V_{CC} = 0 V$                  | [2]     | -0.5 | +4.6                  | V    |
| I <sub>O</sub>   | output current          | $V_{O} = 0 V \text{ to } V_{CC}$                 |         | -    | ±50                   | mA   |
| I <sub>CC</sub>  | supply current          |                                                  |         | -    | 100                   | mA   |
| I <sub>GND</sub> | ground current          |                                                  |         | -100 | -                     | mA   |
| T <sub>stg</sub> | storage temperature     |                                                  |         | -65  | +150                  | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C$ | [3]     | -    | 500                   | mW   |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] When  $V_{CC} = 0 V$  (power-down mode), the output voltage can be 3.6 V in normal operation.

For SO14 packages: above 70 °C derate linearly with 8 mW/K. [3] For TSSOP14 packages: above 60 °C derate linearly with 5.5 mW/K.

For DHVQFN14 packages: above 60 °C derate linearly with 4.5 mW/K.

Quad 2-input NAND gate

## 8. Recommended operating conditions

| Symbol           | Parameter                           | Conditions                       | Min  | Max             | Unit |  |
|------------------|-------------------------------------|----------------------------------|------|-----------------|------|--|
| V <sub>CC</sub>  | supply voltage                      |                                  | 1.65 | 3.6             | V    |  |
| VI               | input voltage                       |                                  | 0    | 3.6             | V    |  |
| Vo               | output voltage                      | output HIGH or LOW state         | 0    | V <sub>CC</sub> | V    |  |
|                  | output 3-state                      | 0                                | 3.6  | V               |      |  |
|                  |                                     | power-down mode; $V_{CC} = 0 V$  | 0    | 3.6             | V    |  |
| T <sub>amb</sub> | ambient temperature                 | in free air                      | -40  | +85             | °C   |  |
| Δt/ΔV            | input transition rise and fall rate | $V_{CC}$ = 1.65 V to 2.7 V       | 0    | 20              | ns/V |  |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 3.6 V | 0    | 10              | ns/V |  |

#### Table 5. Recommended operating conditions

## 9. Static characteristics

#### Table 6. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                 | Conditions                                                             | T <sub>amb</sub> =   | T <sub>amb</sub> = -40 °C to +85 °C |                      |    |  |
|------------------|---------------------------|------------------------------------------------------------------------|----------------------|-------------------------------------|----------------------|----|--|
|                  |                           |                                                                        | Min                  | Typ <mark>[1]</mark>                | Мах                  |    |  |
| VIH              | HIGH-level input voltage  | V <sub>CC</sub> = 1.65 V to 1.95 V                                     | $0.65 \times V_{CC}$ | -                                   | -                    | V  |  |
|                  |                           | $V_{CC}$ = 2.3 V to 2.7 V                                              | 1.7                  | -                                   | -                    | V  |  |
|                  |                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$                             | 2.0                  | -                                   | -                    | V  |  |
| VIL              | LOW-level input voltage   | V <sub>CC</sub> = 1.65 V to 1.95 V                                     | -                    | -                                   | $0.35 \times V_{CC}$ | V  |  |
|                  |                           | $V_{CC}$ = 2.3 V to 2.7 V                                              | -                    | -                                   | 0.7                  | V  |  |
|                  |                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$                             | -                    | -                                   | 0.8                  | V  |  |
| V <sub>он</sub>  | HIGH-level output voltage | $V_{I} = V_{IH} \text{ or } V_{IL}$                                    |                      |                                     |                      |    |  |
|                  |                           | $I_{O}$ = –100 $\mu A;$ $V_{CC}$ = 1.65 V to 3.6 V                     | $V_{CC}-0.2$         | -                                   | -                    | V  |  |
|                  |                           | $I_{O} = -6 \text{ mA}; V_{CC} = 1.65 \text{ V}$                       | 1.25                 | 1.51                                | -                    | V  |  |
|                  |                           | $I_{O} = -12 \text{ mA}; V_{CC} = 2.3 \text{ V}$                       | 1.8                  | 2.10                                | -                    | V  |  |
|                  |                           | $I_{O} = -18 \text{ mA}; V_{CC} = 2.3 \text{ V}$                       | 1.7                  | 2.01                                | -                    | V  |  |
|                  |                           | $I_{O} = -12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                       | 2.2                  | 2.53                                | -                    | V  |  |
|                  |                           | $I_{O} = -18 \text{ mA}; V_{CC} = 3.0 \text{ V}$                       | 2.4                  | 2.76                                | -                    | V  |  |
|                  |                           | $I_{O} = -24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                       | 2.2                  | 2.68                                | -                    | V  |  |
| V <sub>OL</sub>  | LOW-level output voltage  | $V_{I} = V_{IH} \text{ or } V_{IL}$                                    |                      |                                     |                      |    |  |
|                  |                           | $I_{O}$ = 100 µA; $V_{CC}$ = 1.65 V to 3.6 V                           | -                    | -                                   | 0.2                  | V  |  |
|                  |                           | I <sub>O</sub> = 6 mA; V <sub>CC</sub> = 1.65 V                        | -                    | 0.11                                | 0.3                  | V  |  |
|                  |                           | I <sub>O</sub> = 12 mA; V <sub>CC</sub> = 2.3 V                        | -                    | 0.17                                | 0.4                  | V  |  |
|                  |                           | I <sub>O</sub> = 18 mA; V <sub>CC</sub> = 2.3 V                        | -                    | 0.25                                | 0.6                  | V  |  |
|                  |                           | I <sub>O</sub> = 12 mA; V <sub>CC</sub> = 2.7 V                        | -                    | 0.16                                | 0.4                  | V  |  |
|                  |                           | I <sub>O</sub> = 18 mA; V <sub>CC</sub> = 3.0 V                        | -                    | 0.23                                | 0.4                  | V  |  |
|                  |                           | I <sub>O</sub> = 24 mA; V <sub>CC</sub> = 3.0 V                        | -                    | 0.30                                | 0.55                 | V  |  |
| l                | input leakage current     | $V_{CC} = 3.6 \text{ V}; \text{ V}_{I} = 3.6 \text{ V} \text{ or GND}$ | -                    | ±0.1                                | ±5                   | μA |  |
| I <sub>OFF</sub> | power-off leakage current | $V_{CC} = 0$ V; V <sub>I</sub> or V <sub>O</sub> = 0 V to 3.6 V        | -                    | ±0.1                                | ±10                  | μA |  |

74ALVC00-Q100 Product data sheet

**Quad 2-input NAND gate** 

| Symbol Parameter |                           | Conditions                                                                                                         | T <sub>amb</sub> = | T <sub>amb</sub> = –40 °C to +85 °C |     |    |  |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------|-----|----|--|
|                  |                           |                                                                                                                    | Min                | Typ <mark>[1]</mark>                | Max |    |  |
| I <sub>CC</sub>  | supply current            | $V_{CC}$ = 3.6 V; $V_{I}$ = $V_{CC}$ or GND;<br>$I_{O}$ = 0 A                                                      | -                  | 0.2                                 | 20  | μA |  |
| $\Delta I_{CC}$  | additional supply current | per input pin; V <sub>CC</sub> = 3.0 V to 3.6 V;<br>V <sub>I</sub> = V <sub>CC</sub> - 0.6 V; I <sub>O</sub> = 0 A | -                  | 5                                   | 750 | μA |  |
| CI               | input capacitance         |                                                                                                                    | -                  | 3.5                                 | -   | pF |  |

#### Table 6. Static characteristics ... continued

[1] All typical values are measured at V<sub>CC</sub> = 3.3 V (unless stated otherwise) and T<sub>amb</sub> = 25 °C.

#### **10. Dynamic characteristics**

#### Table 7. **Dynamic characteristics**

Voltages are referenced to GND (ground = 0 V). For test circuit, see Figure 7.

| Symbol          | Parameter                     | Conditions                                           |      | T <sub>amb</sub> = -40 °C to +85 °C |     |    |  |
|-----------------|-------------------------------|------------------------------------------------------|------|-------------------------------------|-----|----|--|
|                 |                               |                                                      | Min  | Typ <mark>[1]</mark>                | Max |    |  |
| t <sub>pd</sub> | propagation delay             | nA, nB to nY; see Figure 6                           | 2]   |                                     |     |    |  |
|                 |                               | V <sub>CC</sub> = 1.65 V to 1.95 V                   | 1.0  | 2.8                                 | 4.4 | ns |  |
|                 |                               | $V_{CC}$ = 2.3 V to 2.7 V                            | 1.0  | 2.1                                 | 2.8 | ns |  |
|                 |                               | V <sub>CC</sub> = 2.7 V                              | 1.0  | 2.6                                 | 3.2 | ns |  |
|                 |                               | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$           | 1.0  | 2.1                                 | 3.0 | ns |  |
| C <sub>PD</sub> | power dissipation capacitance | per gate; $V_1 = GND$ to $V_{CC}$ ; $V_{CC} = 3.3 V$ | 3] _ | 28                                  | -   | pF |  |

[1] Typical values are measured at  $T_{amb} = 25 \ ^{\circ}C$ 

[2]  $t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}$ .

[3]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;  $f_o$  = output frequency in MHz

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in Volts

N = number of inputs switching

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs

#### Quad 2-input NAND gate

## 11. Waveforms



#### Table 8.Measurement points

| Supply voltage V <sub>CC</sub> | Input V <sub>I</sub> | V <sub>M</sub>     |
|--------------------------------|----------------------|--------------------|
| 1.65 V to 1.95 V               | V <sub>CC</sub>      | 0.5V <sub>CC</sub> |
| 2.3 V to 2.7 V                 | V <sub>CC</sub>      | 0.5V <sub>CC</sub> |
| 2.7 V                          | 2.7 V                | 1.5 V              |
| 3.0 V to 3.6 V                 | 2.7 V                | 1.5 V              |

#### Nexperia

# 74ALVC00-Q100

#### **Quad 2-input NAND gate**



| Supply voltage V <sub>CC</sub> | Input           |                                 | Load  |       | V <sub>EXT</sub>                    | V <sub>EXT</sub>                    |                                     |  |
|--------------------------------|-----------------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|--|
|                                | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PHZ</sub> , t <sub>PZH</sub> |  |
| 1.65 V to 1.95 V               | V <sub>CC</sub> | $\leq$ 2.0 ns                   | 30 pF | 1 kΩ  | open                                | $2 \times V_{CC}$                   | GND                                 |  |
| 2.3 V to 2.7 V                 | V <sub>CC</sub> | ≤ 2.0 ns                        | 30 pF | 500 Ω | open                                | $2 \times V_{CC}$                   | GND                                 |  |
| 2.7 V                          | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω | open                                | 6 V                                 | GND                                 |  |
| 3.0 V to 3.6 V                 | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω | open                                | 6 V                                 | GND                                 |  |

**Quad 2-input NAND gate** 

### 12. Package outline



#### Fig 8. Package outline SOT108-1 (SO14)

All information provided in this document is subject to legal disclaimers.

74ALVC00-Q100

**Quad 2-input NAND gate** 



#### Fig 9. Package outline SOT402-1 (TSSOP14)

All information provided in this document is subject to legal disclaimers.

74ALVC00-Q100

в Α D Δ A<sub>1</sub> Е detail X terminal 1 index area - C terminal 1 e<sub>1</sub> index area \_\_\_у е 0 v M C A B // y<sub>1</sub> C b ⊕ w M C 2 6 L Ā ŧ E<sub>h</sub> е 14 8 ¥ 13 9 Dh Х 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) A<sup>(1)</sup> Dh Eh UNIT D<sup>(1)</sup> E<sup>(1)</sup> A<sub>1</sub> b с L е e1 v w У У1 max. 0.05 0.30 3.1 1.65 2.6 1.15 0.5 mm 0.05 1 0.2 0.5 2 0.1 0.05 0.1 0.00 0.18 2.9 1.35 2.4 0.85 0.3 Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN ISSUE DATE VERSION PROJECTION JEDEC IEC JEITA 02-10-17  $\odot$ SOT762-1 - - -MO-241 - - -E---03-01-27

#### DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1

#### Fig 10. Package outline SOT762-1 (DHVQFN14)

74ALVC00-Q100

74ALVC00-Q100

**Quad 2-input NAND gate** 



Quad 2-input NAND gate

## **13. Abbreviations**

| Table 10. Abbreviations |                             |  |  |  |
|-------------------------|-----------------------------|--|--|--|
| Acronym                 | Description                 |  |  |  |
| DUT                     | Device Under Test           |  |  |  |
| ESD                     | ElectroStatic Discharge     |  |  |  |
| НВМ                     | Human Body Model            |  |  |  |
| MIL                     | Military                    |  |  |  |
| MM                      | Machine Model               |  |  |  |
| TTL                     | Transistor-Transistor Logic |  |  |  |

## 14. Revision history

| Table 11. | Revision h | nistory |
|-----------|------------|---------|
|-----------|------------|---------|

| Document ID       | Release date | Data sheet status  | Change notice | Supersedes |
|-------------------|--------------|--------------------|---------------|------------|
| 74ALVC00_Q100 v.1 | 20140516     | Product data sheet | -             | -          |

## **15. Legal information**

#### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any

representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and

customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Nexperia.

**Right to make changes** — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

## Suitability for use in automotive applications — This Nexperia product has been qualified for use in automotive

applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

#### Terms and conditions of commercial sale - Nexperia

products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

#### **Quad 2-input NAND gate**

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **16. Contact information**

For more information, please visit: http://www.nexperia.com

For sales office addresses, please send an email to: salesaddresses@nexperia.com