# RENESAS

# Low Voltage 1:20 Differential PECL/HSTL Clock Fanout Buffer

# **8T33FS6221**

# **DATASHEET**

### **Description**

The 8T33FS6221 is a bipolar monolithic differential clock fanout buffer. Designed for most demanding clock distribution systems, the 8T33FS6221 supports various applications that require the distribution of precisely aligned differential clock signals. Using SiGe technology and a fully differential architecture, the device offers very low skew outputs and superior digital signal characteristics. Target applications for this clock driver is high performance clock distribution in computing, networking and telecommunication systems.

The 8T33FS6221 is designed for low skew clock distribution systems and supports clock frequencies up to 2GHz. The device accepts two clock sources. The CLK0 input can be driven by PECL compatible signals, the CLK1 input accepts HSTL compatible signals. The selected input signal is distributed to 20 identical, differential PECL outputs. If  $V_{BB}$  is connected to the nCLK0 or nCLK1 input and bypassed to GND by a 10nF capacitor, the 8T33FS6221 can be driven by single-ended PECL signals utilizing the  $V_{BB}$  bias voltage output.

In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts being used on that side should be terminated.

The 8T33FS6221 can be operated from a single 3.3V or 2.5V supply.

# **Block Diagram**



#### **Features**

- 1:20 differential clock fanout buffer
- 50ps typical device skew
- SiGe technology
- Maximum output frequency: 2GHz
- PECL compatible differential clock outputs
- PECL/ HSTL compatible differential clock inputs
- Single 3.3V or 2.5V supply
- Standard 52 lead LQFP package with exposed pad for enhanced thermal characteristics
- Supports industrial temperature range
- Lead-free Packaging

# **Pin Assignment**



**52-pin, 10mm x 10mm LQFP Package, exposed pad**

# **Pin Description**

#### **Table 1. Pin Description Table**



#### **Table 1. Pin Description Table**



NOTE 1. In PECL mode (positive power supply mode),  $\rm{V_{EE}}$  is connected to GND (0V) and V $_{\rm CC}$  is either +3.3 V or +2.5 V. The input and output levels are referenced to the most positive supply (V $_{\rm CC}$ ).

#### **Table 2. Function Table**



# **Absolute Maximum Ratings**

#### **Table 3. Absolute Maximum Ratings Table1**



NOTE 1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur.

Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.

# **DC Electrical Characteristics**

#### **Table 4. General Specifications**



NOTE 1. Output termination voltage V<sub>TT</sub> = 0V for V<sub>CC</sub> = 2.5V operation is supported but the power consumption of the device will increase. NOTE 2. According to JEDEC/JS-001-2012/JESD22-C101E.



#### **Table 5. PECL DC Characteristics,**  $V_{CC}$  = 2.5V ±5% or  $V_{CC}$  = 3.3V ±5%,  $V_{EE}$  = GND,  $T_A$  = -40°C to +85°C

NOTE 1. The input pairs CLK0, CLK1 are compatible to differential signaling standards. CLK0 is compatible to LVPECL signals and CLK1 meets both HSTL differential signal specifications. The difference between CLK0 and CLK1 is the differential input threshold voltage  $(V_{CMR})$ .

NOTE 2.  $V_{PP}$  (DC) is the minimum differential input voltage swing required to maintain device functionality.  $V_{IL}$  should not be less than -0.3V.  $V_{IH}$  should not be greater than  $V_{CC}$ .

NOTE 3. V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> (DC) range and the input swing lies within the  $V_{PP}$  (DC) specification.

- NOTE 4. Clock inputs driven by differential HSTL compatible signals. Only applicable to CLK1, nCLK1.
- NOTE 5.  $V_{\text{DIF}}$  (DC) is the minimum differential HSTL input voltage swing is required for device functionality.  $V_{\text{IL}}$  should not be less than -0.3V.  $V_{IH}$  should not be greater than  $V_{CC}$ .
- NOTE 6.  $V_X$  (DC) is the crosspoint of the differential HSTL input signal. Functional operation is obtained when the crosspoint is within the V<sub>X</sub> (DC) range and the input swing lies within the  $V_{\text{DIF}}$  (DC) specification.
- NOTE 7. Input have internal pullup/pulldown resistors which affect the input current.
- NOTE 8. Equivalent to a termination of 50 $\Omega$  to  $V_{TT}$ .
- NOTE 9. I<sub>CC</sub> calculation:  $I_{CC}$  = (number of differential output used) x ( $I_{OH}$  +  $I_{OL}$ ) + I<sub>EE.</sub>  $I_{CC}$  = (number of differential output used) x ( $V_{OH} - V_{TT}$ )/ $R_{load}$  + ( $V_{OL} - V_{TT}$ )/ $R_{load}$  +  $I_{EE}$ .
- NOTE 10. Using V<sub>BB</sub> to bias unused single-ended inputs is recommended only up to a clock reference frequency of 1GHz. Above 1GHz, only differential input signals should be used with the 8T33FS6221.

# **AC Electrical Characteristics**

**Table 6. AC Characteristics,**  $V_{CC} = 3.3 V \pm 5\%$  or  $V_{CC} = 2.5 V \pm 5\%$ ,  $V_{EE} =$  GND,  $T_A = -40^{\circ}$ C to +85 $^{\circ}$ C<sup>1</sup>



NOTE 1. AC characteristics apply for parallel output termination of 50 $\Omega$  to V<sub>TT.</sub>

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the **dBc Phase Noise.** This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

Measured using a Wenzel, 156.25MHz Oscillator as the input source.

# **Parameter Measurement Information**



**3.3V LVPECL Output Load AC Test Circuit**



**Differential Input Level**



**Part-to-Part Skew**



### **Propagation Delay**



**2.5V LVPECL Output Load AC Test Circuit**



#### **Output Rise/Fall Time**



**Output Skew**



#### **Output Duty Cycle/Pulse Width**

# **Applications Information**

#### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **CLKx/nCLKx Inputs**

For applications not requiring the use of a differential input, both the CLKx and nCLKx pins can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from CLKx to ground.

#### **Outputs:**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **Wiring the Differential Input to Accept Single-Ended Levels**

[Figure 1](#page-9-0) shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1=V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC}$  = 3.3V, R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R3

and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced while maintaining an edge rate faster than 1V/ns. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{\parallel L}$  cannot be less than -0.3V and  $V_{IH}$  cannot be more than  $V_{CC}$  + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



<span id="page-9-0"></span>**Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels**

## **3.3V LVPECL Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, HSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and V<sub>CMR</sub> input requirements. *[Figure 2A](#page-10-0) to Figure 2E* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only.



<span id="page-10-0"></span>**Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter HSTL Driver**







**Figure 2C. CLK/nCLK Input Driven by a 3.3V LVDS Driver**

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in *[Figure 2A](#page-10-0)*, the input termination applies for IDT open emitter HSTL drivers. If you are using an HSTL driver from another vendor, use their termination recommendation.



**Figure 2D. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



<span id="page-10-1"></span>**Figure 2E. CLK/nCLK Input Driven by a 3.3V HCSL Driver**

# **2.5V LVPECL Clock Input Interface**

CLKx/nCLKx accepts LVDS, LVPECL, HSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and V<sub>CMR</sub> input requirements. *[Figure 3A](#page-11-0) to [Figure 3E](#page-11-1)* show interface examples for the CLKx/nCLKx input driven by the most common driver types. The input interfaces suggested here are examples only.



<span id="page-11-0"></span>**Figure 3A. CLKx/nCLKx Input Driven by an IDT Open Emitter HSTL Driver**







**Figure 3C. CLKx/nCLKx Input Driven by a 2.5V HCSL Driver**

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in [Figure 3A](#page-11-0), the input termination applies for IDT open emitter HSTL drivers. If you are using an HSTL driver from another vendor, use their termination recommendation.



**Figure 3D. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver**



<span id="page-11-1"></span>**Figure 3E. CLKx/nCLKx Input Driven by a 2.5V LVDS Driver**

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are a low impedance follower output that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



<span id="page-12-0"></span>**Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination**

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. [Figure 4A](#page-12-0) and [Figure 4B](#page-12-1) show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



<span id="page-12-1"></span>

### **Termination for 2.5V LVPECL Outputs**

[Figure 5A](#page-13-0) and [Figure 5B](#page-13-1) show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>CC</sub> – 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> – 2V is very close to



<span id="page-13-0"></span>**Figure 5A. 2.5V LVPECL Driver Termination Example**



<span id="page-13-1"></span>**Figure 5B. 2.5V LVPECL Driver Termination Example**

ground level. The R3 in [Figure 5B](#page-13-1) can be eliminated and the termination is shown in *[Figure 5C.](#page-13-2)*



<span id="page-13-2"></span>**Figure 5C. 2.5V LVPECL Driver Termination Example**

#### **EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *[Figure 6.](#page-14-0)* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the *Surface Mount Assembly* of Amkor's

Thermally/Electrically Enhance Lead-frame Base Package, Amkor Technology.



<span id="page-14-0"></span>**Figure 6. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)**

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8T33FS6221. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 8T33FS6221 is the sum of the core power plus the power dissipated due to the load. The following is the power dissipation for  $V_{CC}$  = 3.3V + 5% = 3.465V, which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- The maximum current at 85C is:  $I_{EE\,max} = 160 \text{mA}$
- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 160mA = **554.4mW**
- Power (outputs) $_{MAX}$  = 35mW/Loaded Output pair If all outputs are loaded, the total power is 20 \* 35mW = **700mW**

**Total Power**\_ $_{MAX}$  (3.465V, with all outputs switching) = 554.4mW + 700mW = 1254mW

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\rm JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 26.84°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 1.254W \* 26.84°C/W = 118.7°C. This is within the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 7. Thermal Resistance  $\theta_{JA}$  for 52-Lead LQFP, Forced Convection



#### **3. Calculations and Equations.**

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

LVPECL output driver circuit and termination are shown in *[Figure 7](#page-16-0).*



<span id="page-16-0"></span>**Figure 7. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- $\bullet$  For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = **V<sub>CC\_MAX</sub> 0.7V** (VCC\_MAX – VOH\_MAX) = **0.7V**
- For logic low,  $V_{\text{OUT}} = V_{\text{OL}}$   $_{\text{MAX}} = V_{\text{CC}}$   $_{\text{MAX}} 1.4V$  $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.4V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

Pd\_H = [(V<sub>OH\_MAX</sub> – (V<sub>CC\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – 0.7V)/50] \* 0.7V = **18.2mW**

 $Pd_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L]^* (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX})/R_L]^* (V_{CC\_MAX} - V_{OL\_MAX})]$  $[(2V – 1.4V)/50<sup>2</sup>] * 1.4V = 16.8mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **35mW**

# **Reliability Information**

Table 8.  $\theta_{JA}$  vs. Air Flow Table for a 52 Lead LQFP



#### **Transistor Count**

The transistor count for 8T33FS6221 is: 1689

# **Package Outline Drawings**

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see [Ordering Information](#page-18-0) for POD links). The package information is the most current data available and is subject to change without revision of this document.

# <span id="page-18-0"></span>**Ordering Information**

#### **Table 10. Ordering Information**



NOTE: Parts that are ordered with an "G" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History**





# 52-TQFP, Package Outline Drawing

10.0 x 10.0 x 1.0 mm Body, 0.65mm Pitch ETG52P1, PSC-4863-01, Rev 01, Page 1





# 52-TQFP, Package Outline Drawing

10.0 x 10.0 x 1.0 mm Body, 0.65mm Pitch ETG52P1, PSC-4863-01, Rev 01, Page 2



# RENESAS

# 52-TQFP, Package Outline Drawing

10.0 x 10.0 x 1.0 mm Body, 0.65mm Pitch ETG52P1, PSC-4863-01, Rev 01, Page 3

#### NOTES:

- 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5-1982.
- $\underline{\mathbb{A}}$  datum plane  $\underline{H}$  located at mold parting line and coincident WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE.
- $\Delta$  DATUMS  $\overline{A-B}$  and  $\overline{D}$  to be determined at centerline between LEADS WHERE LEADS EXIT PLASTIC BODY AT DATUM PLANE H.
- $\mathbb{A}$  to be determined at seating plane  $\mathbb{C}$ .
- $\triangle$  dimensions di and E1 do not include mold protrusion. ALLOWABLE MOLD PROTRUSION IS 0.254 MM ON D1 AND E1 DIMENSIONS.
- 6. "N" IS THE TOTAL NUMBER OF TERMINALS.
- $\triangle$  these dimensions to be determined at datum plane  $\boxplus$ .
- 8. PACKAGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENSIONS AND TOP OF PACKAGE WILL NOT OVERHANG BOTTOM OF PACKAGE.
- ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF THE 16 DIMENSION SHALL BE 0.08mm TOTAL IN EXCESS OF THE 16 DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.
- 10. CONTROLLING DIMENSION: MILLIMETER.
- 11. THIS OUTLINE CONFORMS TO JEDEC PUBLICATION 95<br>A REGISTRATION MS-026, VARIATIONS ACB, ACC, ACD & ACE.
- $\Delta \Delta$  A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE
- TO THE LOWEST POINT OF THE PACKAGE BODY.  $\overbrace{13}$  dimension b2 and E2 represent the size of the exposed pad.<br>THE ACTUAL DIMENSIONS ARE SPECIFIED ON THE BONDING DIAGRAM,<br>AND IS DEPENDENT ON THE DIE SIZE.
- 14. EXPOSED PAD SHALL BE COPLANAR WITH BOTTOM OF PACKAGE.



