



# **FEATURES AND BENEFITS IDESCRIPTION**

- Integrated diagnostics and certified safety design process for ASIL B(D) compliance
- Integrated capacitor reduces need for external EMI protection components
- True zero-speed operation
- Single chip sensing IC for high reliability
- Fully synchronous digital logic with Scan and IDDQ testing
- Application-proven algorithms for robust operation in wheel speed environments

# **PACKAGE: 2-pin SIP (suffix UB)**

The A19200 is a Hall-effect-based integrated circuit (IC) that provides a user-friendly solution for true zero-speed digital ring magnet sensing in two-wire applications. The A19200 is offered in the UB package, which integrates the IC and a high temperature ceramic capacitor in a single overmolded SIP package. The integrated capacitor provides enhanced EMC performance with reduced external components.

The IC is ideally suited for obtaining speed information in wheel speed applications. The Hall element spacing is optimized for high resolution, small diameter targets. The package is lead (Pb) free, with tin leadframe plating.

# **Functional Block Diagram**



*Not to scale*

### **SELECTION GUIDE**









#### **ABSOLUTE MAXIMUM RATINGS**



#### **INTERNAL DISCRETE CAPACITOR RATINGS**





#### **Terminal List Table**



**UB Package, 2-Pin SIP Pinout Diagram**



#### **OPERATING CHARACTERISTICS: Valid throughout full operating and temperature ranges, unless otherwise specified**



*Continued on the next page…*







#### **OPERATING CHARACTERISTICS (continued): Valid throughout full operating and temperature ranges, unless otherwise specified**



[1] Typical values are at  $T_A = 25^{\circ}\text{C}$  and V<sub>CC</sub> = 12 V. Performance may vary for individual units, within the specified maximum and minimum limits.

 $^{[2]}$ Maximum voltage must be adjusted for power dissipation and junction temperature; see representative discussions in Power Derating section.

[3] Negative current is defined as conventional current coming out of (sourced from) the specified device terminal.

 $^{[4]}$  Ring magnets decrease strength with rising temperature. Device compensates. Note that  $B_{SIG}$  requirement is not influenced by this.



<span id="page-4-0"></span>**Figure 2: Differential Signal Variation**



### **THERMAL CHARACTERISTICS**



\*Additional thermal information is available on the Allegro website.



### **Power Derating Curve**







## **FUNCTIONAL DESCRIPTION**

## **Hall Technology**

This single-chip differential Hall-effect sensor IC contains two Hall elements as shown in [Figure 3](#page-6-0), which simultaneously sense the magnetic profile of the ring magnet or gear target. The magnetic fields are sensed at different points (spaced at a 1.75 mm pitch), generating a differential internal analog voltage,  $V_{PROC}$ , that is processed for precise switching of the digital output signal.

The Hall IC is self-calibrating and also possesses a temperaturecompensated amplifier and offset cancellation circuitry. Its voltage regulator provides supply noise rejection throughout the operating voltage range. Changes in temperature do not greatly affect this device due to the stable amplifier design and the offset rejection circuitry. The Hall transducers and signal processing electronics are integrated on the same silicon substrate, using a proprietary BiCMOS process.

## **Target Profiling During Operation**

An operating device is capable of providing digital information that is representative of the mechanical features of a rotating gear or ring magnet. The waveform diagram in [Figure 5](#page-7-0) presents the automatic translation of the mechanical profile, through the magnetic profile that it induces, to the digital output signal of the A19200. No additional optimization is needed and minimal processing circuitry is required. This ease of use reduces design time and incremental assembly costs for most applications.

## **Determining Output Signal Polarity**

In [Figure 5](#page-7-0), the top panel, labeled *Mechanical Position*, represents the mechanical features of the ring magnet or gear target and orientation to the device. The bottom panel, labeled *Device Output Signal*, displays the square waveform corresponding to the digital output signal that results from a rotating target configured as shown in [Figure 4](#page-6-1). That direction of rotation (of the target side adjacent to the package face) is: perpendicular to the leads, across the face of the device, from the pin 1 side to the pin 2 side. This results in the device output switching from high to low output state as a north magnetic pole passes the device face. In this configuration, the device output voltage switches to its high polarity when a south pole is the target feature nearest to the device. If the direction of rotation is reversed or if a part of type A19200LUBx-L is used, then the output polarity inverts (see [Table 1\)](#page-6-2).

#### <span id="page-6-2"></span>**Table 1: Output Polarity when a South Pole Passes the Package Face in the Indicated Rotation Direction**







<span id="page-6-1"></span>**Figure 4: Target Orientation Relative to Device (ring magnet shown).**

## **Figure 3: Relative Motion of the Target**

**Relative Motion of the Target is detected by the dual Hall elements mounted on the Hall IC.**

<span id="page-6-0"></span>



<span id="page-7-0"></span>**Figure 5: Basic Operation**



# **ASIL Safe State**

The A19200 sensor IC contains diagnostic circuitry that will continuously monitor occurrences of failure defects within the IC. Refer to Figure 6 for the ASIL output protocol.

Refer to the Safety Manual for additional details.



**Figure 6: Output Protocol with ASIL Safety Current**



### **POWER DERATING**

The device must be operated below the maximum junction temperature of the device,  $T_{J(max)}$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems website.)

The Package Thermal Resistance,  $R_{0JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$
P_D = V_{IN} \times I_{IN} \tag{1}
$$

$$
\Delta T = P_D \times R_{0JA} \tag{2}
$$

$$
T_J = T_A + \varDelta T \tag{3}
$$

For example, given common conditions such as:  $T_A = 25^{\circ}C$ ,  $V_{CC}$  = 12 V, I<sub>CC</sub> = 14 mA, and R<sub> $\theta$ JA</sub> = 213 °C/W, then:

$$
P_D = V_{CC} \times I_{CC} = 12 \text{ } V \times 14 \text{ } mA = 168 \text{ } mW
$$
  
\n
$$
\Delta T = P_D \times R_{\theta JA} = 168 \text{ } mW \times 213^{\circ} \text{C/W} = 35.8^{\circ} \text{C}
$$
  
\n
$$
T_J = T_A + \Delta T = 25^{\circ} \text{C} + 35.8^{\circ} \text{C} = 60.8^{\circ} \text{C}
$$

A worst-case estimate,  $P_{D(max)}$ , represents the maximum allowable power level ( $V_{\text{CC(max)}}$ , I<sub>CC(max)</sub>), without exceeding T<sub>J(max)</sub>, at a selected  $R_{\theta JA}$  and  $T_A$ .

*Example*: Reliability for  $V_{CC}$  at  $T_A = 150^{\circ}C$ , package UB, using minimum-K PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 213^{\circ}C/W$ ,  $T_{J(max)} = 165^{\circ}C$ ,  $V_{CC(max)} = 24$  V, and  $I_{\text{CC(max)}} = 16 \text{ mA}.$ 

Calculate the maximum allowable power level,  $P_{D(max)}$ . First, invert equation 3:

$$
\Delta T_{max} = T_{J(max)} - T_A = 165^{\circ}C - 150^{\circ}C = 15^{\circ}C
$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$
P_{D(max)} = \Delta T_{max} + R_{\theta JA} = 15^{\circ}\text{C} + 213^{\circ}\text{C/W} = 70.4 \,\text{mW}
$$

Finally, invert equation 1 with respect to voltage:

$$
V_{CC(est)} = P_{D(max)} - I_{CC(max)} = 70.4 \, \text{mW} \div 16.0 \, \text{mA} = 4.4 \, \text{V}
$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq$ V<sub>CC(est)</sub>.

Compare  $V_{CC(est)}$  to  $V_{CC(max)}$ . If  $V_{CC(est)} \leq V_{CC(max)}$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  requires enhanced  $R_{\text{HJA}}$ . If  $V_{\text{CC}(\text{est})} \geq V_{\text{CC}(\text{max})}$ , then operation between  $V_{\text{CC}(\text{est})}$  and  $V_{\text{CC(max)}}$  is reliable under these conditions.



### **PACKAGE OUTLINE DRAWING**



**Figure 7: Package UB, 2-Pin SIP**



Allegro MicroSystems 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com