

# **A5970D**

### Up to 1 A step-down switching regulator for automotive applications



### **Features**

- Qualified following the AEC-Q100 requirements (see PPAP for more details)
- 1 A DC output current
- Operating input voltage from 4 V to 36 V
- $\bullet$  3.3 V / ( $\pm$  2%) reference voltage
- Output voltage adjustable from 1.235 V to  $V_{IN}$
- Low dropout operation: 100% duty cycle
- 250 kHz Internally fixed frequency
- Voltage feed-forward
- Zero load current operation
- Internal current limiting
- Inhibit for zero current consumption
- Synchronization



- Protection against feedback disconnection
- Thermal shutdown

### **Applications**

Dedicated to automotive applications

### **Description**

The A5970D is a step-down monolithic power switching regulator with a minimum switch current limit of 1.35 A so it is able to deliver up to 1 A DC current to the load depending on the application conditions. The output voltage can be set from 1.235 V to  $V_{IN}$ .

The device uses an internal p-channel DMOS transistor (with a typical  $R_{DS(on)}$  of 250 m $\Omega$ ) as switching element to minimize the size of the external components.

An internal oscillator fixes the switching frequency at 250 kHz. Having a minimum input voltage of 4 V only it fits the automotive applications requiring the device operation even in cold crank conditions. Pulse by pulse current limit with the internal frequency modulation offers an effective constant current short-circuit protection.



#### **Figure 1. Application schematic**

November 2015 DocID13955 Rev 9 1/41

This is information on a product in full production.

## **Contents**









## <span id="page-3-0"></span>**1 Pin settings**

### <span id="page-3-1"></span>**1.1 Pin connection**



## <span id="page-3-2"></span>**1.2 Pin description**



#### **Table 1. Pin description**



## <span id="page-4-0"></span>**2 Electrical data**

### <span id="page-4-1"></span>**2.1 Maximum ratings**



#### **Table 2. Absolute maximum ratings**

### <span id="page-4-2"></span>**2.2 Thermal data**

#### **Table 3. Thermal data**



1. Package mounted on evaluation board.



## <span id="page-5-0"></span>**3 Electrical characteristics**

 $T_J$  = -40 °C to 125 °C, V<sub>CC</sub> = 12 V, unless otherwise specified.

<span id="page-5-1"></span>







#### **Table 4. Electrical characteristics (continued)**

1. With  $T_J = 85 \text{ °C}$ ,  $I_{lim\_min} = 1.5 \text{ A}$ , assured by design, characterization and statistical correlation.

2. Guaranteed by design.



### <span id="page-7-0"></span>**4 Datasheet parameters over the temperature range**

The 100% of the population in the production flow is tested at three different ambient temperatures (-40 °C, +25 °C, +125 °C) to guarantee the datasheet parameters inside the junction temperature range (-40 °C, +125 °C).

The device operation is so guaranteed when the junction temperature is inside the (-40 °C, +150 °C) temperature range. The designer can estimate the silicon temperature increase respect to the ambient temperature evaluating the internal power losses generated during the device operation (please refer to *[Section 2.2](#page-4-2)*).

However the embedded thermal protection disables the switching activity to protect the device in case the junction temperature reaches the  $T_{\text{SHTDWN}}$  (+150 °C  $\pm$  10 °C) temperature.

All the datasheet parameters can be guaranteed to a maximum junction temperature of +125 °C to avoid triggering the thermal shutdown protection during the testing phase because of self-heating.



## <span id="page-8-0"></span>**5 Functional description**

The main internal blocks are shown in the device block diagram in *[Figure 3](#page-8-2)*. They are:

- A voltage regulator supplying the internal circuitry. From this regulator, a 3.3 V reference voltage is externally available.
- A voltage monitor circuit which checks the input and the internal voltages.
- A fully integrated sawtooth oscillator with a frequency of 250 kHz  $\pm$  15%, including also the voltage feed forward function and an input/output synchronization pin.
- Two embedded current limitation circuits which control the current that flows through the power switch. The pulse-by-pulse current limit forces the power switch OFF cycle by cycle if the current reaches an internal threshold, while the frequency shifter reduces the switching frequency in order to significantly reduce the duty cycle.
- A transconductance error amplifier.
- A pulse width modulator (PWM) comparator and the relative logic circuitry necessary to drive the internal power.
- A high side driver for the internal P-MOS switch.
- An inhibit block for standby operation.
- A circuit to implement the thermal protection function.

<span id="page-8-2"></span>

#### **Figure 3. Block diagram**

### <span id="page-8-1"></span>**5.1 Power supply and voltage reference**

The internal regulator circuit (shown in *[Figure 4](#page-9-2)*) consists of a start-up circuit, an internal voltage pre-regulator, the bandgap voltage reference and the bias block that provides current to all the blocks. The starter supplies the start-up currents to the entire device when the input voltage goes high and the device is enabled (inhibit pin connected to ground). The pre-regulator block supplies the bandgap cell with a pre-regulated voltage  $V_{RFG}$  that has a very low supply voltage noise sensitivity.



### <span id="page-9-0"></span>**5.2 Voltages monitor**

An internal block continuously senses the  $V_{cc}$ ,  $V_{ref}$  and  $V_{ba}$ . If the voltages go higher than their thresholds, the regulator begins operating. There is also a hysteresis on the  $V_{CC}$ (UVLO).

<span id="page-9-2"></span>

### <span id="page-9-1"></span>**5.3 Oscillator and synchronization**

*[Figure 5](#page-10-1)* shows the block diagram of the oscillator circuit.

The clock generator provides the switching frequency of the device, which is internally fixed at 250 kHz. The frequency shifter block acts to reduce the switching frequency in case of strong overcurrent or short-circuit . The clock signal is then used in the internal logic circuitry and is the input of the ramp generator and synchronizer blocks.

The ramp generator circuit provides the sawtooth signal, used for PWM control and the internal voltage feed-forward, while the synchronizer circuit generates the synchronization signal. The device also has a synchronization pin which can work both as master and slave.

Beating frequency noise is an issue when more than one voltage rail is on the same board. A simple way to avoid this issue is to operate all the regulators at the same switching frequency.

The synchronization feature of a set of the A5970D is simply get connecting together their SYNCH pin. The device with highest switching frequency will be the MASTER and it provides the synchronization signal to the others. Therefore the SYNCH is a I/O pin to deliver or recognize a frequency signal. The synchronization circuitry is powered by the internal reference ( $V_{RFF}$ ) so a small filtering capacitor ( $\geq 100$  nF) connected between the  $V_{REF}$  pin and the signal ground of the master device is suggested for its proper operation. However when a set of synchronized devices populates a board it is not possible to know in advance the one working as master, so the filtering capacitor have to be designed for whole set of devices.

When one or more devices are synchronized to an external signal, its amplitude have to be in comply with specifications given in the *[Table 4 on page 6](#page-5-1)*. The frequency of the synchronization signal must be, at a minimum, higher than the maximum guaranteed natural switching frequency of the device (275 kHz, see *[Table 4](#page-5-1)*) while the duty cycle of the synchronization signal can vary from approximately 10% to 90%. The small capacitor under the  $V_{RFF}$  pin is required for this operation.



<span id="page-10-1"></span>

**Figure 5. Oscillator circuit block diagram**



#### **Figure 6. Synchronization example**

### <span id="page-10-0"></span>**5.4 Current protection**

The A5970D device features two types of current limit protection: pulse-by-pulse and frequency foldback.

The schematic of the current limitation circuitry for the pulse-by-pulse protection is shown in *[Figure 7](#page-11-1)*. The output power PDMOS transistor is split into two parallel PDMOS transistors. The smallest one includes a resistor in series, R<sub>SENSE</sub>. The current is sensed through  $R_{\text{SENSF}}$  and if it reaches the threshold, the mirror becomes unbalanced and the PDMOS is switched off until the next falling edge of the internal clock pulse. Due to this reduction of the



DocID13955 Rev 9 11/41

ON time, the output voltage decreases. Since the minimum switch ON time necessary to sense the current in order to avoid a false overcurrent signal is too short to obtain a sufficiently low duty cycle at 250 kHz (see *[Section 8.4 on page 26](#page-25-0)*), the output current in strong overcurrent or short-circuit conditions could be not properly limited. For this reason the switching frequency is also reduced, thus keeping the inductor current under its maximum threshold. The frequency shifter (*[Figure 5](#page-10-1)*) functions based on the feedback voltage. As the feedback voltage decreases (due to the reduced duty cycle), the switching frequency decreases also.

<span id="page-11-1"></span>



### <span id="page-11-0"></span>**5.5 Error amplifier**

The voltage error amplifier is the core of the loop regulation. It is a transconductance operational amplifier whose non inverting input is connected to the internal voltage reference (1.235 V), while the inverting input (FB) is connected to the external divider or directly to the output voltage. The output (COMP) is connected to the external compensation network. The uncompensated error amplifier has the following characteristics:





The error amplifier output is compared to the oscillator sawtooth to perform PWM control.



### <span id="page-12-0"></span>**5.6 PWM comparator and power stage**

This block compares the oscillator sawtooth and the error amplifier output signals to generate the PWM signal for the driving stage.

The power stage is a highly critical block, as it functions to guarantee a correct turn ON and turn OFF of the PDMOS. The turn ON of the power element, or more accurately, the rise time of the current at turn ON, is a very critical parameter. At a first approach, it appears that the faster the rise time, the lower the turn ON losses.

However, there is a limit introduced by the recovery time of the recirculation diode.

In fact, when the current of the power element is equal to the inductor current, the diode turns OFF and the drain of the power is able to go high. But during its recovery time, the diode can be considered a high value capacitor and this produces a very high peak current, responsible for numerous problems:

- Spikes on the device supply voltage that cause oscillations (and thus noise) due to the board parasites.
- Turn ON overcurrent leads to a decrease in the efficiency and system reliability.
- Major EMI problems.
- Shorter freewheeling diode life.

The fall time of the current during turn OFF is also critical, as it produces voltage spikes (due to the parasites elements of the board) that increase the voltage drop across the PDMOS.

In order to minimize these problems, a new driving circuit topology has been used and the block diagram is shown in *[Figure 8](#page-12-1)*. The basic idea is to change the current levels used to turn the power switch ON and OFF, based on the PDMOS and the gate clamp status.

This circuitry allows the power switch to be turned OFF and ON quickly and addresses the freewheeling diode recovery time problem. The gate clamp is necessary to ensure that  $V_{GS}$ of the internal switch does not go higher than  $V_{GS}$ max. The ON/OFF Control block protects against any cross conduction between the supply line and ground.

<span id="page-12-1"></span>

**Figure 8. Driving circuitry**



### <span id="page-13-0"></span>**5.7 Inhibit function**

The inhibit feature is used to put the device in standby mode. With the INH pin higher than 2.2 V the device is disabled and the power consumption is reduced to less than 100 µA. With the INH pin lower than 0.8 V, the device is enabled. If the INH pin is left floating, an internal pull up ensures that the voltage at the pin reaches the inhibit threshold and the device is disabled. The pin is also  $V_{cc}$  compatible.

### <span id="page-13-1"></span>**5.8 Thermal shutdown**

The shutdown block generates a signal that turns OFF the power stage if the temperature of the chip goes higher than a fixed internal threshold (150  $\pm$  10 °C). The sensing element of the chip is very close to the PDMOS area, ensuring fast and accurate temperature detection. A hysteresis of approximately 20 °C keeps the device from turning ON and OFF continuously.



## <span id="page-14-0"></span>**6 Additional features and protection**

### <span id="page-14-1"></span>**6.1 Feedback disconnection**

If the feedback is disconnected, the duty cycle increases towards the maximum allowed value, bringing the output voltage close to the input supply. This condition could destroy the load.

To avoid this hazardous condition, the device is turned OFF if the feedback pin is left floating.

### <span id="page-14-2"></span>**6.2 Output overvoltage protection**

Overvoltage protection, or OVP, is achieved by using an internal comparator connected to the feedback, which turns OFF the power stage when the OVP threshold is reached. This threshold is typically 30% higher than the feedback voltage.

When a voltage divider is required to adjust the output voltage (*[Figure 15 on page 27](#page-26-0)*), the OVP intervention will be set at:

#### **Equation 1**

$$
\mathsf{V}_{\mathsf{OVP}} = 1.3 \bullet \frac{\mathsf{R}_1 + \mathsf{R}_2}{\mathsf{R}_2} \bullet \mathsf{V}_{\mathsf{FB}}
$$

Where  $R_1$  is the resistor connected between the output voltage and the feedback pin, and *R<sub>2</sub>* is between the feedback pin and ground.

### <span id="page-14-3"></span>**6.3 Zero load**

Due to the fact that the internal power is a PDMOS, no boostrap capacitor is required and so the device works properly even with no load at the output. In this case it works in burst mode, with a random burst repetition rate.



# <span id="page-15-0"></span>**7 Closing the loop**







### <span id="page-16-0"></span>**7.1 Error amplifier and compensation network**

The output L-C filter of a step-down converter contributes with 180 degrees phase shift in the control loop. For this reason a compensation network between the COMP pin and GROUND is added. The simplest compensation network together with the equivalent circuit of the error amplifier are shown in *[Figure 10](#page-16-1)*. R<sub>C</sub> and C<sub>C</sub> introduce a pole and a zero in the open loop gain. CP does not significantly affect system stability but it is useful to reduce the noise of the COMP pin.

The transfer function of the error amplifier and its compensation network is:

#### **Equation 2**

$$
A_{0}(s) = \frac{A_{V0} \cdot (1 + s \cdot R_{c} \cdot C_{c})}{s^{2} \cdot R_{0} \cdot (C_{0} + C_{p}) \cdot R_{c} \cdot C_{c} + s \cdot (R_{0} \cdot C_{c} + R_{0} \cdot (C_{0} + C_{p}) + R_{c} \cdot C_{c}) + 1}
$$

Where  $A_{\nu 0} = G_m \cdot R_0$ 

<span id="page-16-1"></span>



The poles of this transfer function are (if  $C_c \gg C_0 + C_P$ ):

### **Equation 3**

$$
F_{P1} = \frac{1}{2 \cdot \pi \cdot R_0 \cdot C_c}
$$

**Equation 4**

$$
F_{P2} = \frac{1}{2 \bullet \pi \bullet R_c \bullet (C_0 + C_p)}
$$



DocID13955 Rev 9 17/41

whereas the zero is defined as:

#### **Equation 5**

$$
F_{Z1} = \frac{1}{2 \cdot \pi \cdot R_c \cdot C_c}
$$

 $F_{P1}$  is the low frequency which sets the bandwidth, while the zero  $F_{Z1}$  is usually put near to the frequency of the double pole of the L-C filter (see below).  $\mathsf{F}_{\mathsf{P2}}$  is usually at a very high frequency.

### <span id="page-17-0"></span>**7.2 LC filter**

The transfer function of the L-C filter is given by:

#### **Equation 6**

$$
A_{LC}(s) = \frac{R_{LOAD} \cdot (1 + ESR \cdot C_{OUT} \cdot s)}{s^2 \cdot L \cdot C_{OUT} \cdot (ESR + R_{LOAD}) + s \cdot (ESR \cdot C_{OUT} \cdot R_{LOAD} + L) + R_{LOAD}}
$$

where  $R_{LOAD}$  is defined as the ratio between  $V_{OUT}$  and  $I_{OUT}$ .

If  $R_{LOAD}$  >> ESR, the previous expression of  $A_{LC}$  can be simplified and becomes:

#### **Equation 7**

$$
A_{LC}(s) = \frac{1 + ESR \cdot C_{OUT} \cdot s}{L \cdot C_{OUT} \cdot s^2 + ESR \cdot C_{OUT} \cdot s + 1}
$$

The zero of this transfer function is given by:

#### **Equation 8**

$$
F_{\rm O} = \frac{1}{2 \cdot \pi \cdot \text{ESR} \cdot C_{\rm OUT}}
$$

 $F_0$  is the zero introduced by the ESR of the output capacitor and it is very important to increase the phase margin of the loop.

The poles of the transfer function can be calculated through the following expression:

#### **Equation 9**

$$
F_{\text{PLC1},2} = \frac{-\text{ESR} \cdot \text{C}_{\text{OUT}} \pm \sqrt{(\text{ESR} \cdot \text{C}_{\text{OUT}})^2 - 4 \cdot \text{L} \cdot \text{C}_{\text{OUT}}}}{2 \cdot \text{L} \cdot \text{C}_{\text{OUT}}}
$$

In the denominator of  $A_{LC}$  the typical second order system equation can be recognized:

#### **Equation 10**

$$
s^2+2\bullet\delta\bullet\omega_n\bullet s+\omega^2_n
$$

18/41 DocID13955 Rev 9



If the damping coefficient  $\delta$  is very close to zero, the roots of the equation become a double root whose value is  $\omega_n$ .

Similarly for  $A_{IC}$  the poles can usually be defined as a double pole whose value is:

**Equation 11**

$$
F_{\text{PLC}} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C_{\text{OUT}}}}
$$

### <span id="page-18-0"></span>**7.3 PWM comparator**

The PWM gain is given by the following formula:

#### **Equation 12**

$$
G_{\text{PWM}}(s) = \frac{V_{cc}}{(V_{\text{OSCMAX}} - V_{\text{OSCMIN}})}
$$

where  $V_{OSCMAX}$  is the maximum value of a sawtooth waveform and  $V_{OSCMIN}$  is the minimum value. A voltage feed forward is implemented to ensure a constant GPWM. This is obtained by generating a sawtooth waveform directly proportional to the input voltage  $V_{CC}$ .

#### **Equation 13**

$$
V_{OSCMAX} - V_{OSCMIN} = K \cdot V_{CC}
$$

Where *K* is equal to 0.076. Therefore the PWM gain is also equal to:

#### **Equation 14**

$$
G_{\text{PWM}}(s) = \frac{1}{K} = \text{const}
$$

This means that even if the input voltage changes, the error amplifier does not change its value to keep the loop in regulation, thus ensuring a better line regulation and line transient response.

In summary, the open loop gain can be expressed as:

#### **Equation 15**

$$
\textbf{G}(\textbf{s})\,=\, \textbf{G}_{\text{PWM}}(\textbf{s})\bullet\frac{\textbf{R}_2}{\textbf{R}_1+\textbf{R}_2}\bullet\textbf{A}_\textbf{O}(\textbf{s})\bullet\textbf{A}_\textbf{LC}(\textbf{s})
$$



#### **Example 1**

Considering R<sub>C</sub> = 4.7 k $\Omega$ , C<sub>C</sub> = 22 nF and C<sub>P</sub> = 220 pF, the poles and zeroes of A<sub>0</sub> are:  $F_{P1} = 9 Hz$ 

- $F_{P2}$  = 150 kHz
- $F_{Z1}$  = 1.5 kHz
- If L = 33 µH,  $C_{OUT}$  = 100 µF and ESR = 80 m $\Omega$ , the poles and zeroes of A<sub>LC</sub> become:  $F<sub>PLC</sub> = 2.7$  kHz  $F_{ZESR}$  = 19.89 kHz

Finally R<sub>1</sub> = 5.6 k $\Omega$  and R<sub>2</sub> = 3.3 k $\Omega$ .

The gain and phase bode diagrams are plotted respectively in *[Figure 11](#page-19-0)* and *[Figure 12](#page-19-1)*.

<span id="page-19-0"></span>

**Figure 11. Module plot**

<span id="page-19-1"></span>

The cut-off frequency and the phase margin are:

#### **Equation 16**

 $F_C = 25KHz$  Phase margin = 40°

20/41 DocID13955 Rev 9



### <span id="page-20-0"></span>**8 Application information**

### <span id="page-20-1"></span>**8.1 Component selection**

Input capacitor

The input capacitor must be able to support the maximum input operating voltage and the maximum RMS input current.

Since step-down converters draw current from the input in pulses, the input current is squared and the height of each pulse is equal to the output current. The input capacitor has to absorb all this switching current, which can be up to the load current divided by two (worst case, with duty cycle of 50%). For this reason, the quality of these capacitors has to be very high to minimize the power dissipation generated by the internal ESR, thereby improving system reliability and efficiency. The critical parameter is usually the RMS current rating, which must be higher than the RMS input current. The maximum RMS input current (flowing through the input capacitor) is:

#### **Equation 17**

$$
I_{RMS} = I_O \bullet \sqrt{D - \frac{2 \bullet D^2}{\eta} + \frac{D^2}{\eta^2}}
$$

Where  $\eta$  is the expected system efficiency, *D* is the duty cycle and  $I<sub>O</sub>$  is the output DC current. This function reaches its maximum value at  $D = 0.5$  and the equivalent RMS current is equal to  $I_{\Omega}$  divided by 2 (considering  $\eta = 1$ ). The maximum and minimum duty cycles are:

#### **Equation 18**

$$
D_{MAX} = \frac{V_{OUT} + V_F}{V_{INMIN} - V_{SW}}
$$

and

#### **Equation 19**

$$
D_{MIN} = \frac{V_{OUT} + V_F}{V_{INMAX} - V_{SW}}
$$

Where  $V_F$  is the freewheeling diode forward voltage and  $V_{SW}$  the voltage drop across the internal PDMOS. Considering the range  $D_{MIN}$  to  $D_{MAX}$ , it is possible to determine the max. IRMS going through the input capacitor.



Capacitors that can be considered are:

#### **Electrolytic capacitors:**

These are widely used due to their low price and their availability in a wide range of RMS current ratings.

The only drawback is that, considering ripple current rating requirements, they are physically larger than other capacitors.

#### **Ceramic capacitors:**

If available for the required value and voltage rating, these capacitors usually have a higher RMS current rating for a given physical dimension (due to very low ESR).

The drawback is the considerably high cost.

#### **Tantalum capacitors:**

Very good, small tantalum capacitors with very low ESR are becoming more available. However, they can occasionally burn if subjected to very high current during charge.

Therefore, it is better to avoid this type of capacitor for the input filter of the device. They can, however, be subjected to high surge current when connected to the power supply.

| <b>Manufacturer</b> | <b>Series</b>       | Capacitor value $(\mu F)$ | Rated voltage (V) |  |
|---------------------|---------------------|---------------------------|-------------------|--|
| <b>TAIYO YUDEN</b>  | UMK325BJ106MM-T     | 10                        | 50                |  |
| MURATA              | GRM42-2 X7R 475K 50 | -4.7                      | 50                |  |

**Table 6. List of ceramic capacitors for the A5970D**

High dv/dt voltage spikes on the input side can be critical for DC/DC converters. A good power layout and input voltage filtering help to minimize this issue. In addition to the above considerations, a 1  $\mu$ F/50 V ceramic capacitor as close as possible to the VCC and GND pins is always suggested to adequately filter VCC spikes.

Output capacitor

The output capacitor is very important to meet the output voltage ripple requirement.

Using a small inductor value is useful to reduce the size of the choke but it increases the current ripple. So, to reduce the output voltage ripple, a low ESR capacitor is required. Nevertheless, the ESR of the output capacitor introduces a zero in the open loop gain, which helps to increase the phase margin of the system. If the zero goes to a very high frequency, its effect is negligible. For this reason, ceramic capacitors and very low ESR capacitors in general should be avoided.

Tantalum and electrolytic capacitors are usually a good choice for this purpose. A list of some tantalum capacitor manufacturers is provided in *[Table 7: Output capacitor selection](#page-22-0)*.



<span id="page-22-0"></span>

| <b>Manufacturer</b>         | <b>Series</b> | Rated voltage (V)<br>Cap. value $(\mu F)$ |         | ESR (m $\Omega$ ) |  |  |  |  |  |
|-----------------------------|---------------|-------------------------------------------|---------|-------------------|--|--|--|--|--|
| Sanyo POSCAP <sup>(1)</sup> | TAE.          | 100 to 470                                | 4 to 16 | 25 to 35          |  |  |  |  |  |
|                             | THB/C/E       | 100 to 470                                | 4 to 16 | 25 to 55          |  |  |  |  |  |
| AVX.                        | TPS           | 100 to 470                                | 4 to 35 | 50 to 200         |  |  |  |  |  |
| <b>KEMET</b>                | T494/5        | 100 to 470                                | 4 to 20 | 30 to 200         |  |  |  |  |  |
| Sprague                     | 595D          | 220 to 390                                | 4 to 20 | 160 to 650        |  |  |  |  |  |

**Table 7. Output capacitor selection**

1. POSCAP capacitors have some characteristics which are very similar to tantalum.

#### Inductor

The inductor value is very important as it fixes the ripple current flowing through the output capacitor. The ripple current is usually fixed at 20 - 40% of  $I_{omax}$ , which is 0.2 - 0.4 A with  $I<sub>O</sub>$ max = 1 A. The approximate inductor value is obtained using the following formula:

#### **Equation 20**

$$
L = \frac{(V_{IN} - V_{OUT})}{\Delta I} \bullet T_{ON}
$$

where  $T_{ON}$  is the ON time of the internal switch, given by  $D \cdot T$ . For example, with  $V_{\text{OUT}}$  = 3.3 V, V<sub>IN</sub> = 12 V and  $\Delta I_{\text{O}}$  = 0.3 A, the inductor value is about 33 µH. The peak current through the inductor is given by:

#### **Equation 21**

$$
I_{PK} = I_0 + \frac{\Delta I}{2}
$$

and it can be observed that if the inductor value decreases, the peak current (which must be lower than the current limit of the device) increases. So, when the peak current is fixed, a higher inductor value allows a higher value for the output current. In *[Table 8](#page-22-1)* some inductor manufacturers are listed.

<span id="page-22-1"></span>





### <span id="page-23-0"></span>**8.2 Layout considerations**

The layout of switching DC-DC converters is very important to minimize noise and interference. Power-generating portions of the layout are the main cause of noise and so high switching current loop areas should be kept as small as possible and lead lengths as short as possible.

High impedance paths (in particular the feedback connections) are susceptible to interference, so they should be as far as possible from the high current paths. An layout example is provided in *[Figure 13](#page-23-2)*.

The input and output loops are minimized to avoid radiation and high frequency resonance problems. The feedback pin connections to the external divider are very close to the device to avoid pick-up noise.

<span id="page-23-2"></span>

**Figure 13. Layout example**

### <span id="page-23-1"></span>**8.3 Thermal considerations**

The dissipated power of the device is tied to three different sources:

Conduction losses due to the not insignificant  $R_{DSON}$ , which are equal to:

### **Equation 22**

$$
P_{ON} = R_{DSON} \bullet (I_{OUT})^2 \bullet D
$$

Where *D* is the duty cycle of the application. Note that the duty cycle is theoretically given by the ratio between  $V_{\text{OUT}}$  and  $V_{\text{IN}}$ , but in practice it is substantially higher than this value to compensate for the losses in the overall application. For this reason, the switching losses related to the  $R_{DSON}$  increases compared to an ideal case.



 Switching losses due to turning ON and OFF. These are derived using the following equation:

#### **Equation 23**

$$
P_{SW} = V_{IN} \bullet I_{OUT} \bullet \frac{(T_{ON} + T_{OFF})}{2} \bullet F_{SW} = V_{IN} \bullet I_{OUT} \bullet T_{SW} \bullet F_{SW}
$$

Where  $T_{RISE}$  and  $T_{FALL}$  represent the switching times of the power element that cause the switching losses when driving an inductive load (see *[Figure 14](#page-24-0)*).  $T_{SW}$  is the equivalent switching time.

<span id="page-24-0"></span>



Quiescent current losses.

#### **Equation 24**

$$
P_Q = V_{IN} \cdot I_Q
$$

Where  $I_Q$  is the quiescent current.

#### **Example 2**

- $V_{IN} = 12 V$
- $-V_{OUT} = 3.3 V$
- $I_{OUT} = 1 A$

 $R_{DS(on)}$  has a typical value of 0.25 at 25 °C and increases up to a maximum value of 0.5 at 150 °C. We can consider a value of 0.4  $\Omega$ .

 $T<sub>SW</sub>$  is approximately 70 ns.

 $I_Q$  has a typical value of 2.5 mA at  $V_{IN}$  = 12 V.

The overall losses are:

#### **Equation 25**

 $\mathsf{P}_{\mathsf{TOT}} = \mathsf{R}_{\mathsf{DSON}} \bullet \left( \mathsf{I}_{\mathsf{OUT}} \right)^2 \bullet \mathsf{D} + \mathsf{V}_{\mathsf{IN}} \bullet \mathsf{I}_{\mathsf{OUT}} \bullet \mathsf{T}_{\mathsf{SW}} \bullet \mathsf{F}_{\mathsf{SW}} + \mathsf{V}_{\mathsf{IN}} \bullet \mathsf{I}_{\mathsf{Q}} =$  $= 0.4 \cdot 1^2 \cdot 0.3 + 12 \cdot 1 \cdot 70 \cdot 10^{-9} \cdot 250 \cdot 10^3 + 12 \cdot 2.5 \cdot 10^{-3} \approx 0.36W$ 



The junction temperature of the device will be:

#### **Equation 26**

$$
T_J = T_A + Rth_{J-A} \bullet P_{TOT}
$$

Where  $T_A$  is the ambient temperature and  $Rth_{J-A}$  is the thermal resistance junction to ambient. Considering that the device is mounted on board with a good ground plane, that it has a thermal resistance junction to ambient (Rth<sub>,LA</sub>) of about 120 °C/W, and an ambient temperature of about 70 °C:

#### **Equation 27**

$$
T_J~=~70\pm0.36\bullet120\cong110^{\circ}C
$$

### <span id="page-25-0"></span>**8.4 Short-circuit protection**

In overcurrent protection mode, when the peak current reaches the current limit, the device reduces the  $T_{ON}$  down to its minimum value (approximately 250 nsec) and the switching frequency to approximately one third of its nominal value even when synchronized to an external signal (see *[Section 5.4: Current protection on page 11](#page-10-0)*). In these conditions, the duty cycle is strongly reduced and, in most applications, this is enough to limit the current to ILIM. In any event, in case of heavy short-circuit at the output ( $V<sub>O</sub> = 0$  V) and depending on the application conditions ( $V_{cc}$  value and parasitic effect of external components) the current peak could reach values higher than ILIM. This can be understood considering the inductor current ripple during the ON and OFF phases:

ON phase

#### **Equation 28**

$$
\Delta I_{\text{L}} \text{ (T) } = \frac{V_{\text{IN}} - V_{\text{out}} - (\text{DCR}_{\text{L}} + R_{\text{DSON}}) \cdot I}{L} (T_{\text{ON}})
$$

OFF phase

#### **Equation 29**

$$
\Delta I_{L \;TOFF} = \frac{-(V_D + V_{out} + DCR_L \bullet I)}{L} (T_{OFF})
$$

where  $V_D$  is the voltage drop across the diode,  $DCR_L$  is the series resistance of the inductor.

In short-circuit conditions  $V_{\text{OUT}}$  is negligible so during  $T_{\text{OFF}}$  the voltage across the inductor is very small as equal to the voltage drop across parasitic components (typically the DCR of the inductor and the  $V_{FW}$  of the free wheeling diode) while during  $T_{ON}$  the voltage applied the inductor is instead maximized as approximately equal to  $V_{\text{IN}}$ .

So *Equation 28* and *Equation 29* in overcurrent conditions can be simplified to:

#### **Equation 30**

$$
\Delta I_{\text{L TON}} = \frac{V_{\text{IN}} - (\text{DCR}_{\text{L}} + \text{R}_{\text{DSON}}) \cdot I}{L} (T_{\text{ON MIN}}) \approx \frac{V_{\text{IN}}}{L} (250 \text{ns})
$$

considering  $T_{ON}$  that has been already reduced to its minimum.

26/41 DocID13955 Rev 9



#### **Equation 31**

$$
\Delta I_{L \;TOFF} = \frac{-(V_D + V_{out} + DCR_L \bullet I)}{L} (3 \cdot T_{SW}) \approx \frac{-(V_D + V_{out} + DCR_L \bullet I)}{L} (12 \mu s)
$$

considering that  $f_{SW}$  has been already reduced to one third of the nominal.

In case a short-circuit at the output is applied and  $V_{IN}$  = 12 V the inductor current is controlled in most of the applications (see *[Figure 15](#page-26-0)*). When the application must sustain the short-circuit condition for an extended period, the external components (mainly the inductor and diode) must be selected based on this value.

In case the V<sub>IN</sub> is very high, it could occur that the ripple current during  $T_{\text{OFF}}$  (*Equation 31*) does not compensate the current increase during T<sub>ON</sub> (*Equation 30*). The *[Figure 17](#page-27-0)* shows an example of a power up phase with V<sub>IN</sub> = V<sub>IN MAX</sub> = 36 V where  $\Delta_{IL}$  <sub>TON</sub> >  $\Delta_{IL}$  <sub>TOFF</sub> so the current escalates and the balance between *Equation 30* and *Equation 31* occurs at a current slightly higher than the current limit. This must be taken into account in particular to avoid the risk of an abrupt inductor saturation.

<span id="page-26-0"></span>









<span id="page-27-0"></span>



### <span id="page-28-0"></span>**8.5 Application circuit**

*[Figure 18](#page-28-1)* shows the evaluation board application circuit, where the input supply voltage,  $V_{\text{CC}}$ , can range from 4 V to 36 V and the output voltage is adjustable from 1.235 V to 6.3 V due to the voltage rating of the output capacitor.

<span id="page-28-1"></span>



#### **Table 9. Component list**







**Figure 19. PCB layout (component side)**

**Figure 20. PCB layout (bottom side)**



### **Figure 21. PCB layout (front side)**





### <span id="page-30-0"></span>**8.6 Positive buck-boost regulator**

The device can be used to implement a step-up/down converter with a positive output voltage.

The output voltage is given by:

#### **Equation 32**

$$
V_{OUT} = V_{IN} \cdot \frac{D}{1 - D}
$$

where the ideal duty cycle D for the buck boost converter is:

#### **Equation 33**

$$
D = \frac{V_{OUT}}{V_{IN} + V_{OUT}}
$$

However, due to power losses in the passive elements, the real duty cycle is always higher than this. The real value (that can be measured in the application) should be used in the following formulas.

The peak current flowing in the embedded switch is:

#### **Equation 34**

$$
I_{SW} = \frac{I_{LOAD}}{1-D} + \frac{I_{RIPPLE}}{2} = \frac{I_{LOAD}}{1-D} + \frac{V_{IN}}{2 \cdot L} \cdot \frac{D}{f_{SW}}
$$

while its average current is equal to:

#### **Equation 35**

$$
I_{SW} = \frac{I_{LOAD}}{1 - D}
$$

This is due to the fact that the current flowing through the internal power switch is delivered to the output only during the OFF phase.

The switch peak current must be lower than the minimum current limit of the overcurrent protection (see *[Table 4: Electrical characteristics on page 6](#page-5-1)* for details) while the average current must be lower than the rated DC current of the device.

As a consequence, the maximum output current is:

#### **Equation 36**

$$
I_{\text{OUT MAX}} \cong I_{\text{SW MAX}} \cdot (1 - D)
$$

where  $I_{SWMAX}$  represents the rated current of the device.

The current capability is reduced by the term (1 - D) and so, for example, with a duty cycle of 0.5, and considering an average current through the switch of 1 A, the maximum output current deliverable to the load is 0.5 A.



*[Figure 22](#page-31-0)* shows the schematic circuit of this topology for a 12 V output voltage and 5 V input.

<span id="page-31-0"></span>

**Figure 22. Positive buck-boost regulator**



### <span id="page-32-0"></span>**8.7 Negative buck-boost regulator**

In *[Figure 23](#page-32-1)*, the schematic circuit for a standard buck-boost topology is shown. The output voltage is:

#### **Equation 37**

$$
V_{OUT} = -V_{IN} \cdot \frac{D}{1 - D}
$$

where the ideal duty cycle D for the buck boost converter is:

#### **Equation 38**

$$
D = \frac{-V_{OUT}}{V_{IN} - V_{OUT}}
$$

The considerations given in *[Section 8.6](#page-30-0)* for the real duty cycle are still valid here. Also the *Equation 34* till *Equation 36* can be used to calculate the maximum output current. So, as an example, considering the conversion  $V_{IN}$  = 12 V to  $V_{OUT}$  = -5 V,  $I_{I OAD}$  = 0.2 A:

#### **Equation 39**

$$
D = \frac{5}{5+12} = 0.706
$$

**Equation 40**

$$
I_{SW} = \frac{I_{LOAD}}{1 - D} = \frac{0.2}{1 - 0.706} = 0.7A
$$

An important thing to take into account is that the ground pin of the device is connected to the negative output voltage. Therefore, the device is subjected to a voltage equal to  $V_{1N}$  -  $V_{O}$ , which must be lower than 36 V (the maximum operating input voltage).

<span id="page-32-1"></span>

#### **Figure 23. Negative buck-boost regulator**



### <span id="page-33-0"></span>**8.8 Synchronization example**

See *[Section 5.3: Oscillator and synchronization on page 10](#page-9-1)* for details.





### <span id="page-33-1"></span>**8.9 Compensation network with MLCC at the output**

MLCCs (multiple layer ceramic capacitor) with values in the range of 10 µF - 22 µF and rated voltages in the range of 10 V - 25 V are available today at relatively low cost from many manufacturers.

These capacitors have very low ESR values (a few  $m\Omega$ ) and thus are occasionally used for the output filter in order to reduce the voltage ripple and the overall size of the application.

However, a very low ESR value affects the compensation of the loop (see *[Section 7:](#page-15-0)  [Closing the loop on page 16](#page-15-0)*) and in order to keep the system stable, a more complicated compensation network may be required. However, due to the architecture of the internal error amplifier the bandwidth with this compensation is limited.

That is why output capacitors with a not negligible ESR are suggested. The selection of the output capacitor have to guarantee that the zero introduced by this component is inside the designed system bandwidth and close to the frequency of the double pole introduced by the LC filter. A general rule for the selection of this compound for the system stability is provided in *Equation 41*.

#### **Equation 41**

$$
f_{Z\,ESR} = \frac{1}{2 \cdot \pi \cdot ESR \cdot C_{OUT}} < \text{bandwidth}
$$

$$
f_{LC} < f_{Z\,ESR} < 10 \cdot f_{LC}
$$



*[Figure 25](#page-34-1)* shows an example of a compensation network stabilizing the system with ceramic capacitors at the output (the optimum component value depends on the application).

<span id="page-34-1"></span>

**Figure 25. MLCC compensation network example**

### <span id="page-34-0"></span>**8.10 External SOFT\_START network**

At a startup the device can quickly increase the current up to the current limit in order to charge the output capacitor. If soft ramp-up of the output voltage is required, an external soft-start network can be implemented as shown in *[Figure 26](#page-34-2)*. The capacitor C is charged up to an external reference through R and the BJT clamps the COMP pin.

This clamps the duty cycle, limiting the slew rate of the output voltage.

<span id="page-34-2"></span>

**Figure 26. Soft-start network example**



# <span id="page-35-0"></span>**9 Typical characteristics**





#### **Figure 31. Quiescent current vs. junction temperature**





**temperature**









## <span id="page-37-0"></span>**10 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### <span id="page-37-1"></span>**10.1 SO-8 package information**



**Figure 37. SO-8 package outline**



|           | . <b></b><br>-9-<br><b>Dimensions</b>  |      |      |       |       |       |  |  |
|-----------|----------------------------------------|------|------|-------|-------|-------|--|--|
| Symbol    | mm                                     |      |      | inch  |       |       |  |  |
|           | Min.                                   | Typ. | Max. | Min.  | Typ.  | Max.  |  |  |
| Α         | 1.35                                   |      | 1.75 | 0.053 |       | 0.069 |  |  |
|           |                                        |      |      |       |       |       |  |  |
| A1        | 0.10                                   |      | 0.25 | 0.004 |       | 0.010 |  |  |
| A2        | 1.10                                   |      | 1.65 | 0.043 |       | 0.065 |  |  |
| B         | 0.33                                   |      | 0.51 | 0.013 |       | 0.020 |  |  |
| C         | 0.19                                   |      | 0.25 | 0.007 |       | 0.010 |  |  |
| $D^{(1)}$ | 4.80                                   |      | 5.00 | 0.189 |       | 0.197 |  |  |
| E         | 3.80                                   |      | 4.00 | 0.15  |       | 0.157 |  |  |
| e         |                                        | 1.27 |      |       | 0.050 |       |  |  |
| н         | 5.80                                   |      | 6.20 | 0.228 |       | 0.244 |  |  |
| h         | 0.25                                   |      | 0.50 | 0.010 |       | 0.020 |  |  |
| L         | 0.40                                   |      | 1.27 | 0.016 |       | 0.050 |  |  |
| $\sf k$   | $0^{\circ}$ (min.), $8^{\circ}$ (max.) |      |      |       |       |       |  |  |
| ddd       |                                        |      | 0.10 |       |       | 0.004 |  |  |

**Table 10. SO-8 package mechanical data**

1. Dimensions D does not include mold flash, protrusions or gate burrs. Mold flash, p**r**otrusions or gate burrs shall not exceed 0.15 mm (.006 inch) in total (both sides).



## <span id="page-39-0"></span>**11 Order codes**





## <span id="page-39-1"></span>**12 Revision history**





