

### ACPL-C799T

# **Automotive Optically Isolated Sigma-Delta Modulator**

#### **Description**

The Broadcom® ACPL-C799T is a 1-bit, second-order sigma-delta ( $\Sigma$ - $\Delta$ ) modulator that converts an analog input signal into a high-speed data stream with galvanic isolation based on optical coupling technology. The ACPL-C799T operates from a 5V power supply with dynamic range of 77 dB with an appropriate digital filter. The differential inputs of  $\pm 50$  mV (full scale  $\pm 80$  mV) are ideal for direct connection to shunt resistors or other low-level signal sources in applications such as motor phase current measurement.

The ACPL-C799T isolated modulator converts a low-bandwidth analog input into a high-speed one-bit data stream by means of a Sigma-Delta ( $\Sigma$ - $\Delta$ ) over-sampling modulator. The modulator data and on-chip sampling clock are encoded and transmitted across the isolation boundary where they are recovered and decoded into separate high-speed clock and data channels. Combined with superior optical coupling technology, the modulator delivers high noise margins and excellent immunity against isolation-mode transients.

Offered in a compact SSO-8 package, the isolated ADC delivers the reliability, small size, superior isolation and over-temperature performance that motor drive designers need to accurately measure current. Broadcom  $R^2$ Coupler<sup>TM</sup> isolation products provide the reinforced insulation and reliability needed for critical automotive and high-temperature industrial applications.

#### **Features**

- Qualified to AEC-Q100 Grade 1 Test Guidelines
- 1-bit, second-order sigma-delta modulator
- 10-MHz internal clock
- 16-bit resolution no missing codes (12 bits ENOB)
- Signal-to-Noise Ratio: 77 dB Typ.
- Compact, surface-mount SSO-8 package
- Superior optical isolation and insulation
- Common-mode transient immunity: 25 kV/µs
- Safety and regulatory approval:
  - IEC/EN/DIN EN 60747-5-5: 1414 V<sub>PEAK</sub> working insulation voltage
  - UL 1577: 5000 V<sub>RMS</sub>/1 minute isolation voltage
  - CSA: Component Acceptance Notice #5

### **Specifications**

- Automotive temperature range: -40°C to +125°C
- Gain error: ±1%
- ±50 mV linear range with single 5V supply (±80 mV full scale)
- Wide supply range for digital interface: 3V to 5.5V

### **Applications**

- Automotive electric motor phase and rail current sensing
- Automotive inverter DC bus current sensing
- Automotive battery current sensing
- Automotive DC-DC converter current sensing
- Automotive AC-DC Charger current sensing
- General purpose current and voltage sensing

# **Schematic Diagram**

Figure 1: Schematic Diagram



A 10- $\mu$ F bypass capacitor must be connected between  $V_{DD1}$  and GND1, and a 1- $\mu$ F bypass capacitor between  $V_{DD2}$  and GND2.

# **Pin Configuration and Descriptions**

Figure 2: Pin Configuration



### **Pin Description**

| Pin No. | Symbol           | Description                                                          |
|---------|------------------|----------------------------------------------------------------------|
| 1       | V <sub>DD1</sub> | Supply voltage for signal input side (analog side), relative to GND1 |
| 2       | V <sub>IN+</sub> | Positive analog input, recommended input range ± 50 mV               |
| 3       | V <sub>IN-</sub> | Negative analog input, recommended input range ± 50 mV               |
| 4       | GND1             | Supply ground for signal input side                                  |
| 5       | GND2             | Supply ground for data/clock output side (digital side)              |
| 6       | MDAT             | Modulator data output                                                |
| 7       | MCLK             | Modulator clock output                                               |
| 8       | $V_{DD2}$        | Supply voltage for data output side, relative to GND2                |

# **Ordering Information**

| Part Number | Option (RoHS<br>Compliant) | Package   | Surface<br>Mount | Tape and<br>Reel | UL 5000 VRMS /<br>1 Minute rating | IEC/EN/DIN<br>EN 60747-5-5 | Quantity      |
|-------------|----------------------------|-----------|------------------|------------------|-----------------------------------|----------------------------|---------------|
| ACPL-C799T  | -000E                      | Stretched | Χ                |                  | X                                 | X                          | 80 per tube   |
|             | -500E                      | SO-8      | Х                | Х                | Х                                 | X                          | 1000 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example:

ACPL-C799T-500E to order product of Surface Mount package in Tape and Reel packaging with RoHS compliance.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

# **Package Outline Drawings**

### Stretched SO-8 Package (SSO-8)

Figure 3: Package Outline Drawing



Dimensions in millimeters and (inches).

Notes

 $\label{eq:Lead_coplanarity} \begin{subarray}{l} Lead coplanarity = 0.1 mm (0.004 inches). \\ Floating lead protrusion = 0.25 mm (10 mils) max. \\ \end{subarray}$ 

### **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-halide flux should be used.

### **Regulatory Information**

The ACPL-C799T is approved by the following organizations.

| IEC/EN/DIN EN 60747-5-5 | Approval with Maximum Working Insulation Voltage VIORM = 1414 V <sub>PEAK</sub> .                              |
|-------------------------|----------------------------------------------------------------------------------------------------------------|
| UL                      | Approval under UL 1577, component recognition program up to $V_{ISO}$ = 5000 $V_{RMS}$ /1 minute. File E55361. |
| CSA                     | Approval under CSA Component Acceptance Notice #5, File CA 88324.                                              |

# **IEC/EN/DIN EN 60747-5-5 Insulation Characteristics**

| Description                                                                                             | Symbol                | Value             | Units             |
|---------------------------------------------------------------------------------------------------------|-----------------------|-------------------|-------------------|
| Installation classification per DIN VDE 0110/1.89, Table 1                                              |                       |                   |                   |
| for rated mains voltage ≤ 600 V <sub>RMS</sub>                                                          |                       | I-IV              |                   |
| for rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                         |                       | 1-111             |                   |
| Climatic Classification                                                                                 |                       | 40/125/21         |                   |
| Pollution Degree (DIN VDE 0110/1.89)                                                                    |                       | 2                 |                   |
| Maximum Working Insulation Voltage                                                                      | V <sub>IORM</sub>     | 1414              | $V_{PEAK}$        |
| Input to Output Test Voltage, Method b                                                                  | V <sub>PR</sub>       | 2652              | V <sub>PEAK</sub> |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ second, Partial Discharge < 5 pC |                       |                   |                   |
| Input to Output Test Voltage, Method a                                                                  | V <sub>PR</sub>       | 2262              | V <sub>PEAK</sub> |
| $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ seconds, Partial Discharge < 5 pC     |                       |                   |                   |
| Highest Allowable Overvoltage (Transient Overvoltage, t <sub>ini</sub> = 60 seconds)                    | V <sub>IOTM</sub>     | 8000              | V <sub>PEAK</sub> |
| Safety-limiting values (Maximum values allowed in the event of a failure)                               |                       |                   |                   |
| Case Temperature                                                                                        | T <sub>S</sub>        | 175               | °C                |
| Input Current <sup>a</sup>                                                                              | I <sub>S,INPUT</sub>  | 230               | mA                |
| Output Power <sup>a</sup>                                                                               | P <sub>S,OUTPUT</sub> | 600               |                   |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                                        | R <sub>S</sub>        | ≥ 10 <sup>9</sup> | Ω                 |

a. Transient voltage of 2 seconds up to -6V on the inputs does not cause latch-up or damage to the device.

# **Insulation and Safety Related Specifications**

| Parameter                                         | Symbol | Value | Units | Conditions                                                                                                                                                |
|---------------------------------------------------|--------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap (External Clearance)     | L(101) | 8.0   | mm    | Measured from input terminals to output terminals, shortest distance through air                                                                          |
| Minimum External Tracking (External Creepage)     | L(102) | 8.0   | mm    | Measured from input terminals to output terminals, shortest distance path along body                                                                      |
| Minimum Internal Plastic Gap (Internal Clearance) |        | 0.5   | mm    | Through insulation distance, conductor to conductor, usually the direct distance between the photoemitter and photodetector inside the optocoupler cavity |
| Tracking Resistance (Comparative Tracking Index)  | СТІ    | >175  | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                                               |
| Isolation Group                                   |        | Illa  |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                                              |

# **Absolute Maximum Ratings**

| Parameter                          | Symbol                              | Min.        | Max.                   | Units | Note |
|------------------------------------|-------------------------------------|-------------|------------------------|-------|------|
| Storage Temperature                | T <sub>S</sub>                      | <b>-</b> 55 | +150                   | °C    |      |
| Ambient Operating Temperature      | T <sub>A</sub>                      | -40         | +125                   | °C    |      |
| Supply Voltage                     | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.5        | 6.0                    | V     |      |
| Steady-State Input Voltage         | V <sub>IN+</sub> , V <sub>IN-</sub> | -2          | V <sub>DD1</sub> + 0.5 | V     | а    |
| Two-Second Transient Input Voltage | V <sub>IN+</sub> , V <sub>IN-</sub> | -6          | V <sub>DD1</sub> + 0.5 | V     | b    |
| Digital Output Voltages            | MCLK, MDAT                          | -0.5        | V <sub>DD2</sub> + 0.5 | V     |      |
| Lead Solder Temperature            | 260°C for 10 s                      |             |                        |       |      |

a. Absolute maximum DC current on the inputs = 100 mA, no latch-up or device damage occurs.

### **Recommended Operating Conditions**

| Parameter                       | Symbol             | Min. | Max. | Units | Note |
|---------------------------------|--------------------|------|------|-------|------|
| Ambient Operating Temperature   | T <sub>A</sub>     | -40  | +125 | °C    |      |
| V <sub>DD1</sub> Supply Voltage | V <sub>DD1</sub>   | 4.5  | 5.5  | V     |      |
| V <sub>DD2</sub> Supply Voltage | $V_{\mathrm{DD2}}$ | 3    | 5.5  | V     |      |
| Analog Input Voltage            | $V_{IN+}, V_{IN-}$ | -50  | +50  | mV    | а    |

a. Full scale signal input range ±80 mV.

# **Electrical Specifications**

All minimum and maximum values are at recommended conditions, unless otherwise noted. All typical values are at  $T_A = 25$ °C,  $V_{DD1} = 5$ V,  $V_{DD2} = 5$ V, tested with Sinc3 filter and 256 decimation ratio.

| Parameter                             | Symbol                              | Min. | Тур. | Max. | Units | Test Conditions/Notes                                                                              |                                            | Figure | Note |
|---------------------------------------|-------------------------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------|--------------------------------------------|--------|------|
| Static Characteristics                |                                     |      | 1    | 1    | 1     |                                                                                                    |                                            |        |      |
| Resolution                            |                                     | 16   |      |      | Bits  | Decimation filter output set to 16 bits                                                            |                                            |        |      |
| Integral Nonlinearity                 | INL                                 | -16  | ±8   | 16   | LSB   | See Definition                                                                                     | ons.                                       |        |      |
| Differential Nonlinearity             | DNL                                 | -0.9 | _    | 0.9  | LSB   | No missing codes, guaranteed by design; See Definitions.                                           |                                            |        |      |
| Offset Error                          | Vos                                 | -1.0 | 0.1  | 1.0  | mV    | T <sub>A</sub> = 25 °C, V <sub>DD1</sub> = 5V. Short before anti-aliasing filter. See Definitions. |                                            | 15     |      |
| Offset Error Drift vs.<br>Temperature | dV <sub>OS</sub> /dT <sub>A</sub>   | -1.3 | ±0.1 | 1.3  | μV/°C | V <sub>DD1</sub> = 5V                                                                              | Short before anti-<br>aliasing filter. See | 15     | а    |
| Offset Drift vs. V <sub>DD1</sub>     | dV <sub>OS</sub> /dV <sub>DD1</sub> | _    | 0.1  | _    | mV/V  |                                                                                                    | Definitions.                               |        |      |
| Internal Reference<br>Voltage         | V <sub>REF</sub>                    | _    | 80   | _    | mV    |                                                                                                    |                                            |        |      |
| Reference Voltage                     |                                     | -1   | _    | 1    | %     | T <sub>A</sub> = 25°C. See Definitions.                                                            |                                            |        |      |
| Tolerance (Gain Error)                |                                     | -2   | _    | 2    | %     | T <sub>A</sub> = -40°C to +125°C. See Definitions.                                                 |                                            |        |      |

b. Transient voltage of 2 seconds up to -6V on the inputs does not cause latch-up or damage to the device.

| Parameter                                      | Symbol                               | Min.                      | Тур.                   | Max. | Units  | Test Conditions/Notes                                                    | Figure   | Note |
|------------------------------------------------|--------------------------------------|---------------------------|------------------------|------|--------|--------------------------------------------------------------------------|----------|------|
| VREF Drift vs.<br>Temperature                  | dV <sub>REF</sub> /dT <sub>A</sub>   | _                         | 50                     | _    | ppm/°C |                                                                          |          |      |
| VREF Drift vs. V <sub>DD1</sub>                | dV <sub>REF</sub> /dV <sub>DD1</sub> | _                         | 50                     | _    | μV/V   |                                                                          |          |      |
| Analog Inputs                                  |                                      |                           | I.                     |      |        | 1                                                                        |          | .4   |
| Full-Scale Differential<br>Voltage Input Range | FSR                                  | _                         | $V_{REF}$              | _    | mV     | $V_{IN} = V_{IN+} - V_{IN-}$                                             |          | b    |
| Input Bias Current                             | I <sub>INA</sub>                     | _                         | -0.2                   | _    | mA     | $V_{DD1} = 5V, V_{DD2} = 5V,$<br>$V_{IN+} = V_{IN-} = 0V$                |          | С    |
| Input Resistance                               | R <sub>IN</sub>                      | _                         | 1.9                    | _    | kΩ     | Across V <sub>IN+</sub> or V <sub>IN-</sub> to GND1                      |          | С    |
| Input Capacitance                              | C <sub>INA</sub>                     | _                         | 8                      | _    | pF     | Across $V_{IN+}$ or $V_{IN-}$ to GND1,<br>Vp-p = 80 mV, 1-MHz Sine wave. |          |      |
| Dynamic Characteristics                        |                                      |                           | 1                      | •    |        | $V_S = -50 \text{ mVp to } 50 \text{ mVp, } 1 \text{ kHz sin}$           | ne wave. |      |
| Signal-to-Noise Ratio                          | SNR                                  | 70                        | 77                     | _    | dB     | See Definitions.                                                         |          |      |
| Signal-to-(Noise +<br>Distortion) Ratio        | SNDR                                 | 64                        | 76                     | _    | dB     | See Definitions.                                                         |          |      |
| Effective Number of Bits                       | ENOB                                 |                           | 12                     | _    | Bits   | See Definitions.                                                         |          |      |
| Isolation Transient<br>Immunity                | CMR                                  | 25                        | _                      | _    | kV/μs  | V <sub>CM</sub> = 1 kV. See Definitions.                                 |          |      |
| Digital Outputs                                |                                      |                           |                        |      |        |                                                                          |          |      |
| Output High Voltage                            | V <sub>OH</sub>                      | V <sub>DD2</sub> –<br>0.4 | V <sub>DD2</sub> – 0.2 | _    | V      | I <sub>OUT</sub> = –4 mA                                                 |          |      |
| Output Low Voltage                             | V <sub>OL</sub>                      | _                         | 0.2                    | 0.4  | V      | I <sub>OUT</sub> = 4 mA                                                  |          |      |
| Power Supply                                   | •                                    |                           |                        | •    | •      | ,                                                                        | •        |      |
| V <sub>DD1</sub> Supply Current                | I <sub>DD1</sub>                     | _                         | 11.3                   | 17.5 | mA     |                                                                          |          |      |
| V <sub>DD2</sub> Supply Current                | I <sub>DD2</sub>                     | _                         | 5                      | 6.5  | mA     |                                                                          |          |      |
|                                                |                                      |                           |                        |      |        | itti in the fell on a setting to the second of the second                | O#+ F    | .1   |

a. The maximum offset error Vos\_max and minimum offset error Vos\_min is determined within the full operating temperature range. Offset Error Drift vs. Temperature is calculated by using box method:  $dV_{OS}/dT_A = \pm (Vos_max - Vos_min) / AmbientTempRange$ .

# **Timing Specifications**

All minimum and maximum values are at recommended conditions, unless otherwise noted. All typical values are at  $T_A = 25$ °C,  $V_{DD1} = 5V$ ,  $V_{DD2} = 5V$ .

| Parameter                               | Symbol            | Min. | Тур. | Max. | Units | Test Conditions        | Figure |
|-----------------------------------------|-------------------|------|------|------|-------|------------------------|--------|
| Modulator Clock Output Frequency        | f <sub>MCLK</sub> | 9    | 10   | 11   | MHz   | C <sub>L</sub> = 15 pF |        |
| Modulator Clock Duty Cycle              | DC                | 40   | 50   | 70   | %     | C <sub>L</sub> = 15 pF |        |
| Modulator Clock Rising Time             | t <sub>R</sub>    | _    | 5    | _    |       | C <sub>L</sub> = 15 pF |        |
| Modulator Clock Falling Time            | t <sub>F</sub>    | _    | 5    | _    |       | C <sub>L</sub> = 15 pF |        |
| Data Setup Time Before MCLK Rising Edge | t <sub>S</sub>    | 50   | 70   | _    | ns    | C <sub>L</sub> = 15 pF |        |
| Data Hold Time After MCLK Rising Edge   | t <sub>H</sub>    | 10   | 20   | _    | ns    | C <sub>L</sub> = 15 pF |        |

b. Beyond the positive full-scale input range the data output is all ones. Beyond the negative full-scale input range the data output is all zeroes.

c. Time averaged values are shown. R<sub>IN</sub> =  $\Delta V_{IN}$  / $\Delta I_{IN}$ .

Figure 4: MCLK and MDAT Data Timing



# **Package Characteristics**

| Parameter                                | Symbol           | Min. | Тур.              | Max. | Units            | Test Conditions                                | Note |
|------------------------------------------|------------------|------|-------------------|------|------------------|------------------------------------------------|------|
| Input-Output Momentary Withstand Voltage | V <sub>ISO</sub> | 5000 | _                 | _    | V <sub>RMS</sub> | RH ≤ 50%, t = 1 min.,<br>T <sub>A</sub> = 25°C | a, b |
| Input-Output Resistance                  | R <sub>I-O</sub> | _    | >10 <sup>14</sup> | _    | Ω                | V <sub>I-O</sub> = 500 V <sub>DC</sub>         | С    |
| Input-Output Capacitance                 | C <sub>I-O</sub> | _    | 0.5               | _    | pF               | f = 1 MHz                                      | С    |

- a. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 V<sub>RMS</sub> for 1 second (leakage detection current limit, I<sub>LO</sub> ≤ 5 µA). This test is performed before the 100% production test for partial discharge (method b) shown in IEC/EN/ DIN EN 60747-5-5 Insulation Characteristic Table.
- b. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to the IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table and your equipment level safety specification.
- c. This is a two-terminal measurement: pins 1-4 are shorted together and pins 5-8 are shorted together.

# **Typical Performance Plots**

Figure 5: Offset Voltage Change vs. Temperature



Figure 7: Input Current vs. Input Voltage



Figure 9: SNDR vs. Temperature



Figure 6: Reference Voltage V<sub>REF</sub> Change vs. Temperature



Figure 8: SNR vs. Temperature



Figure 10:  $I_{DD1}$  ( $V_{DD1}$  = 5V) vs. Temperature at Various  $V_{IN}$  DC Input



Figure 11:  $I_{DD2}$  ( $V_{DD2}$  = 5V) vs. Temperature at Various  $V_{IN}$  DC Input



Figure 12:  $I_{DD2}$  ( $V_{DD2}$  = 3.3V) vs. Temperature at Various  $V_{IN}$  DC Input



Figure 13: Clock Frequency vs. Temperature at Various  $V_{DD1}$ 



#### **Definitions**

#### **Integral Nonlinearity (INL)**

INL is the maximum deviation of a transfer curve from a straight line passing through the endpoints of the ADC transfer function, with offset and gain errors adjusted out.

### **Differential Nonlinearity (DNL)**

DNL is the deviation of an actual code width from the ideal value of 1 LSB between any two adjacent codes in the ADC transfer curve. DNL is a critical specification in closed-loop applications. A DNL error of less than ±1 LSB guarantees no missing codes and a monotonic transfer function.

#### **Offset Error**

Offset error is the deviation of the actual input voltage corresponding to the mid-scale code (32,768 for a 16-bit system with an unsigned decimation filter) from 0V. Offset error can be corrected by software or hardware.

### **Gain Error (Full-Scale Error)**

Gain error includes positive full-scale gain error and negative full-scale gain error. Positive full-scale gain error is the deviation of the actual input voltage corresponding to positive full-scale code (65,535 for a 16-bit system) from the ideal differential input voltage ( $V_{IN+}-V_{IN-}=+80~mV$ ), with offset error adjusted out. Negative full-scale gain error is the deviation of the actual input voltage corresponding to negative full-scale code (0 for a 16-bit system) from the ideal differential input voltage ( $V_{IN+}-V_{IN-}=-80~mV$ ), with offset error adjusted out. Gain error includes reference error. Gain error can be corrected by software or hardware.

### Signal-to-Noise Ratio (SNR)

The SNR is the measured ratio of AC signal power to noise power below half of the sampling frequency. The noise power excludes harmonic signals and DC.

# Signal-to-(Noise + Distortion) Ratio (SNDR)

The SNDR is the measured ratio of AC signal power to noise plus distortion power at the output of the ADC. The signal power is the RMS amplitude of the fundamental input signal. Noise plus distortion power is the RMS sum of all non-fundamental signals up to half the sampling frequency (excluding DC).

#### **Effective Number of Bits (ENOB)**

The ENOB determines the effective resolution of an ADC for sinusoidal inputs, expressed in bits, defined by

ENOB = (SNDR - 1.76) / 6.02

### **Isolation Transient Immunity (CMR)**

The isolation transient immunity (also known as Common-Mode Rejection or CMR) specifies the minimum rate-of-rise/fall of a common-mode signal applied across the isolation boundary beyond which the modulator clock or data is corrupted. Data and clock output are measured within specifications after 1 µs of common mode transient occurs.

### **Application Information**

### **Typical Application Circuit**

A typical motor phase current sensing circuit is shown in Figure 14. A shunt resistor is selected according to sensing current range and ACPL-C799T input voltage range. Two or three sets of shunt and ACPL-C799T combination are applied in a three-phase motor driving.

Figure 14: Typical ACPL-C799T Application Circuit in Motor Phase Current Sensing



#### **Shunt Resistor**

The current-sensing shunt resistor should have low resistance (to minimize power dissipation), low inductance (to minimize di/dt induced voltage spikes which could adversely affect operation), and reasonable tolerance (to maintain overall circuit accuracy). Choosing a particular value for the shunt is usually a compromise between minimizing power dissipation and maximizing accuracy. Smaller shunt resistances decrease power dissipation, while larger shunt resistances can improve circuit accuracy by utilizing the full input range of the isolated Sigma-Delta modulator.

The first step in selecting a shunt is determining how much current the shunt will be sensing. The RMS current in each phase of a three-phase motor is a function of average motor output power and motor drive supply voltage. The maximum value of the shunt is determined by the current being measured and the maximum recommended input voltage of the isolated modulator. The maximum shunt resistance can be calculated by taking the maximum recommended input voltage and dividing by the peak current that the shunt should see during normal operation. For example, if a sinusoids phase current motor will have a maximum rating RMS current of 100 A and can experience up to 50% overloads during normal operation, then the peak current is 211 A (= 100 A × 1.414 × 1.5). Assuming a maximum input voltage of 50 mV, the maximum value of shunt resistance in this case would be about 0.25 m $\Omega$  ( $\approx$  50 mV / 211 A).

The maximum average power dissipation in the shunt can also be easily calculated by multiplying the shunt resistance times the square of the maximum RMS current, which is about 2.5 W in the previous example.

If the power dissipation in the shunt is too high, the resistance of the shunt can be decreased below the maximum value to decrease power dissipation. The minimum value of the shunt is limited by precision and accuracy requirements of the design. As the shunt value is reduced, the output voltage across the shunt is also reduced, which means that the offset and noise, which are fixed, become a larger percentage of the signal amplitude. The selected value of the shunt will fall somewhere between the minimum and maximum values, depending on the particular requirements of a specific design.

When sensing currents large enough to cause significant heating of the shunt, the temperature coefficient (tempco) of the shunt can introduce nonlinearity due to the signal dependent temperature rise of the shunt. The effect increases as the shunt-to-ambient thermal resistance increases. This effect can be minimized either by reducing the thermal resistance of the shunt or by using a shunt with a lower tempco. Lowering the thermal resistance can be accomplished by repositioning the shunt on the PC board, by using larger PC board traces to carry away more heat, or by using a heat sink.

For a two-terminal shunt, as the value of shunt resistance decreases, the resistance of the leads becomes a significant percentage of the total shunt resistance. This has two primary effects on shunt accuracy. First, the effective resistance of the shunt can become dependent on factors such as how long the leads are, how they are bent, how far they are inserted into the board, and how far solder wicks up the lead during assembly (these issues will be discussed in more detail shortly). Second, the leads are typically made from a material such as copper, which has a much higher tempco than the material from which the resistive element itself is made, resulting in a higher tempco for the shunt overall. Both of these effects are eliminated when a fourterminal shunt is used. A four-terminal shunt has two additional terminals that are Kelvin-connected directly across the resistive element itself; these two terminals are used to monitor the voltage across the resistive element while the other two terminals are used to carry the load current. Because of the Kelvin connection, any voltage drops across the leads carrying the load current should have no impact on the measured voltage.

When laying out a PC board for the shunts, a couple of points should be kept in mind. The Kelvin connections to the shunt should be brought together under the body of the shunt and then run very close to each other to the input pins 2 and 3 of the isolated Sigma-Delta modulator; this minimizes the loop area of the connection and reduces the possibility of stray magnetic fields from interfering with the measured signal. If the shunt is not located on the same PC board as the isolated Sigma-Delta modulator circuit, a tightly twisted pair of wires can accomplish the same thing.

Also, multiple layers of the PC board can be used to increase current carrying capacity. Numerous plated-through vias should surround each non-Kelvin terminal of the shunt to help distribute the current between the layers of the PC board. The PC board should use 2 or 4 oz. / ft2 copper for the layers, resulting in a current carrying capacity in excess of 20 A. Making the current carrying traces on the PC board fairly large can also improve the shunt's power dissipation capability by acting as a heat sink. Liberal use of vias where the load current enters and exits the PC board is also recommended.

#### **Analog Input**

The ACPL-C799T accepts signal of ±50 mV (full scale ±80 mV), which is ideal for direct connection to shunt based current sensing or other low-level signal sources applications such as motor phase current measurement.

The differential analog inputs of the ACPL-C799T are implemented with a differential operating amplifier followed by fully differential, switched-capacitor circuits. An internal voltage reference determines the full-scale analog input range of the modulator (±80 mV); an input range of ±50 mV is recommended to achieve optimal performance. Users are able to use higher input range, for example ±70 mV, as long as within full-scale range, for purpose of over-current or overload detection. Figure 15 shows the simplified equivalent circuit of the analog input.

Figure 15: Analog Input Equivlant Circuit



In a typical application circuit (Figure 15), the ACPL-C799T is connected in differential input mode. The voltage from the shunt resistor is applied to the input of the ACPL-C799T through an RC anti-aliasing filter (R1, R2, and C1). The input currents created by the switching actions on both of the pins are balanced on the filter resistors and cancelled out each other. Any noise induced on one pin will be coupled to the other pin by the capacitor C1 and creates only common mode noise which is rejected by the device. The filter prevents high frequency noise from aliasing down to lower frequencies and interfering with the input signal. Typical values for R1 (= R2) and C1 are 2.2 $\Omega$  and 100 nF respectively. The input anti-aliasing filter should be located as close as possible to input pins.

The resistors R1, R2 and equivalent input impedance  $R_{\text{IN}}$  of ACPL-C799T also create voltage divider result to shunt input voltage Vs, and made additional device DC gain change.

The voltage on input pins is:  $V_{IN} = R_{IN} / (R_{IN} + R1 + R2) \times Vs$ ,

Comparing to non-filter resistor, the additional gain error is:  $G_E = (V_{IN} - V_S) / V_S$ . When R1 = R2 = 2.2 $\Omega$ , R<sub>IN</sub> = 1.9 k $\Omega$ ,  $G_E = -0.23\%$ .

This additional gain error can be calibrated either separately or together with overall gain calibration.

### **Latch-up Consideration**

Latch-up risk of CMOS devices needs careful consideration, especially in applications with direct connection to signal source that is subject to frequent transient noise. The analog input structure of the ACPL-C799T is designed to be

resilient to transients and surges, which are often encountered in highly noisy application environments such as motor drive and other power inverter systems. Other situations could cause transient voltages to the inputs include short circuit and overload conditions. The ACPL-C799T is able to withstand DC voltage of down to –2V and 2-second-transient voltage of down to –6V to the analog inputs with no latch-up or damage to the device.

### **Power Supply**

The output side power supply  $V_{DD2}$  is same as microcontroller or microprocessor's power supply. The input side power supply  $V_{DD1}$  must be isolated to output side circuit. The VDD1 can be derived from an isolated DC-DC converter from vehicle's 12-VDC battery input, or from an isolated DC-DC converter from MCU/MPU's power supply as shown in the application circuit.

As shown in Figure 17, bypass capacitors (C2, C3) should be located as close as possible to the input and output power-supply pins of the isolated modulator. The bypass capacitors are required because of the high-speed digital nature of the signals inside the isolated modulator.

### **Modulator Data Output and Digital Filter**

Input voltage signal is converted into the modulator output data stream, represented by the density of ones and zeros. The density of ones is proportional to the input signal voltage, as shown in Figure 16. A differential input signal of 0V ideally produces a data stream of ones and zeros in equal densities. A differential input of –50 mV corresponds to 18.75% density of ones, and a differential input of +50 mV

is represented by 81.25% density of ones in the data stream. A differential input of +80 mV or higher results in ideally all ones in the data stream, while input of –80 mV or lower will result in all zeros ideally.

A digital filter is required to convert the single-bit data stream from the modulator into a multi-bit output word similar to the digital output of a conventional A/D converter. With this conversion, the data rate of the word output is also reduced (decimation). A Sinc3 type filter is recommended to work together with the ACPL-C799T. The Sinc3 filter can be implemented in a FPGA or ASIC; that is, ACPL-0873T. Some of the ADC codes with corresponding input voltages are shown in Table 1.

Figure 16: Modulator Output vs. Analog Input



Table 1: Input Voltage with Ideal Corresponding Density of 1s at Modulator Data Output, and ADC Code

| Analog Input              | Voltage Input | Density of 1s | ADC Code (16-bit unsigned decimation) |
|---------------------------|---------------|---------------|---------------------------------------|
| Full Scale Range          | 160 mV        | _             | _                                     |
| + Full Scale              | +80 mV        | 100%          | 65,535                                |
| + Recommended Input Range | +50 mV        | 81.25%        | 53.248                                |
| Zero                      | 0 mV          | 50%           | 32,768                                |
| - Recommended Input Range | –50 mV        | 18.75%        | 12,288                                |
| - Full Scale              | −80 mV        | 0%            | 0                                     |

#### NOTE:

- 1. With bipolar offset binary coding scheme, the digital code begins with digital 0 at -FS input and increases proportionally to the analog input until the full-scale code is reached at the +FS input. The zero crossing occurs at the mid-scale input.
- 2. Ideal density of 1s at modulator data output can be calculated with  $V_{IN}$  / 160 mV + 50%; similarly, the ADC code can be calculated with  $(V_{IN}$  / 160 mV) × 65,536 + 32,768, assuming a 16-bit unipolar decimation filter.

### **PC Board Layout**

The design of the printed circuit board (PCB) should follow good layout practices, such as keeping bypass capacitors close to the supply pins, keeping output signals away from input signals, the use of ground and power planes, etc. In addition, the layout of the PCB can also affect the isolation transient immunity (CMR) of the isolated modulator, due primarily to stray capacitive coupling between the input and the output circuits. To obtain optimal CMR performance, the layout of the PC board should minimize any stray coupling by maintaining the maximum possible distance between the input and output sides of the circuit and ensuring that any ground or power plane on the PC board does not pass directly below or extend much wider than the body of the isolated modulator.

Figure 17: Recommended PCB Layout for Input Circuit of ACPL-C799T

