

#### ACPL-H342 and ACPL-K342

2.5A Output Current IGBT Gate Drive Optocoupler with Active Miller Clamp, Rail-to-Rail Output Voltage, and UVLO in Stretched SO8

#### **Description**

The ACPL-H342 and ACPL-K342 contain an AlGaAs LED, which is optically coupled to an integrated circuit with a power output stage. This optocoupler is ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and high peak output current supplied by this optocoupler make it ideally suited for direct driving IGBT with ratings up to 1200V/150A. For IGBTs with higher ratings, the ACPL-H342 and ACPL-K342 can be used to drive a discrete power stage which drives the IGBT gate. The ACPL-H342 and ACPL-K342 have the highest insulation voltage of V<sub>IORM</sub> = 891 Vpeak and 1140 Vpeak, respectively, in the IEC/EN/DIN EN 60747-5-5.

#### **Features**

- 2.5A maximum peak output current
- 2.0A minimum peak output current
- Built-in active Miller clamp
- Rail-to-rail output voltage
- Fast propagation delay to minimize dead time
- t<sub>PHI</sub> < t<sub>PI H</sub> to provide anti-cross conduction
- LED input threshold current hysteresis
- I<sub>CC</sub> = 2.5 mA maximum supply current to allow bootstrap power supply
- Under voltage lock-out protection (UVLO) with hysteresis
- 40 kV/µs minimum common mode rejection (CMR) at  $V_{CM} = 1500V$
- Wide operating V<sub>CC</sub> range: 15V to 30V
- Industrial temperature range: -40°C to 105°C
- Safety approval:
  - UL Recognized 3750/5000 V<sub>RMS</sub> for 1 minute

  - IEC/EN/DIN EN 60747-5-5 V<sub>IORM</sub> = 891/1140 Vpeak

#### **Applications**

- IGBT/MOSFET gate drive
- AC and brushless DC motor drives
- Renewable energy inverters
- Industrial inverters
- Switching power supplies

CAUTION! It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which can be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.

#### **Functional Diagram**



**NOTE:** A 1- $\mu$ F bypass capacitor must be connected between pins  $V_{CC}$  and  $V_{EE}$ .

Table 1: Truth Table

| LED |              | V <sub>CC</sub> – V <sub>EE</sub> NEGATIVE GOING (that is, TURN-OFF) | v <sub>o</sub> | V <sub>CLAMP</sub> |
|-----|--------------|----------------------------------------------------------------------|----------------|--------------------|
| OFF | 0V to 30V    | 0V to 30V                                                            | LOW            | LOW                |
| ON  | 0V to 11V    | 0V to 9.5V                                                           | LOW            | LOW                |
| ON  | 11V to 13.5V | 9.5V to 12V                                                          | TRANSITION     | TRANSITION         |
| ON  | 13.5V to 30V | 12V to 30V                                                           | HIGH           | Hi-Z               |

#### **Ordering Information**

ACPL-H342 is UL Recognized with 3750  $\rm V_{RMS}$  for 1 minute per UL1577. ACPL-K342 is UL Recognized with 5000  $\rm V_{RMS}$  for 1 minute per UL1577.

**Table 2: Part Ordering Information** 

| Part Number | Option (RoHS-<br>Compliant) | Package        | Surface<br>Mount |   |   | IEC/EN/DIN<br>EN 60747-5-5 | Quantity      |
|-------------|-----------------------------|----------------|------------------|---|---|----------------------------|---------------|
| ACPL-H342   | -000E                       | Stretched SO-8 | X                | _ | _ | _                          | 80 per tube   |
|             | -500E                       |                | X                | X | _ | _                          | 1000 per reel |
|             | -060E                       |                | X                | _ | _ | X                          | 80 per tube   |
|             | -560E                       |                | X                | X | _ | X                          | 1000 per reel |
| ACPL-K342   | -000E                       | Stretched SO-8 | X                | _ | X | _                          | 80 per tube   |
|             | -500E                       |                | X                | X | X | _                          | 1000 per reel |
|             | -060E                       |                | X                | _ | X | Х                          | 80 per tube   |
|             | -560E                       |                | X                | X | X | X                          | 1000 per reel |

**Example 1:** ACPL-H342-560E to order product of Stretched SO-8 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval and RoHS-compliant.

**Example 2:** ACPL-K342-000E to order product of Stretched SO-8 Surface Mount package in Tube packaging with UL 5000  $V_{RMS}/1$  minute and RoHS-compliant.

**NOTE:** Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

# **Package Outline Drawings**

Figure 1: ACPL-H342 Outline Drawing



AV02-2526EN Broadcom

Figure 2: ACPL-K342 Outline Drawing



Dimensions in Millimeters [Inches]

#### Recommended Pb-Free IR Profile

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non- Halide Flux should be used.

# **Regulatory Information**

The ACPL-H342 and ACPL-K342 are approved by the following organizations:

- UL
  - Recognized under UL 1577, component recognition program up to  $V_{ISO}$  = 3750  $V_{RMS}$  (ACPL-H342) and  $V_{ISO}$  = 5000 V<sub>RMS</sub> (ACPL-K342), File 55361.
- CSA CSA Component Acceptance Notice 5, File CA 88324.
- IEC/EN/DIN EN 60747-5-5 (ACPL-H342/K342 Option 060 Only) Maximum Working Insulation Voltage V<sub>IORM</sub> = 891V<sub>peak</sub> (ACPL-H342) and V<sub>IORM</sub> = 1140 V<sub>peak</sub> (ACPL-K342).

AV02-2526EN Broadcom

# IEC/EN/DIN EN 60747-5-5 Insulation Characteristics (ACPL-H342/ACPL-K342 Option 060)

Table 3: IEC/EN/DIN EN 60747-5-5 Insulation Characteristics

| Description                                                                                                                                                          | Symbol                 | ACPL-H342<br>Option 060 | ACPL-K342<br>Option 060 | Unit  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|-------------------------|-------|
| Installation classification per DIN VDE 0110/39, Table 1f                                                                                                            |                        |                         |                         | _     |
| or rated mains voltage ≤ 150 V <sub>rms</sub>                                                                                                                        |                        | I – IV                  | I – IV                  |       |
| for rated mains voltage ≤ 300 V <sub>rms</sub>                                                                                                                       |                        | I – IV                  | I – IV                  |       |
| for rated mains voltage ≤ 450 V <sub>rms</sub>                                                                                                                       |                        | I – III                 | I – IV                  |       |
| for rated mains voltage ≤ 600 V <sub>rms</sub>                                                                                                                       |                        | I – III                 | I – IV                  |       |
| for rated mains voltage ≤ 1000 V <sub>rms</sub>                                                                                                                      |                        |                         | I – III                 |       |
| Climatic Classification                                                                                                                                              | _                      | 40/105/21               | 40/105/21               | _     |
| Pollution Degree (DIN VDE 0110/39)                                                                                                                                   | _                      | 2                       | 2                       | _     |
| Maximum Working Insulation Voltage                                                                                                                                   | V <sub>IORM</sub>      | 891                     | 1140                    | Vpeak |
| Input to Output Test Voltage, Method $b^a$ $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1s$ , Partial discharge < 5 pC                        | V <sub>PR</sub>        | 1671                    | 2137                    | Vpeak |
| Input to Output Test Voltage, Method a <sup>a</sup> V <sub>IORM</sub> × 1.6 = V <sub>PR</sub> , Type and Sample Test, t <sub>m</sub> = 10s, Partial discharge < 5 pC | V <sub>PR</sub>        | 1426                    | 1824                    | Vpeak |
| Highest Allowable Overvoltage <sup>a</sup> (Transient Overvoltage t <sub>ini</sub> = 60s)                                                                            | $V_{IOTM}$             | 6000                    | 8000                    | Vpeak |
| Safety-limiting values – maximum values allowed in the event of a failure                                                                                            |                        |                         |                         |       |
| Case Temperature                                                                                                                                                     | $T_S$                  | 175                     | 175                     | °C    |
| Input Current                                                                                                                                                        | I <sub>S, INPUT</sub>  | 230                     | 230                     | mA    |
| Output Power                                                                                                                                                         | P <sub>S, OUTPUT</sub> | 600                     | 600                     | mW    |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                                                                                                     | R <sub>S</sub>         | >10 <sup>9</sup>        | >10 <sup>9</sup>        | Ω     |

a. Refer to the IEC/EN/DIN EN 60747-5-5 Optoisolator Safety Standard section of the *Broadcom Regulatory Guide to Isolation Circuits*, AV02-2041EN, for a detailed description of Method a and Method b partial discharge test profiles.

**NOTE:** These optocouplers are suitable for *safe electrical isolation* only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits. Surface mount classification is Class A in accordance with CECC 00802.

### **Insulation and Safety Related Specifications**

**Table 4: Insulation and Safety Related Specifications** 

| Parameter                                            | Symbol  | ACPL-H342 | ACPL-K342 | Unit | Conditions                                                                                                                         |
|------------------------------------------------------|---------|-----------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap (Clearance)                 | L (101) | 7.0       | 8.0       | mm   | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External Tracking (Creepage)                 | L (102) | 8.0       | 8.0       | mm   | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap<br>(Internal Clearance) | _       | 0.08      | 0.08      | mm   | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Tracking Resistance (Comparative Tracking Index)     | СТІ     | >175      | >175      | V    | DIN IEC 112/VDE 0303 Part 1.                                                                                                       |
| Isolation Group                                      | _       | Illa      | Illa      | _    | Material Group (DIN VDE 0110, 1/89, Table 1).                                                                                      |

NOTE: All Broadcom data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered (the recommended land pattern does not necessarily meet the minimum creepage of the device). There are recommended techniques such as grooves and ribs which can be used on a printed circuit board to achieve desired creepage and clearances. The creepage and clearance distances also change depending on factors, such as pollution degree and insulation level.

### **Absolute Maximum Ratings**

**Table 5: Absolute Maximum Ratings** 

| Parameter                                                 | Symbol                                    | Min. | Max.            | Unit | Note |  |
|-----------------------------------------------------------|-------------------------------------------|------|-----------------|------|------|--|
| Storage Temperature                                       | T <sub>S</sub>                            | -55  | 125             | °C   | _    |  |
| Operating Temperature                                     | T <sub>A</sub>                            | -40  | 105             | °C   | _    |  |
| Output IC Junction Temperature                            | T <sub>J</sub>                            | _    | 125             | °C   | _    |  |
| Average Input Current                                     | I <sub>F(AVG)</sub>                       | _    | 25              | mA   | а    |  |
| Peak Transient Input Current (<1 ms pulse width, 300 pps) | I <sub>F(TRAN)</sub>                      | _    | 1               | Α    | _    |  |
| Reverse Input Voltage                                     | V <sub>R</sub>                            | _    | 5               | V    | _    |  |
| "High" Peak Output Current                                | I <sub>OH(PEAK)</sub>                     | _    | 2.5             | А    | b    |  |
| "Low" Peak Output Current                                 | I <sub>OL(PEAK)</sub>                     | _    | 2.5             | А    | b    |  |
| Peak Clamp Sink Current                                   | I <sub>CLAMP</sub>                        | _    | 2.5             | А    | b    |  |
| Total Output Supply Voltage                               | (V <sub>CC</sub> – V <sub>EE</sub> )      | 0    | 35              | V    | _    |  |
| Output Voltage                                            | V <sub>O(PEAK)</sub>                      | -0.5 | V <sub>CC</sub> | V    | _    |  |
| Output IC Power Dissipation                               | Po                                        | _    | 500             | mW   | С    |  |
| Total Power Dissipation                                   | P <sub>T</sub>                            | _    | 550             | mW   | d    |  |
| Lead Solder Temperature                                   | 260°C for 10s, 1.6 mm below seating plane |      |                 |      |      |  |

- a. Derate linearly above 70°C free-air temperature at a rate of 0.3 mA/°C.
- b. Maximum pulse width =  $10 \mu s$ .
- c. Derate linearly above 85°C free-air temperature at a rate of 12.5 mW/°C.
- d. Derate linearly above 85°C free-air temperature at a rate of 13.75 mW/°C. The maximum LED junction temperature should not exceed 125°C.

# **Recommended Operating Conditions**

**Table 6: Recommended Operating Conditions** 

| Parameter             | Symbol                               | Min. | Max. | Unit | Note |
|-----------------------|--------------------------------------|------|------|------|------|
| Operating Temperature | T <sub>A</sub>                       | -40  | 105  | °C   | _    |
| Output Supply Voltage | (V <sub>CC</sub> – V <sub>EE</sub> ) | 15   | 30   | V    | _    |
| Input Current (ON)    | I <sub>F(ON)</sub>                   | 7    | 16   | mA   | _    |
| Input Voltage (OFF)   | $V_{F(OFF)}$                         | -3.6 | 0.8  | V    | _    |

# **Electrical Specifications (DC)**

Unless otherwise noted, all typical values are at  $T_A$  = 25°C,  $V_{CC} - V_{EE}$  = 30V,  $V_{EE}$  = Ground; all Minimum/Maximum specifications are at recommended operating conditions ( $T_A$  = -40°C to 105°C,  $I_{F(ON)}$  = 7 mA to 16 mA,  $V_{F(OFF)}$  = -3.6V to 0.8V,  $V_{CC}$  = 15V to 30V,  $V_{EE}$  = Ground).

Table 7: Electrical Specifications (DC)

| Parameter                                        | Symbol                    | Min.                  | Тур.            | Max. | Unit  | Test Conditions                                                     | Figure                                | Note |
|--------------------------------------------------|---------------------------|-----------------------|-----------------|------|-------|---------------------------------------------------------------------|---------------------------------------|------|
| High Level Peak Output Current                   | I <sub>OH</sub>           | -0.5                  | -1.2            | _    | Α     | $V_O = V_{CC} - 4V$                                                 | Figure 5,                             | а    |
|                                                  |                           | -2.0                  | _               | _    | A     | $V_{O} = V_{CC} - 15V$                                              | Figure 6,<br>Figure 25                | b    |
| Low Level Peak Output Current                    | $I_{OL}$                  | 0.5                   | 2.7             | _    | Α     | $V_O = V_{EE} + 2.5V$                                               | Figure 8,                             | а    |
|                                                  |                           | 2.0                   | _               | _    | A     | V <sub>O</sub> = V <sub>EE</sub> + 15V                              | Figure 9,<br>Figure 26                | b    |
| High Output Transistor RDS(ON)                   | R <sub>DS,OH</sub>        | _                     | 2.6             | 5.0  | Ω     | $I_{OH} = -2.0A$                                                    | Figure 10                             | _    |
| Low Output Transistor RDS(ON)                    | R <sub>DS,OL</sub>        | _                     | 8.0             | 2.0  | Ω     | I <sub>OL</sub> = 2.0A                                              | Figure 11                             | _    |
| Clamp Output Peak Current                        | I <sub>CLAMP</sub>        | 1.0                   | 2.5             | _    | А     | $V_0 = V_{EE} + 2.5V$                                               | Figure 16,<br>Figure 18,<br>Figure 29 | b    |
| Clamp Pin Threshold                              | V <sub>tCLAMP</sub>       | _                     | 2.3             | _    | V     | _                                                                   | Figure 17,Fi<br>gure 18,<br>Figure 30 | _    |
| Clamp Output Transistor RDS(ON)                  | $R_{DS,CLAMP}$            | _                     | 8.0             | 2.0  | Ω     | I <sub>CLAMP</sub> = 1.5A                                           | _                                     | _    |
| High Level Output Voltage                        | V <sub>OH</sub>           | V <sub>CC</sub> – 2.0 | _               | _    | V     | I <sub>O</sub> = -100 mA                                            | Figure 4,<br>Figure 6,<br>Figure 27   | c, d |
| High Level Output Voltage                        | V <sub>OH</sub>           | _                     | V <sub>CC</sub> | _    | V     | I <sub>O</sub> = 0 mA,<br>I <sub>F</sub> = 10 mA                    | Figure 3                              | _    |
| Low Level Output Voltage                         | V <sub>OL</sub>           | _                     | 0.07            | 0.25 | V     | I <sub>O</sub> = 100 mA                                             | Figure 7,<br>Figure 9,<br>Figure 28   | _    |
| High Level Supply Current                        | I <sub>CCH</sub>          | _                     | 1.68            | 2.5  | mA    | $Rg = 10\Omega,$ $Cg = 25 \text{ nF,}$ $I_F = 10 \text{ mA,}$       | Figure 12,<br>Figure 13               | _    |
| Low Level Supply Current                         | I <sub>CCL</sub>          | _                     | 2.0             | 2.5  | mA    | Rg = $10\Omega$ ,<br>Cg = $25 \text{ nF}$ ,<br>$I_F = 0 \text{ mA}$ |                                       | _    |
| Threshold Input Current Low to High              | I <sub>FLH</sub>          | 0.5                   | 1.5             | 4.0  | mA    | Rg = $10\Omega$ ,<br>Cg = 25 nF,<br>V <sub>O</sub> > 5V             | Figure 14,<br>Figure 15,<br>Figure 31 | _    |
| Threshold Input Voltage High to Low              | $V_{FHL}$                 | 0.8                   |                 | _    | V     |                                                                     | _                                     | _    |
| Input Forward Voltage                            | V <sub>F</sub>            | 1.2                   | 1.55            | 1.95 | V     | I <sub>F</sub> = 10 mA                                              | Figure 24                             | _    |
| Temperature Coefficient of Input Forward Voltage | $\Delta V_F / \Delta T_A$ | _                     | -1.7            | _    | mV/°C |                                                                     | _                                     | _    |
| Input Reverse Breakdown Voltage                  | $BV_R$                    | 5                     | _               | _    | V     | I <sub>R</sub> = 100 μA                                             | _                                     | _    |
| Input Capacitance                                | C <sub>IN</sub>           | _                     | 70              | _    | pF    | f = 1 MHz, V <sub>F</sub> = 0V                                      | _                                     | _    |

Table 7: Electrical Specifications (DC) (Continued)

| Parameter       | Symbol              | Min. | Тур. | Max. | Unit | Test Conditions                    | Figure    | Note |
|-----------------|---------------------|------|------|------|------|------------------------------------|-----------|------|
| UVLO Threshold  | $V_{\text{UVLO+}}$  | 11.0 | 12.3 | 13.5 | V    | $V_O > 5V$ , $I_F = 10 \text{ mA}$ | Figure 32 | _    |
|                 | V <sub>UVLO-</sub>  | 9.5  | 10.7 | 12.0 |      |                                    |           | _    |
| UVLO Hysteresis | UVLO <sub>HYS</sub> | _    | 1.4  | _    |      |                                    |           | _    |

- a. Maximum pulse width = 50 µs.
- b. Maximum pulse width = 10 μs.
- c. In this test,  $V_{OH}$  is measured with a DC load current. When driving capacitive loads,  $V_{OH}$  will approach  $V_{CC}$  as  $I_{OH}$  approaches 0 amps.
- d. Maximum pulse width = 1 ms.

# **Switching Specifications (AC)**

Unless otherwise noted, all typical values are at T<sub>A</sub> = 25°C, V<sub>CC</sub> – V<sub>EE</sub> = 30V, V<sub>EE</sub> = Ground; all Minimum/Maximum specifications are at recommended operating conditions ( $T_A = -40$ °C to 105°C,  $I_{F(ON)} = 7$  mA to 16 mA,  $V_{F(OFF)}$  = -3.6V to 0.8V,  $V_{CC}$  = 15V to 30V,  $V_{EE}$  = Ground).

**Table 8: Switching Specifications (AC)** 

| Parameter                                                | Symbol                                        | Min.   | Тур.   | Max.   | Unit  | Test Conditions                                                                                | Figure                                              | Note |
|----------------------------------------------------------|-----------------------------------------------|--------|--------|--------|-------|------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|
| Propagation Delay Time to High Output Level              | t <sub>PLH</sub>                              | 0.100  | 0.260  | 0.350  | μs    | Rg = $10 \Omega$ , Cg = $25 \text{ nF}$ ,<br>f = $20 \text{ kHz}$ , Duty Cycle = $50\%$ ,      | Figure 19,<br>Figure 20,                            | а    |
| Propagation Delay Time to Low Output Level               | t <sub>PHL</sub>                              | 0.050  | 0.145  | 0.250  | μs    | I <sub>F</sub> = 7 mA to 16 mA,<br>V <sub>CC</sub> = 15V to 30V                                | Figure 21,<br>Figure 22,<br>Figure 23,<br>Figure 33 |      |
| Propagation Delay<br>Difference Between Any<br>Two Parts | PDD<br>(t <sub>PHL</sub> – t <sub>PLH</sub> ) | -0.010 | -0.100 | -0.200 | μs    |                                                                                                | Figure 42,<br>Figure 43                             | b    |
| Rise Time                                                | t <sub>R</sub>                                | _      | 22     | _      | ns    | V <sub>CC</sub> = 30V                                                                          | Figure 33                                           | _    |
| Fall Time                                                | t <sub>F</sub>                                | _      | 18     | _      | ns    |                                                                                                | _                                                   | _    |
| Output High Level<br>Common Mode Transient<br>Immunity   | CM <sub>H</sub>                               | 40     | 50     | _      | kV/μs | $T_A = 25$ °C, $I_F = 10$ mA,<br>$V_{CC} = 30$ V, $V_{CM} = 1500$ V with<br>split resistors    | Figure 34                                           | c, d |
|                                                          |                                               | 25     | 35     | _      |       | $T_A = 25$ °C, $I_F = 10$ mA,<br>$V_{CC} = 30$ V, $V_{CM} = 1000$ V<br>without split resistors | _                                                   | _    |
| Output Low Level Common<br>Mode Transient Immunity       | CM <sub>L</sub>                               | 40     | 50     | _      | kV/µs | $T_A = 25$ °C, $V_F = 0V$ , $V_{CC} = 30V$ , $V_{CM} = 1500V$ with split resistors             | _                                                   | с, е |
|                                                          |                                               | 25     | 35     | _      |       | $T_A$ = 25 °C, $V_F$ = 0V, $V_{CC}$ = 30V, $V_{CM}$ = 1000V without split resistors            | _                                                   | _    |

- a. This load condition approximates the gate load of a 1200V/150A IGBT.
- b. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two ACPL-H342 parts under the same test condition.
- c. Pins 2 and 4 need to be connected to LED common.
- d. Common mode transient immunity in the high state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in the high state (that is,  $V_O > 15.0V$ ).
- e. Common mode transient immunity in a low state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a low state (that is, V<sub>O</sub> < 1.0V).

AV02-2526EN Broadcom

### **Package Characteristics**

Unless otherwise noted, all typical values are at  $T_A = 25$ °C; all Minimum/Maximum specifications are at recommended operating conditions.

**Table 9: Package Characteristics** 

| Parameter                                                | Symbol                            | Device    | Min. | Тур.               | Max. | Unit             | Test Conditions                                            | Figure | Note |
|----------------------------------------------------------|-----------------------------------|-----------|------|--------------------|------|------------------|------------------------------------------------------------|--------|------|
| Input-Output Momentary<br>Withstand Voltage <sup>a</sup> | V <sub>ISO</sub>                  | ACPL-H342 | 3750 | _                  | _    | V <sub>RMS</sub> | R <sub>H</sub> < 50%, t = 1 min.,<br>T <sub>A</sub> = 25°C | _      | b, c |
|                                                          |                                   | ACPL-K342 | 5000 | _                  | _    | V <sub>RMS</sub> | R <sub>H</sub> < 50%, t = 1 min.,<br>T <sub>A</sub> = 25°C | _      | c, d |
| Input-Output Resistance                                  | R <sub>I-O</sub>                  | _         | _    | > 50 <sup>12</sup> | _    | Ω                | V <sub>I-O</sub> = 500 VDC                                 | _      | С    |
| Input-Output Capacitance                                 | C <sub>I-O</sub>                  | _         | _    | 0.2                | _    | pF               | f=1 MHz                                                    | _      | _    |
| LED-to-Ambient Thermal<br>Resistance                     | R <sub>11</sub>                   | _         | _    | 145                | _    | °C/W             | Thermal Model in Application Notes                         | _      | е    |
| LED-to-Detector Thermal Resistance                       | R <sub>12</sub> , R <sub>21</sub> | _         | _    | 25, 38             | _    |                  | Below                                                      |        |      |
| Detector-to-Ambient Thermal Resistance                   | R <sub>22</sub>                   | _         | _    | 46                 | _    |                  |                                                            |        |      |

- a. The input-output momentary withstand voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or Broadcom Application Note 1074, Optocoupler Input-Output Endurance Voltage.
- b. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 4500 Vrms for 1 second leakage detection current limit, I<sub>I-O</sub> ≤ 5 mA).
- c. Device considered a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together.
- d. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 Vrms for 1 second (leakage detection current limit, I<sub>I-O</sub> ≤ 5 mA).
- e. The device was mounted on a high conductivity test board as per JEDEC 51-7.

Figure 3: High Output Rail Voltage versus Temperature



Figure 4: V<sub>OH</sub> versus Temperature



Figure 5: I<sub>OH</sub> versus Temperature



Figure 6: I<sub>OH</sub> versus V<sub>OH</sub>



Figure 7: V<sub>OL</sub> versus Temperature



Figure 8: I<sub>OL</sub> versus Temperature



Figure 9: I<sub>OL</sub> versus V<sub>OL</sub>



Figure 10: R<sub>DS.OH</sub> versus Temperature



Figure 11: R<sub>DS.PL</sub> versus Temperature



Figure 12: I<sub>CC</sub> versus Temperature



Figure 13: I<sub>CC</sub> versus V<sub>CC</sub>



Figure 14: I<sub>FLH</sub> Hysteresis



Figure 15: I<sub>FLH</sub> versus Temperature



Figure 16: I<sub>CLAMP</sub> versus Temperature



Figure 17: V<sub>tCLAMP</sub> versus Temperature



Figure 18: I<sub>CLAMP</sub> versus V<sub>tCLAMP</sub>



Figure 19: Propagation Delay versus V<sub>CC</sub>



Figure 20: Propagation Delay versus I<sub>F</sub>



Figure 21: Propagation Delay versus Temperature



Figure 22: Propagation Delay versus Rg



Figure 23: Propagation Delay versus Cg



Figure 24: Input Current versus Forward Voltage



Figure 25: I<sub>OH</sub> Test Circuit



Figure 26: I<sub>OL</sub> Test Circuit



Figure 27: V<sub>OH</sub> Test Circuit



Figure 28: V<sub>OL</sub> Test Circuit



Figure 29: I<sub>CLAMP</sub> Test Circuit



Figure 30: V<sub>tCLAMP</sub> Test Circuit



Figure 31: I<sub>FLH</sub> Test Circuit



Figure 32: UVLO Test Circuit



Figure 33: T<sub>PLH</sub>, t<sub>PHL</sub>, tr, and tf Test Circuit and Waveforms



Figure 34: CMR Test Circuit with Split Resistors Network and Waveforms



#### **Application Information**

#### **Product Overview Description**

The ACPL-H342/K342 is an optically isolated power output stage capable of driving IGBTs of up to 150A and 1200V. It has very high CMR rating which allows the microcontroller and the IGBT to operate at very large common mode noise found in industrial motor drives and other power switching applications. And to achieve better system reliability in such noisy environment, this power control device incorporates new features like active Miller clamp, rail-to-rail output voltage, anti-cross conduction and LED input current hysteresis.

The active Miller clamp function eliminates the need of negative gate drive in most application and allows the use of simple bootstrap supply for high side driver. Rail-to-rail output voltage ensures that the IGBT gate voltage is driven to the optimum intended level with no power loss across IGBT. Anti-cross conduction prevents current shoot through between the high and low side of half bridge IGBT configuration. This helps to simplify the controller design in terms of having to account for the delay needed at the LED

input. And lastly, the LED input current hysteresis prevents output oscillation if insufficient LED driving current is applied. This eliminates the need of additional Schmitt trigger circuit at the input LED.

This feature rich IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of external circuitry or control.

# **Recommended Application Circuit**

The recommended application circuit shown in Figure 35 illustrates a typical gate drive implementation using the ACPL-H342. The following describes about driving IGBT. However, it is also applicable to MOSFET. Designers need to adjust the  $V_{CC}$  supply voltage, depending on the MOSFET or IGBT gate threshold requirements (recommended  $V_{CC}$  = 18V for IGBT and 12V for MOSFET).

The supply bypass capacitors (1  $\mu$ F) provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (2.5 mA) power supply is enough to power the device. The split resistors across the LED provide a high CMR response by providing a balanced resistance network across the LED.

The gate resistor R<sub>G</sub> serves to limit gate charge current and controls the IGBT collector voltage rise and fall times.

In PC board design, care should be taken to avoid routing the IGBT collector or emitter traces close to the ACPL-H342 input as this can result in unwanted coupling of transient signals into ACPL-H342 and degrade performance.

Figure 35: Recommended Application Circuit with Split Resistors LED Drive and Active Miller Clamp



#### **Active Miller Clamp**

A Miller clamp allows the control of the Miller current during a high dV/dt situation. And it can also eliminate the use of a negative supply voltage by quickly discharging the large gate capacitance of IGBT to low level without affecting the IGBT turn-off characteristics. During turn-off, the gate voltage is monitored and the clamp output is activated when gate voltage goes below 2.3V (relative to VEE). The clamp voltage is V<sub>OL</sub> + 2.5V typ. for a Miller current up to 2.5A. The clamp is disabled when the LED input is triggered again.

The AN5314 application note describes how the clamp reduces the parasitic turn-on effect due to the Miller capacitor and at the same time eliminates the need of a negative power supply.

The Miller pin should be connected to V<sub>EE</sub> when not in use.

#### Rail-to-Rail Output

Figure 36 shows a typical gate driver's high current output stage with three bipolar transistors in Darlington configuration. During the output high transition, the output voltage rises rapidly to within three diode drops of  $V_{CC}$ . To ensure the  $V_{OUT}$  is at  $V_{CC}$  in order to achieve IGBT rated  $V_{CE(ON)}$  voltage. The level of  $V_{CC}$  needs to be raised to beyond  $V_{CC}$  + 3( $V_{BE}$ ) to account for the diode drops. And to limit the output voltage to  $V_{CC}$ , a pull-down resistor, RPULL-DOWN between the output and  $V_{EE}$  is recommended to sink a static current while the output is high.

ACPL-H342 uses a power NMOS follower stage to deliver the initial large current and a smaller PMOS to pull it to  $V_{CC}$  to achieve rail-to-rail output voltage as shown in Figure 37. This ensures that the IGBT gate voltage is driven to the optimum intended level with no power loss across IGBT even when an unstable power supply is used.

Figure 36: Typical Gate Drive with Output Stage in Darlington Configuration



Figure 37: ACP-H342 with NMOS and PMOS Output Stage for Rail-to-Rail Output Voltage



# Selecting the Gate Resistor (Rg)

**Step 1**: Calculate Rg minimum from the  $I_{OL}$  peak specification. The IGBT and Rg in Figure 35 can be analyzed as a simple RC circuit with a voltage supplied by ACPL-H342/K342.

$$Rg \ge \frac{V_{CC} - V_{EE} - V_{OL}}{I_{OLPEAK}}$$
$$= \frac{18V - 0V - 2.3V}{2.5A}$$
$$= 6.28\Omega \approx 7\Omega$$

The  $V_{OL}$  value of 2.3V in the previous equation is the  $V_{OL}$  at the peak current of 2.5A (see Figure 9).

**Step 2**: Check the ACPL-H342/K342 power dissipation and increase Rg if necessary. The ACPL-H342/K342 total power dissipation ( $P_T$ ) is equal to the sum of the emitter power ( $P_E$ ) and the output power ( $P_O$ ).

$$\begin{split} & P_{T} &= P_{E} + P_{O} \\ & P_{E} &= I_{F} \times V_{F} \times \text{Duty Cycle} \\ & P_{O} &= P_{O(BIAS)} + P_{O(SWITCHING)} \\ & ---- &= I_{CC} \times (V_{CC} - V_{EE}) + E_{SW} (Rg;Qg) \times f \end{split}$$

Using  $I_F$ (worst case) = 16 mA, Rg =  $7\Omega$ , Max Duty Cycle = 80%, Qg = 500 nC, f = 25 kHz and  $T_A$  max = 85°C:

$$P_E$$
 = 16 mA × 1.95V × 0.8 = 25 mW  
 $P_O$  = 2.5 mA × 18V + 4  $\mu$ J × 25 kHz  
— = 45 mW + 100 mW  
— = 145 mW < 500 mW ( $P_{O(MAX)}$  @ 85°C)

The value of 2.5 mA for I<sub>CC</sub> in the previous equation is the maximum I<sub>CC</sub> over the entire operating temperature range.

Since  $P_O$  is less than  $P_{O(MAX)}$ ,  $Rg = 7\Omega$  is alright for the power dissipation.

Figure 38: Energy Dissipated in the ACPL-H342/K342 for Each IGBT Switching Cycle



# Anti-Cross Conduction to Prevent Current Shoot-Through and Determining Dead Time

The ACPL-H342 includes a Propagation Delay Difference (PDD =  $t_{PHL} - t_{PLH}$ ) specification to help prevent both the high(Q1) and low(Q2) side power transistors from turning on at the same time. This *Anti-Cross* conduction feature prevents large currents from flowing through the power transistors by ensuring  $t_{PHLMAX}$  is faster than  $t_{PLHMIN}$ . In another words, the Anti-Cross feature ensures one power transistor is turned off before the other is turned on.

A gate driver without Anti-Cross feature for example has a  $PDD_{MIN}$  of -350 ns and a  $PDD_{MAX}$  of 350 ns. A positive  $PDD_{MAX}$  of 350 ns mean one transistor is turned on before the other is off since  $tPHL_{MAX}$  is longer than  $tPLH_{MIN}$ . This is shown in Figure 40. To prevent this and the shoot-through current, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst-case conditions, Q1 has just turned off when Q2 turns on. The amount of delay to achieve this condition is equal to  $PDD_{MAX}$  as shown in Figure 41.

Figure 39: Prevent Current Shoot-Through in a Half-Bridge Topology



Figure 40: Current Shoot Through without Anti-Cross Feature



Figure 41: Adding Delay to Prevent Shoot Through



The ACPL-H342 with the Anti-Cross feature has a PDD<sub>MIN</sub> of -10 ns and a PDD<sub>MAX</sub> of -200 ns. Since the PDD is always a negative value, the  $t_{PHLMAX}$  is always faster than  $t_{PLHMIN}$ . Thus this simplified the design without having to add any amount of delay for the input LEDs as shown in Figure 42.

| Symbol                                     | Min.   | Тур.   | Max.   | Unit |
|--------------------------------------------|--------|--------|--------|------|
| t <sub>PLH</sub>                           | 0.100  | 0.260  | 0.350  | μs   |
| t <sub>PHL</sub>                           | 0.050  | 0.145  | 0.250  | μs   |
| PDD (t <sub>PHL</sub> – t <sub>PLH</sub> ) | -0.010 | -0.100 | -0.200 | μs   |

Figure 42: Anti-Cross to Prevent Shoot Through



Figure 43: Determining Maximum Dead Time



Dead time is the time period during which both the high(Q1) and low(Q2) side transistor are off. During this time, no work is done and this reduces the efficiency of the inverter or motor drive. The minimum and maximum dead time is shown in Figure 42 and Figure 43 and is equivalent to the PDD<sub>MIN</sub> and PDD<sub>MAX</sub>. Due to the smaller PDD and skewed propagation delay configuration, ACPL-H342 shows a smaller maximum dead time as compared to its predecessor, HCPL-3120 as shown in Figure 44 and hence an improve in efficiency. Note that the propagation delays used to calculate PDD and dead time are taken at equal temperature and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.

Figure 44: HCPL-3120 Maximum Dead Time



# **LED Input Current Hysteresis**

The detector has optical receiver input stage with built-in Schmitt trigger to provide logic compatible waveforms, eliminating the need for additional wave shaping. The hysteresis (Figure 14) provides differential mode noise immunity and minimizes the potential for output signal chatter.

#### **Under Voltage Lockout**

The ACPL-H342 under voltage lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-H342 output low during power-up. IGBTs typically require gate voltages of 15V to achieve their rated  $V_{\rm CE(ON)}$  voltage. At gate voltages below 13V typically, the  $V_{\rm CE(ON)}$  voltage increases dramatically, especially at higher currents. At very low-gate voltages (below 10V), the IGBT can operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply  $(V_{\rm CC})$  is applied. Once  $V_{\rm CC}$  exceeds  $V_{\rm UVLO+}$  (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals.

# Thermal Model for ACPL-H342/K342 Stretched SO8 Package Optocoupler

Definitions:

R<sub>11</sub>: Junction to Ambient Thermal Resistance of LED due to heating of LED.R<sub>12</sub>: Junction to Ambient Thermal Resistance of LED due to heating of Detector (Output IC).

 $R_{21}$ : Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of LED.

R<sub>22</sub>: Junction to Ambient Thermal Resistance of Detector (Output IC) due to heating of Detector (Output IC).

P<sub>1</sub>: Power dissipation of LED (W).

P<sub>2</sub>: Power dissipation of Detector/Output IC (W).

T<sub>1</sub>: Junction temperature of LED (°C).

T<sub>2</sub>: Junction temperature of Detector (°C).

T<sub>A</sub>: Ambient temperature.

Ambient Temperature: Junction to ambient thermal resistances were measured approximately 1.25 cm above optocoupler at ~23°C in still air.

| Thermal Resistance                | °C/W   |
|-----------------------------------|--------|
| R <sub>11</sub>                   | 145    |
| R <sub>12</sub> , R <sub>21</sub> | 25, 38 |
| R <sub>22</sub>                   | 46     |

This thermal model assumes that an 8-pin single-channel plastic package optocoupler is soldered into a 7.62 cm × 7.62 cm printed circuit board (PCB) per JEDEC standards. The temperature at the LED and Detector junctions of the optocoupler can be calculated using the equations below.

$$T_1 = (R_{11} \times P_1 + R_{12} \times P_2) + T_A$$
 (1)

$$T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_A$$
 (2)

Using the given thermal resistances and thermal model formula in this data sheet, we can calculate the junction temperature for both LED and the output detector. Both junction temperature should be within the absolute maximum rating.

For example, given  $P_1 = 45$  mW,  $P_2 = 210$  mW,  $T_a = 85$ °C.

LED junction temperature:

$$T_1 = (R_{11} \times P_1 + R_{12} \times P_2) + T_A$$
  
= (145 × 0.045 + 25 × 0.210) + 85  
= 97°C

Output IC junction temperature:

$$T_2 = (R_{21} \times P_1 + R_{22} \times P_2) + T_A$$
  
=  $(38 \times 0.045 + 46 \times 0.210) + 85$   
=  $96^{\circ}$ C

T<sub>1</sub> and T<sub>2</sub> should be limited to 125°C based on the board layout and part placement.

# **Related Application Notes**

AN5336 – Gate Drive Optocoupler Basic Design for IGBT/ MOSFET

AN1043 - Common-Mode Noise: Sources and Solutions

AN02-0310EN – Plastics Optocouplers Product ESD and Moisture Sensitivity