# A BROADCOM®

## **ACSL-6xx0**

#### **Multi-Channel and Bi-Directional, 15 MBd Digital Logic Gate Optocoupler**

#### **Description**

The Broadcom® ACSL-6xx0 are truly isolated, multi-channel and bi-directional, high-speed optocouplers. Integration of multiple optocouplers in monolithic form is achieved through patented process technology. These devices provide full duplex and bidirectional isolated data transfer and communication capability in compact surface mount packages. Available in the 15-Mbd speed option and wide supply voltage range.

These high channel density make them ideally suited to isolating data conversion devices, parallel buses and peripheral interfaces.

They are available in 8-pin and 16–pin narrow-body SOIC package and are specified over the temperature range of  $-40^{\circ}$ C to  $+100^{\circ}$ C.

#### **Features**

- Available in dual, triple and quad channel configurations
- Bi-directional
- Wide supply voltage range: 3.0V to 5.5V
- High-speed: 15 MBd typical, 10 MBd minimum
- 10kV/µs minimum Common Mode Rejection (CMR) at Vcm = 1000V
- **LSTTL/TTL compatible**
- Safety and regulatory approvals
	- $-$  2500 V<sub>rms</sub> for 1 min. per UL1577
	- cUL (CSA Component Acceptance Notice 5A)
	- IEC/EN/DIN EN 60747-5-5
- 16-pin narrow-body SOIC package for triple and quad channels
- $-40^{\circ}$ C to 100°C temperature range

#### **Applications**

- Serial Peripheral Interface (SPI)
- Inter-Integrated Interface  $(I^2C)$
- Full duplex communication
- Isolated line receiver
- Microprocessor system interfaces
- Digital isolation for A/D and D/A conversion
- Instrument input/output isolation
- Ground loop elimination

**CAUTION!** Take normal static precautions in handling and assembly of this component to prevent damage, degradation, or both that may be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments.



## **Device Selection Guide**

## **Ordering Information**

ACSL-6xx0 is UL Recognized with 2500 V<sub>rms</sub> for 1 minute per UL1577 and is approved under CSA Component Acceptance Notice #5, File CA 88324.



a. The ACSL-6xx0 product family is only offered in RoHS compliant option.

To order, choose a part number from the Part Number column and combine it with the desired option from the RoHS Compliant column to form an order entry.

Example 1:

ACSL-6210-56RE refers to ordering a surface mount SO-8 package in tape and reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant.

Example 2:

ACSL-6400-00TE refers to ordering a surface mount SO-16 package product in tube packaging and in RoHS compliant.

#### **Pin Description Contract Contrac**





#### **Functional Diagrams**

Figure 1: ACSL-6210 – Dual-Ch, Bi-Dir **Figure 2: ACSL-6300 – Triple-Ch, All-in-One** 



#### **Figure 3: ACSL-6310 – Triple-Ch, Bi-Dir (2/1) Figure 4: ACSL-6400 – Quad-Ch, All-in-One**

















A 0.1-µF bypass capacitor must be connected as close as possible between the power supply pins, VDD and GND, VDD1 and GND1, VDD2 and GND2.

#### **Schematic Diagrams**

The ACSL-6xx0 series optocouplers feature the GaAsP LEDs with proprietary back emission design. They offer the designer a broad range of input drive current, from 7 mA to 15 mA, thus providing greater flexibility in designing the drive circuit.

The output detector integrated circuit (IC) in the optocoupler consists of a photodiode at the input of a two-stage amplifier that provides both high gain and high bandwidth. The



secondary amplifier stage of the detector IC feeds into an open collector Schottky-clamped transistor.

The entire output circuit is electrically shielded so that any common-mode transient capacitively coupled from the LED side of the optocoupler is diverted from the photodiode to ground. With this electric shield, the optocoupler can withstand transients that slopes up to 10,000V/µs, and amplitudes up to 1000V.







**Figure 9: ACSL-6310 – Triple-Ch, Bi-Dir (2/1)**

## **Schematic Diagrams, continued**

#### **Figure 10: ACSL-6400 - Quad-Ch, All-in-One Figure 11: ACSL-6410 - Quad-Ch, Bi-Dir (3/1)**





## **Schematic Diagrams, continued**

**Figure 12: ACSL-6420 - Quad-Ch, Bi-Dir (2/2)**



## **Package Outline Drawings**

#### **Figure 13: ACSL-6210 Small Outline SO-8 Package**



### **Package Outline Drawings, continued**

**Figure 14: ACSL-6300, ACSL-6310, ACSL-6400, ACSL-6410 and ACSL-6420 Small Outline SO-16 Package**



#### **Reflow Soldering Profile**

The recommended reflow soldering conditions are per JEDEC Standard J-STD-020 (latest revision). Use non-halide flux.

## **Regulatory Information**

**Table 1: Insulation and Safety Related Specifications**



#### **Table 2: IEC/EN/DIN EN 60747-5-5 Insulation Characteristicsa (Option x6xx)**

![](_page_8_Picture_210.jpeg)

<span id="page-8-0"></span>a. Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section (IEC/ EN/DIN EN 60747-5-5) for a detailed description of Method a and Method b partial discharge test profiles.

<span id="page-8-1"></span>b. See [Figure 15](#page-8-2) for dependence of  $P_S$  and  $I_S$  on ambient temperature.

#### <span id="page-8-2"></span>Figure 15: P<sub>S</sub> and I<sub>S</sub> on Ambient Temperature

![](_page_8_Figure_7.jpeg)

**NOTE:** This optocoupler is suitable for safe electrical isolation only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits.

### **Absolute Maximum Ratings**

![](_page_9_Picture_242.jpeg)

a. Peaking circuits may produce transient input currents up to 50 mA, 50 ns maximum pulse width, provided average current does not exceed its maximum values.

<span id="page-9-0"></span>b. Derate total package power dissipation,  $P_T$  linearly above +95°C free-air temperature at a rate of 1.57 mW/°C for the SO8 package mounted on low conductivity board per JESD 51-3. Derate total package power dissipation,  $P_T$  linearly above +80°C free-air temperature at a rate of 1.59 mW/°C for the SO16 package mounted on low conductivity board per JESD 51-3.  $\mathsf{P_T}$  = number of channels multiplied by (P<sub>I</sub> + P<sub>O</sub>).

## **Recommended Operating Conditions**

![](_page_9_Picture_243.jpeg)

a. The off condition can be guaranteed by ensuring that VFL ≤ 0.8V.

b. The initial switching threshold is 7 mA or less. It is recommended that minimum 8 mA be used for best performance and to permit guardband for LED degradation.

#### Figure 16: P<sub>I</sub> vs. Ambient Temperature

![](_page_9_Figure_11.jpeg)

#### **Electrical Specifications**

Over recommended operating range (3.0V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6V, 3.0V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6V, T<sub>A</sub> =-40°C to +100°C) unless otherwise specified. All typical specifications are at  $T_A$  = +25°C,  $V_{DD1}$  =  $V_{DD2}$  = +3.3V.

![](_page_10_Picture_288.jpeg)

## **Switching Specifications**

Over recommended operating range (3.0V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6V, 3.0V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6V, I<sub>F</sub> = 8.0mA, T<sub>A</sub> = -40°C to +100°C) unless otherwise specified. All typical specifications are at  $T_A$  = +25°C,  $V_{DD1}$  =  $V_{DD2}$  = +3.3V.

![](_page_10_Picture_289.jpeg)

a.  $t_{PLH}$  is measured from the 4.0 mA level on the falling edge of the input pulse to the 1.5V level on the rising edge of the output pulse.

b.  $t_{PHL}$  is measured from the 4.0 mA level on the rising edge of the input pulse to the 1.5V level on the falling edge of the output pulse.

c. t<sub>PSK</sub> is equal to the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature and specified test conditions.

<span id="page-10-0"></span>d. CM<sub>H</sub> is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_0 > 2.0V$ . CM<sub>L</sub> is the maximum common mode voltage slew rate that can be sustained while maintaining  $V<sub>O</sub> < 0.8V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges

#### **Electrical Specifications**

Over recommended operating range (4.5V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5V, 4.5V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5V, T<sub>A</sub> = -40°C to +100°C) unless otherwise specified. All typical specifications are at  $T_A$  = +25°C,  $V_{DD1}$  =  $V_{DD2}$  = +5.0V.

![](_page_11_Picture_288.jpeg)

## **Switching Specifications**

Over recommended operating range (4.5V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5V, 4.5V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5V, IF = 8.0 mA, TA = -40°C to +100°C) unless otherwise specified. All typical specifications are at  $T_A$  = +25°C,  $V_{DD1}$  =  $V_{DD2}$  = +5.0V.

![](_page_11_Picture_289.jpeg)

a.  $t_{PLH}$  is measured from the 4.0 mA level on the falling edge of the input pulse to the 1.5V level on the rising edge of the output pulse.

b.  $t_{PHL}$  is measured from the 4.0 mA level on the rising edge of the input pulse to the 1.5V level on the falling edge of the output pulse.

c. t<sub>PSK</sub> is equal to the worst case difference in tPHL and/or tPLH that will be seen between units at any given temperature and specified test conditions.

<span id="page-11-0"></span>d. CM<sub>H</sub> is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_0 > 2.0V$ . CM<sub>L</sub> is the maximum common mode voltage slew rate that can be sustained while maintaining  $V<sub>O</sub> < 0.8V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges.

## **Package Characteristics**

![](_page_12_Picture_166.jpeg)

![](_page_12_Picture_167.jpeg)

a. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or Broadcom Application Note 1074, *Optocoupler Input-Output Endurance Voltage*.

<span id="page-12-0"></span>b. Measured between each input pair shorted together and all output connections for that channel shorted together.

<span id="page-12-1"></span>c. Measured between inputs with the LED anode and cathode shorted together.

## **Typical Performance**

**Figure 17: Typical Input Threshold Current vs. Temperature for 3.3V Operation**

![](_page_13_Figure_4.jpeg)

**Figure 20: Typical Low Level Output Current vs. Temperature for 5V Operation**

![](_page_13_Figure_6.jpeg)

**Figure 23: Typical Low Level Output Voltage vs. Temperature for 3.3V Operation**

![](_page_13_Figure_8.jpeg)

**Figure 18: Typical Input threshold Current vs. Temperature for 5V Operation**

![](_page_13_Figure_10.jpeg)

**Figure 21: Typical High Level Output Current vs. Temperature for 3.3V Operation**

![](_page_13_Figure_12.jpeg)

**Figure 24: Typical Low Level Output Voltage vs. Temperature for 5V Operation**

![](_page_13_Figure_14.jpeg)

**Figure 19: Typical Low Level Output Current vs. Temperature for 3.3V Operation**

![](_page_13_Figure_16.jpeg)

**Figure 22: Typical High Level Output Current vs. Temperature for 5V Operation**

![](_page_13_Figure_18.jpeg)

**Figure 25: Typical Supply Current per Channel vs. Temperature for 3.3V Operation**

![](_page_13_Figure_20.jpeg)

## **Typical Performance, continued**

**Figure 26: Typical Supply Current per Channel vs. Temperature for 5V Operation**

**Figure 27: Typical Input Diode Forward Characteristics**

**Figure 28: Typical Propagation Delay vs. Temperature for 3.3V Operation**

![](_page_14_Figure_6.jpeg)

![](_page_14_Figure_7.jpeg)

![](_page_14_Figure_8.jpeg)

![](_page_14_Figure_9.jpeg)

**Figure 30: Typical Pulse Width Distortion vs. Temperature for 3.3V Operation**

![](_page_14_Figure_11.jpeg)

![](_page_14_Figure_12.jpeg)

**Figure 31: Typical Pulse Width Distortion vs. Temperature for 5V Operation**

![](_page_14_Figure_14.jpeg)

#### **Test Circuits**

Figure 32: Test Circuit for t<sub>PHL</sub>. t<sub>PLH</sub>, t<sub>F</sub>, and t<sub>R</sub>

![](_page_15_Figure_4.jpeg)

![](_page_15_Figure_5.jpeg)

![](_page_15_Figure_6.jpeg)

## **Application Information**

#### **ON and OFF Conditions**

The ACSL-6xx0 series has the ON condition defined by current, and the OFF condition defined by voltage. To guarantee that the optocoupler is OFF, the forward voltage across the LED must be less than or equal to 0.8V for the entire operating temperature range. This has direct implications for the input drive circuit. If the design uses a TTL gate to drive the input LED, then one has to ensure that the gate output voltage is sufficient to cause the forward voltage to be less than 0.8V. The typical threshold current for the ACSL6xx0 series optocouplers is 2.7 mA; however, this threshold could increase over time due to the aging effects of the LED. Drive circuit arrangements must provide for the ON state LED forward current of at least 7 mA, or more if faster operation is desired.

#### **Maximum Input Current and Reverse Voltage**

The average forward input current should not exceed the 15-mA Absolute Maximum Rating as stated; however, peaking circuits with transient input currents up to 50 mA are allowed provided the average current does not exceed

15 mA. If the input current maximum rating is exceeded, the local temperature of the LED can rise, which in turn may affect the long-term reliability of the device. When designing the input circuit, one must also ensure that the input reverse voltage does not exceed 5V. If the optocoupler is subjected to reverse voltage transients or accidental situations that may cause a reverse voltage to be applied, thus an anti-parallel diode across the LED is recommended.

#### **Suggested Input Circuits for Driving the LED**

[Figure 34](#page-16-0), [Figure 35](#page-17-0), and [Figure 36](#page-17-1) show some of the several techniques for driving the ACSL-6xx0 LED. [Figure 34](#page-16-0) shows the recommended circuit when using any type of TTL gate. The buffer PNP transistor allows the circuit to be used with TTL or CMOS gates that have low sinking current capability. One advantage of this circuit is that there is very little variation in power supply current due to the switching of the optocoupler LED. This can be important in high-resolution analog-to-digital (A/D) systems where ground loop currents due to the switching of the LEDs can cause distortion in the A/D output.

<span id="page-16-0"></span>![](_page_16_Figure_10.jpeg)

![](_page_16_Figure_11.jpeg)

With a CMOS gate to drive the optocoupler, the circuit shown in [Figure 35](#page-17-0) can be used. The diode in parallel to the current limiting resistor speeds the turn-off of the optocoupler LED. Any HC or HCT series CMOS gate can be used in this circuit.

For high common-mode rejection applications, the drive circuit shown in [Figure 36](#page-17-1) is recommended. In this circuit, only an open-collector TTL, or an open drain CMOS gate can be used. This circuit drives the optocoupler LED with a 220 $\Omega$  current-limiting resistor to ensure that an I<sub>F</sub> of 7 mA is applied under worst case conditions and thus guarantee the 10,000 V/µs optocoupler common mode rejection rating. The designer can obtain even higher common-mode rejection performance than 10,000 V/µs by driving the LED harder than 7mA.

#### **Phase Relationship to Input**

The output of the optocoupler is inverted when compared to the input. The input is defined to be logic HIGH when the LED is ON. If there is a design that requires the optocoupler to behave as a non-inverting gate, then the series input

#### <span id="page-17-0"></span>**Figure 35: CMOS Drive Circuit for the ACSL-6xx0**

![](_page_17_Figure_7.jpeg)

\*ANY CMOS HC OR HCT GATE

#### <span id="page-17-1"></span>**Figure 36: High CMR Drive Circuit for the ACSL-6xx0**

![](_page_17_Figure_10.jpeg)

\*ANY OPEN COLLECTOR TTL OR OPEN DRAIN CMOS GATE.

drive circuit shown in [Figure 35](#page-17-0) can be used. This input drive circuit has an inverting function, and because the optocoupler also behaves as an inverter, the total circuit is non-inverting. The shunt drive circuits shown in [Figure 34](#page-16-0) and [Figure 36](#page-17-1) will cause the optocoupler to function as an inverter.

#### **Current and Voltage Limitations**

The absolute maximum voltage allowable at the output supply voltage pin and the output voltage pin of the optocoupler is 7V. However, the recommended maximum voltage at these two pins is 5.5V. The output sinking current should not exceed 13 mA to make the Low Level Output Voltage be less than 0.6V. If the output voltage is not a consideration, the absolute maximum current allowed through the ACSL-6xx0 is 50 mA. If the output requires switching either higher currents or voltages, output buffer stages as shown in [Figure 37](#page-17-2) and [Figure 38](#page-18-0) are suggested.

#### <span id="page-17-2"></span>**Figure 37: High Voltage Switching with ACSL-6xx0**

![](_page_17_Figure_16.jpeg)

#### <span id="page-18-0"></span>**Figure 38: High Voltage and High Current Switching with ACSL-6xx0**

![](_page_18_Figure_3.jpeg)