# **[P](http://www.qorvo.com)rogrammable Voltage, Programmable Current, Low Noise**

# **[ACT41000](http://www.qorvo.com/p/ACT41000)**

**RFPoL Step-Down Voltage Regulator**

# **Product Overview**

The Qorvo<sup>®</sup> [ACT41000](https://www.qorvo.com/products/p/ACT41000) is a programmable output, low noise, [RFPoL \(Radio Frequency](https://www.qorvo.com/products/power-management/power-management-for-rf) application Point of Load) buck converter with auxiliary bias supply regulators. This synchronous step-down voltage regulator supports a wide input voltage of 4.5 V to 40 V and integrates both the high side and low side MOSFETS of  $50 \text{m}\Omega$  R<sub>DSON</sub> for high efficiency power conversions.

To power up a drain of GaN/GaAs Power Amplifiers (PAs), the [ACT41000](https://www.qorvo.com/products/p/ACT41000) supports a programmable output both in voltage and current (limit) setpoints and the device operates in constant-current (CC) and constant-voltage (CV) seamlessly. Qorvo factory-programs the [default settings](#page-1-0) and an optional MCU can re-program them on-the-fly via  $I^2C$ . The precise 256-step current limit enables an MCU to [detect](#page-62-0) [precise I](#page-62-0)<sub>DQ</sub> by **eliminating a current sensor IC**.

The Qorvo<sup>®</sup> proprietary current-mode control uses its onchip oscillator clock with **spread-spectrum** or an **external clock to synchronize**. This fixed frequency operation with the stable control loop greatly reduces output power noise and EMI to noise sensitive RF components.

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) provides two (2) auxiliary rails for peripheral devices like controllers, sensors and so on.

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) RFPoL is available in a 32-pin, 5 mm  $\times$  5 mm, thermally enhanced QFN package.

# **Applications**

- RF PA (GaN/GaAs) Drain Bias / Power with  $I_{DO}$  Search
- General Telecom and Industrial Power Supplies
- Telecom RF Modules
- Radar Systems

# **Simplified Application Diagram**

<span id="page-0-0"></span>



**Figure 2. Top View 32-pin 5 x 5 mm QFN Package**

# **Key Features**

- 4.5 V to 40 V Operational Input Voltage
- Programmable Output with Factory Defaults Output Voltage: **3 V to 24 V in 12.5 mV Step** Output Current (Limit): **Up to 4 A in 15.6 mA Step**
- 450 kHz to 2.25 MHz Fixed-Frequency Current-Mode, with **External Clock Sync.** and **Spread-Spectrum**
- 5 V / 350 mA Self-Bias Buck Converter with
- 20 mA AUX LDO, Programmable Output Voltage
- $1^2C$  Interface, Fast-mode Plus (Fm+, 1 MHz)
- Protections: UVLO, OVP, UVP (Hiccup/Latch-off), OCP, TSD
- Thermally Enhanced 5 mm x 5 mm QFN Package
- **Automotive AEC-Q100 Options Available** (Contact [Qorvo](mailto:customer.support@qorvo.com) for conditions of AEC-Q100 options.)

# **Reference Design Available**

[ACT41000-104-REF01](https://www.qorvo.com/products/p/ACT41000#reference-designs) reference design provides both the drain and gate voltages for many RF PAs from Qorvo. It automatically searches for and optimizes a PA gate voltage to set its required Idq bias current. This reference design demonstrates how [ACT41000](https://www.qorvo.com/products/p/ACT41000) simplifies RF PA system level design and cost. The design features the QPA2211 device, but it can be easily modified for other RF PAs. It operates with up to 40V input voltage and outputs 24V / 4A drain power supply.



**Figure 3. Reference Design: [ACT41000-104-REF01](https://www.qorvo.com/products/p/ACT41000#reference-designs)**



# <span id="page-1-0"></span>**Ordering Information**



- 1. Standard product options are identified in this table. Contact local sales for custom options, minimum order quantity required.
- 2. This device is RoHS Compliant and with Pb-free plating unless specified differently. The term Pb-free means semiconductor products that are in compliance with current RoHS (Restriction of Hazardous Substances) standards.
- 3. See the [Factory Programming Options](#page-68-0) section for more information about CMI.



<span id="page-1-4"></span>

Not all options are released, please contact your local sales representatives or [customer.support@qorvo.com](mailto:customer.support@qorvo.com) for a status and availability. Also, see [Factory Programming Options](#page-68-0).

### **Similar Devices**

Following devices are similar to the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device.

<span id="page-1-3"></span><span id="page-1-2"></span><span id="page-1-1"></span>

#### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

# **Specifications**

### **Pin Configuration**



**Figure 5. 32-pin QFN, 5 mm ×5 mm, 0.5 mm pitch, TOP VIEW**

# QONVO.

### **Pin Functions**





#### **Absolute Maximum Ratings**



<span id="page-4-1"></span>Δ

Λ

Do not exceed these limits to prevent damage to the device. Exposure to absolute maximum rating conditions for long periods may affect device reliability.

All voltage values are with respect to the ground voltage unless otherwise specified.

### <span id="page-4-3"></span>**Recommended Operating Conditions**



<span id="page-4-2"></span> $\Lambda$ 

All voltage values are with respect to the ground voltage unless otherwise specified.

### **Package Thermal Information**



<span id="page-4-0"></span> $^{[1]}$  Reference number, based on a real measurement of a [ACT41000](https://www.qorvo.com/products/p/ACT41000) evaluation board.

#### **Electrical Characteristics**

PVIN = VIN = 12 V, V5V = 5 V (external supply),  $EN = 5$  V,  $T_A = 25^{\circ}C$ , unless otherwise specified

<span id="page-5-14"></span><span id="page-5-13"></span><span id="page-5-12"></span><span id="page-5-11"></span><span id="page-5-10"></span><span id="page-5-9"></span><span id="page-5-8"></span><span id="page-5-7"></span><span id="page-5-6"></span><span id="page-5-5"></span><span id="page-5-4"></span><span id="page-5-3"></span><span id="page-5-2"></span><span id="page-5-1"></span><span id="page-5-0"></span>

# <span id="page-6-1"></span>**[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

<span id="page-6-11"></span><span id="page-6-10"></span><span id="page-6-9"></span><span id="page-6-8"></span><span id="page-6-7"></span><span id="page-6-6"></span><span id="page-6-5"></span><span id="page-6-4"></span><span id="page-6-3"></span><span id="page-6-2"></span><span id="page-6-0"></span>





<span id="page-7-9"></span><span id="page-7-0"></span>[1] See [Main-buck Power-Good](#page-43-0) for details.

<span id="page-7-1"></span><sup>[2]</sup> See [Under-Voltage Protection](#page-45-0) for details.

# **Timing Requirements**



#### <span id="page-7-8"></span><span id="page-7-6"></span><span id="page-7-5"></span>**Switching Characteristics**

PVIN = VIN = 12 V, V5V = 5 V (external supply),  $EN = 5$  V,  $T_A = 25$ °C, unless otherwise specified

<span id="page-7-7"></span><span id="page-7-4"></span><span id="page-7-3"></span><span id="page-7-2"></span>



<span id="page-8-9"></span><span id="page-8-8"></span><span id="page-8-7"></span><span id="page-8-6"></span><span id="page-8-5"></span><span id="page-8-4"></span><span id="page-8-2"></span>

<span id="page-8-10"></span><span id="page-8-3"></span><span id="page-8-0"></span> $\left[ \begin{smallmatrix} 11 \ 1 \end{smallmatrix} \right]$  No production test

<span id="page-8-1"></span><sup>[2]</sup> Not actively controlled, application board dependent

#### <span id="page-9-4"></span><span id="page-9-1"></span>**[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

<span id="page-9-0"></span>

# <span id="page-9-5"></span>**Typical Characteristic and Application Performance Curves**

**Figure 10. Output Ripple @ 89 W / 24 V**

Zaolille 20 ps Aust /<br>DR-62.5 MSh 16 malpt

Frequency-domain waveform: [Figure 6](#page-9-5)

<span id="page-9-3"></span>**Figure 11. Output Ripple @ 24 W / 24 V** Frequency-domain waveform: [Figure 6](#page-9-5)

<span id="page-9-2"></span>50 mV/div  $50 \Omega$ <br>2.5 GHz

# **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

















 $V_{IN}$  = 24 V,  $I_{OUT}$  = (60  $\Omega$  load)

#### LVO'  $\mathbf{O}$  $\cup$

# **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**









**Figure 20. Main-buck Over Current Protection**  $V_{PVIN}$  = 24 V,  $V_{FB}$   $_{VO}$  = 5 V (target)



 $V_{IN}$  = 24 V









**Figure 21. Main-buck Short Circuit Protection**

 $V_{PVIN}$  = 24 V,  $V_{FB}$   $_{VO}$  = 5 V (target)





# **NVO**

# **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**







 $V_{IN} = 4$  to 30 V,  $I_{OUT} = 150$  mA



 $V_{PVIN}$  = 24 V,  $V_{FB_VO}$  = 5 V (target),  $I_{\text{OUT}} = 0.4$  to 3.6 A



 $V_{PVIN}$  = 24 V,  $V_{FB_VO}$  = 5 V (target),  $I_{OUT}$  = 0 to 4 A



 $V_{IN}$  = 24 V,  $I_{OUT}$  = 0 to 350 mA



# **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**



 $V_{PVIN}$  = 24 V,  $V_{FB_VO}$  = 3,5,9,12,15,20,24 V (target),  $I_{OUT}$  = 0 to 4 A



 $V_{PVIN}$  = 24 V,  $V_{FB\ VO}$  = 3,5,9,12,15,20,24 V (target),  $I_{OUT}$  =  $0$  to 4 A





 $V_{PVIN}$  = 24 V,  $V_{FB_VO}$  = 3,5,9,12,15,20,24 V (target),  $I_{OUT}$  = 0 to 4 A





# ONJO.  $\mathbf{C}^{\prime}$

# **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**





 $V_{PVIN} = 24 V$ ,  $I_{OUT} = 2 A$ 





 $V_{PVIN}$  = 24 V,  $I_{OUT}$  = 2 A



 $V_{PVIN}$  = 24 V,  $I_{OUT}$  = 2 A









**Figure 38. Main-buck Programming 9 to 5 V**

 $V_{PVIN} = 24 V$ ,  $I_{OUT} = 2 A$ 



# **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**



 $V_{PVIN} = 24 V$ ,  $V_{FB_VO} = 5 V$  (target),  $I_{OUT} = 1,2,3,4 A$ 



 $V_{PVIN} = 24 V$ ,  $R_{ADDR} = (open)$ 







# **Device Functions**

#### **Overview**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device is a wide input / output voltage, easy to use, stable and robust step-down (buck) switching regulator IC.

The device truly supports plug-and-play operation by following the recommended schematic from the evaluation kit (EVK) design. This EVK operates in entire supported input voltage, output voltage and output current range without changing anything on the EVK board (except tuning a potentiometer for a target output voltage setting).

The device consists of following four major blocks.

• **Main-buck regulator**

The [Main-buck Regulator](#page-38-0) is a 4 A, synchronous, step-down DC-DC converter, featuring on-the-fly programming voltage and current-limit reference generators.

• **Mini-buck regulator**

The [Mini-buck Regulator](#page-25-0) is a 5 V output, 350 mA, always-ON, step-down DC-DC converter.

• **Auxiliary (AUX) LDO regulator**

The [Auxiliary LDO](#page-28-0) is a programmable output voltage, 20 mA low drop-out (LDO) linear regulator.

• **Control Logic**

The [Control Logic](#page-17-0) is a state-machine (STM) logic and I<sup>2</sup>C interface controller

### **Functional Block Diagram**



**Figure 44. Functional Block Diagram**

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

# <span id="page-17-0"></span>**Control Logic**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device integrates a logic block that controls entire behavior of the device in a manner of state-machine (STM).

At a higher level, the STM consists of nine major status as shown in [Table 1.](#page-17-1)

#### <span id="page-17-1"></span>**Table 1. Major States in STM**

<span id="page-17-10"></span><span id="page-17-9"></span><span id="page-17-8"></span><span id="page-17-7"></span><span id="page-17-6"></span><span id="page-17-5"></span><span id="page-17-4"></span><span id="page-17-3"></span><span id="page-17-2"></span>



The STM controls the device by the [State Diagram](#page-18-1) below.

<span id="page-18-1"></span>

#### **Figure 45. State Diagram**

# <span id="page-18-0"></span>**I <sup>2</sup>C Interface**

⚠

This  $I^2C$  block offers a detailed control interface of the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device to a host controller device. Through-out the  $I^2C$ interface (at the SCL and SDA pins), the host device can

- 1. read various status bits of the device,
- 2. write various setting bits to control behaviors of the device and read back those setting bits.



See  $I^2C$  Registers for contents and meaning of the  $I^2C$  registers. This section explains how to access, how to program these registers.

The device complies with the  $I^2C$ -bus specification (UM10204).

The SCL and SDA pins are open-drain and a pair of pull-up resistors are required. See [SCL/SDA Pull-up Resistance](#page-65-1) for the resistor value selection.

# **[ACT41000](http://www.qorvo.com/p/ACT41000)**

**Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**



# <span id="page-19-1"></span><span id="page-19-0"></span>**I <sup>2</sup>C Address Selection**

By sensing the value of the R<sub>ADDR</sub> resistor between the ADDR pin and the ground, the I<sup>2</sup>C block selects one of six I<sup>2</sup>C address options, so to avoid address collisions when using multiple [ACT41000](https://www.qorvo.com/products/p/ACT41000) devices sharing one  $I<sup>2</sup>C$  bus. See [Figure 46](#page-19-1). This I<sup>2</sup>C address selection is directly tied to a selection of the [Role of Clock Generator](#page-32-1) and columns "Clock Role", "SYNC pin" and "SYNC Polarity" in the [Table 2](#page-19-2) are there for the [Clock Generator](#page-32-0) block.

<span id="page-19-2"></span>**Table 2. I2C Address with Clock Role**



# **I <sup>2</sup>C Protocol Implementation**

The  $I^2C$  implementation of the device is explained in the [Figure 47](#page-23-0).



The [Figure 47](#page-23-0) is a scalable drawing, can be zoomed in on a PDF reader software or can be printed in a large size paper, for an ese of readability.

In the [Figure 47](#page-23-0), there are four different scenarios  $I^2C$  READ or WRITE command sequences. From left to right in the figure (or from top to bottom in a landscape view), these sequences are shown.

- 1. "One byte WRITE" to a register
- 2. "Multi-byte WRITE" to registers
- 3. "one byte READ" from a register, plus another "one byte READ" without setting a target read register
- 4. (folded back, remaining portion of "3. one byte READ") followed by

(folded back, remaining portion of "5. multi-byte READ")

5. "Multi-byte READ" from registers



# **I <sup>2</sup>C One byte WRITE**

Writing one byte of data into a target register is completed by one 3-byte I<sup>2</sup>C WRITE command.

The one byte WRITE command byte format is

- 1.  $I^2C$  START
- 2.  $I^2C$  [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 3. One zero bit for "write"
- 4. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 1st byte.)
- 5. Target [ACT41000](https://www.qorvo.com/products/p/ACT41000) register address (See [Table 6](#page-49-1).))
- 6. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 2nd byte.)
- 7. Register value to write
- 8. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 3rd byte.)
- 9.  $I^2C$  STOP

# **I <sup>2</sup>C Multi-byte WRITE**

Writing multi-byte of data into target registers is completed by one multi-byte I<sup>2</sup>C WRITE command.

The multi-byte WRITE command byte format is

- $1<sup>2</sup>C$  START
- 2.  $I^2C$  [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 3. One zero bit for "write"
- 4.  $I^2C$  ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 1st byte.)
- 5. The first/starting target [ACT41000](https://www.qorvo.com/products/p/ACT41000) register address, **assume the address is "N"** (See [Table 6.](#page-49-1)))
- 6. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) *⇒* See "Reg Pointer" that the device sets the target register to "N", at the timing of the ACK. (This is the end of the 2nd byte.)
- 7. Register value to write to the "N" register
- 8. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000)
	- *⇒* See "Reg Pointer" that the device automatically increments the target register at the timing of the ACK. So the next write data goes to "N+1".

(This is the end of the 3rd byte.)

- 9. Register value to write to the "N+1" register
- 10. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) *⇒* Another "Reg Pointer" increment to "N+2" at the ACK. (This is the end of the 4th byte.)
- 11. Register value to write to the "N+2" register
- 12. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000)

*⇒* Another "Reg Pointer" increment to "N+3" at the ACK, though the "N+3" is not used in this example.

- (This is the end of the 5th byte.)
- 13.  $I^2C$  STOP

# **GOLVO**

# <span id="page-21-0"></span>**I <sup>2</sup>C One byte READ**

Reading one byte of data from a target register is completed by a combination of

- a. one 2-byte  $I^2C$  WRITE command and
- b. one 2-byte  $I^2C$  READ command.

The one byte READ command sequence is

- 1.  $I^2C$  START
- 2.  $I^2C$  [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 3. One zero bit for "write"
- 4. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 1st byte in "WRITE".)
- 5. Target [ACT41000](https://www.qorvo.com/products/p/ACT41000) register address, **assume the address is "N"** (See [Table 6](#page-49-1).))
- 6. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) *⇒* See "Reg Pointer" that the device sets the target register to "N", at the timing of the ACK. (This is the end of the "WRITE" command.)
- 7. I<sup>2</sup>C REPEATED START
- 8. I<sup>2</sup>C [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 9. One high bit for "read"
- 10. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 1st byte in "READ".)
- 11. The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device send out the requested register data from **"N"** *⇒* Note that at 5th SCL of this data sending action, the device increments the "Reg Pointer" value to "N+1". Whether this byte date is successfully sent out or not (like a case of the host cancel the communication by a sudden STOP), the pointer is incremented at the 5th SCL.
- 12.  $I^2C$  NACK from the host device (This is the end of the "READ" command.)
- 13.  $I^2C$  STOP
	- (This is the end of one byte "READ" sequence.)

*⇒* Now, see what happens just sending a "READ" command without a leading "WRITE" command setting a target register. There may be some commands on this bus where "other slave devices" involved (not this device).

- 14.  $I<sup>2</sup>C$  START
- 15.  $I^2C$  [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 16. One high bit for "read"
- 17. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000)
	- (This is the end of the 1st byte in "READ".)
- 18. The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device send out the register data from **"N+1"** *⇒* Here is the key point in this example. The "Reg Pointer" stays at "N+1" from the step "11." So just sending a "READ" command without a "WRITE" command results in reading a "next register" from the last time.
- 19. I<sup>2</sup>C NACK from the host device
- (This is the end of the 2nd "READ" command.)
- 20.  $I^2C$  STOP

This example "14…20" illustrates that it requires a pair of WRITE and READ commands to access a certain register repeatedly. Because every time a READ action happens the device increments the "reg pointer", a WRITE command is required to reset the "reg pointer".

# **I <sup>2</sup>C Multi-byte READ**

Reading multi-byte of data from target registers is completed by a combination of

- a. one 2-byte  $I^2C$  WRITE command and
- b. one multi-byte  $I^2C$  READ command.

When sending multiple bytes in a READ command, the device automatically increment the target register one-by-one at the timing of 5th  $\text{SCL}$  as explained in the  $1^2$ [C One byte READ](#page-21-0) section.

The multi-byte READ command sequence is

- 1.  $I^2C$  START
- 2.  $I^2C$  [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 3. One zero bit for "write"
- 4. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 1st byte in "WRITE".)
- 5. Target [ACT41000](https://www.qorvo.com/products/p/ACT41000) register address, **assume the address is "N"** (See [Table 6](#page-49-1).))
- 6. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) *⇒* See "Reg Pointer" that the device sets the target register to "N", at the timing of the ACK. (This is the end of the "WRITE" command.)
- 7. I<sup>2</sup>C REPEATED START
- 8. I<sup>2</sup>C [ACT41000](https://www.qorvo.com/products/p/ACT41000) (target) device address
- 9. One high bit for "read"
- 10. I<sup>2</sup>C ACK from the [ACT41000](https://www.qorvo.com/products/p/ACT41000) (This is the end of the 1st byte in "READ".)
- 11. The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device send out the requested register data from **"N"** *⇒* Because the "Reg Pointer" is "N" at the beginning of this byte, the device sends out data from "N". In parallel, the device increments the "Reg Pointer" to "N+1" at 5th SCL.
- 12.  $I^2C$  ACK from the host device to continue reading data (This is the end of the 2nd byte in "READ".)
- 13. The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device send out the **"N+1"** data *⇒* The "Reg Pointer" is "N+1" at the beginning of this byte, the device sends out data from "N+1". In parallel, the device increments the "Reg Pointer" to "N+2" at 5th SCL.
- 14.  $I^2C$  ACK from the host device to continue reading data (This is the end of the 3rd byte in "READ".)
- 15. The [ACT41000](https://www.qorvo.com/products/p/ACT41000) device send out the **"N+2"** data *⇒* Another "Reg Pointer" increment.
- 16.  $I^2C$  NACK from the host device (This is the end of the "READ" command.)
- 17.  $I^2C$  STOP

# <span id="page-23-0"></span>**GOLVO**

#### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**





### <span id="page-24-0"></span>**Under-Voltage Lock-Out**

The Under-Voltage Lock-Out (UVLO) function prevents the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device working under too low input voltage at the VIN pin. As the VIN pin is connected to the PVIN pin on a PCB, the UVLO monitors PVIN too.

When the VIN pin voltage is below the  $V_{\text{IT(UVLO)}}$  $V_{\text{IT(UVLO)}}$  $V_{\text{IT(UVLO)}}$  threshold, the device disables all the functions but this UVLO circuit. During this UVLO period, the device minimizes power consumption and wait for the VIN pin voltage rises into a valid range. When the VIN pin voltage exceeds the  $V_{\text{ITUVLO}}$  threshold, the device starts working, by following the [Control Logic](#page-17-0) state-machine. Once the UVLO released, the device keeps working as long as VIN pin voltage maintains higher than the  $V_{\text{IT(UVLO-fall)}}$  threshold that has a hysteresis from the  $V_{\text{IT(UVLO)}}$  $V_{\text{IT(UVLO)}}$  $V_{\text{IT(UVLO)}}$  value.

#### <span id="page-24-1"></span>**Over-Voltage Lock-Out**

The Over-Voltage Lock-Out (OVLO) function prevents the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device working from too high input voltage at the VIN pin. As the VIN pin is connected to the PVIN pin on a PCB, the OVLO monitors PVIN too.

When the VIN pin voltage exceeds the  $V_{IT(OVLO)}$  $V_{IT(OVLO)}$  $V_{IT(OVLO)}$  threshold, the device disables all the functions but this OVLO circuit. During this OVLO period, the device minimizes power consumption and wait for the VIN pin voltage decrease back into a valid range.

When the VIN pin voltage gets back normal (under  $V_{[T(O)(L),F(a)])}$ , the device starts working, by following the [Control Logic.](#page-17-0) The [Reg01\[0\]](#page-51-0) bit is set logic-H to indicate this error.



This OVLO does not protect the device from any potential damage caused by over-voltage events. See [Note of Absolute Maximum Rating](#page-4-1).

The OVLO is only intended to reduce a risk of a chain-reaction that the VIN/PVIN over-voltage event triggers by disabling all output rails of the device.

#### <span id="page-24-2"></span>**Factory Programmed ROM**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) integrates a read-only memory (ROM) block and that is programmed at its factory test. The data contents of the ROM configure various behaviors of the device and also some of the contents are default values of I<sup>2</sup>C registers. When the [Under-Voltage Lock-Out](#page-24-0) released, the [Control Logic](#page-17-0) state-machine activates the ROM block as its first step and the STM configures itself according to the ROM values.

See [Factory Programming Options](#page-68-0).

#### **BIAS Blocks**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) employs several bias voltage and bias current reference circuits those are necessary to maintain proper operations of regulator blocks. When the [Under-Voltage Lock-Out](#page-24-0) released, the [Control Logic](#page-17-0) state-machine activates these reference and bias circuits before starting the [Mini-buck Regulator.](#page-25-0)

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

### <span id="page-25-0"></span>**Mini-buck Regulator**

Most of [ACT41000](https://www.qorvo.com/products/p/ACT41000) device circuit blocks are designed to operate under a 5 V supply from the V5V pin and this 5 V mini-buck switching regulator generates the 5 V bias at the  $V_{O(V5V)}$  $V_{O(V5V)}$  $V_{O(V5V)}$  target. The mini-buck employs an internally compensated, constant ON time (COT) control.

The mini-buck supplies up to 350 mA of output current by step-down converting power from the VIN pin. From the SW5V pin to the GND5V pin, a [Mini-buck LC Output Filter](#page-64-0) is required. The output of this LC filter is connected to the V5V pin.



**Figure 48. Mini-buck Regulator with an LC Output Filter**

The V5V pin is the supply of control circuits in the [Main-buck Regulator](#page-38-0) and characterized at 5.0 V. The device is designed to be functional down to the  $V_{UVP(V5V)}$  $V_{UVP(V5V)}$  $V_{UVP(V5V)}$  threshold but near 4 V supply may not deliver its full performance. A short event at the V5V pin may cause a potential damage.

# **Mini-buck Enable**

八

The mini-buck regulator generates a fundamental 5 V bias supply of the entire device operation, by default, the [Control](#page-17-0) [Logic](#page-17-0) state-machine enables the mini-buck as soon as both [Under-Voltage Lock-Out](#page-24-0) and [Over-Voltage Lock-Out](#page-24-1) are released. And the mini-buck keeps ON all the time.

#### <span id="page-25-2"></span>**V5V, External 5V Supply**

When there is a 5 V power supply always available in target systems, the mini-buck can be disabled by setting the  $I^2C$ [Reg09\[1\]](#page-55-1) to logic-L to save power loss from its switching.

### **Mini-buck Power-Good**

Whether the mini-buck is enabled or disabled, there is a voltage comparator monitoring the V5V pin to the  $V_{IT(V5V)}$  $V_{IT(V5V)}$  $V_{IT(V5V)}$  target. See [PGBIAS Indicator Output.](#page-29-0)

#### <span id="page-25-1"></span>**Mini-buck Soft-start**

The mini-buck regulator executes a soft-start (slow-start) operation when enabled so to avoid in-rush current. This softstart time is specified by the  $t_{SS(V5V)}$  $t_{SS(V5V)}$  $t_{SS(V5V)}$  parameter and the device sweep its internal reference voltage from 0% to 100% in the  $t_{SS(V5V)}$  $t_{SS(V5V)}$  $t_{SS(V5V)}$  period.

During this soft-start period, the mini-buck forces to use, so called, pulse-skip operation so to achieve smooth ramp up of the output voltage and it ignores the  $I^2C$  [Reg0F\[5\]](#page-61-0) setting.

#### **Mini-buck Start-up into Pre-biased Output**

The mini-buck supports a start-up into a pre-biased output without any huge discharge current from the output.

Without this feature, a regulator circuit may discharge huge amount of current from its output capacitance so to force the output voltage closer to a reference voltage target of its soft-start operation during the internal reference voltage is lower than the pre-biased output by starting from 0%.

See [Mini-buck Soft-start.](#page-25-1)

By preventing its switching operation until the reference target of the soft-start reaches to its pre-biased level, the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device avoids the discharge event and achieves a smooth ramp up of the 5 V bias.

# **Mini-buck Switching Operations**

#### <span id="page-26-2"></span>**Mini-buck Forced Continuous Conduction Operation**

By setting I<sup>2</sup>C [Reg0F\[5\]](#page-61-0) to Logic-H, the device operates in a forced continuous conduction mode (FCCM). With this FCCM operation, the regulator maintains its switching frequency to meet the  $f_{SW(V5V)}$  $f_{SW(V5V)}$  $f_{SW(V5V)}$  target. This  $f_{SW(V5V)}$  parameter ensures that its operation frequency do not interfere with AM radio frequency by staying above the AM band.

#### **Mini-buck Pulse-skip Operation**

By setting I<sup>2</sup>C [Reg0F\[5\]](#page-61-0) to Logic-L, the device operates in a pulse-skipping mode, or so-called, in a light-load efficiency mode.

When its load current goes low, the inductor (coil) current starts flowing in reverse direction (negative current). As the regulator detects continuous reverse current flow cycles, it activates the pulse-skip operation by blocking the reverse current flow.

By blocking a reverse current flow, an energy amount delivered during one switching period is bigger than the one period energy amount of FCCM operation and the output has a bigger ripple voltage. This bigger ripple results in less switching events to reduce power loss related to a switching action. So it improves its conversion efficiency.



During this pulse-skip operation, its switching frequency may stay inside AM radio frequency band.

#### <span id="page-26-0"></span>**Mini-buck 100% Duty Operation**

When the VIN pin voltage is close to the target output voltage  $V_{O(V5V)}$  $V_{O(V5V)}$  $V_{O(V5V)}$ , the mini-buck gets into 100% duty mode by setting  $I^2C$  [Reg0F\[7\]](#page-61-1).

Without this 100% duty mode (disabled), the device is designed to output a minimum OFF period at each cycle, even though its internal PWM comparator continuously demands more ON duty. This minimum OFF pulse helps to stay at its target switching frequency but it is not desirable when the input voltage is very close to the output as the output voltage starts dropping.

When the 100% duty mode is enabled, the device stops forcing the minimum OFF pulse and the high-side FET maintains ON for multiple cycles without turning OFF as long as the PWM comparator indicates low feedback voltage. This 100% duty operation helps bringing the output voltage close to the input.

[Reg03\[5\]](#page-52-1) is set logic-H to indicate that the regulator is in 100% duty operation.



This 100% duty operation lowers its switching frequency and may stay at AM radio frequency band.

#### <span id="page-26-1"></span>**Mini-buck Spread-spectrum Operation**

The mini-buck provides a spread-spectrum switching frequency control by setting  $I^2C$  Req0F[6].

By activating the spread-spectrum function, the regulator modulates its switching frequency in the range of the  $f_{SPSP(V5V)}$  $f_{SPSP(V5V)}$  $f_{SPSP(V5V)}$ parameter and it repeats this frequency dithering action by the  $N_{SPSP(V5V)}$  $N_{SPSP(V5V)}$  $N_{SPSP(V5V)}$  times of switching period. The spread-spectrum operation improves its EMI performance by lowering noise peaks.

# LVO

## **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**



## <span id="page-27-3"></span>**Mini-buck EMI Tune-up**

For the purpose of improving its EMI performance, this mini-buck provides programmable switching node slew rate. By changing the  $1^2C$  [Reg0F\[4:3\]](#page-61-3) for the high-side gate and  $1^2C$  [Reg0F\[2:1\]](#page-61-4) for the low-side gate, an application system designer can balance the tradeoff between its power conversion efficiency and its EMI noise level. By selecting slower transient rate, the noise performance improves; faster transient rate improves the efficiency.

<span id="page-27-0"></span>See [Table 30](#page-61-5) for the high-side gate available options and see [Table 31](#page-61-6) for the low-side date available options.

#### **Mini-buck Over-Current Protection**

The over-current protection (OCP) limits its output current below the  $I_{OCP(V5V)}$  $I_{OCP(V5V)}$  $I_{OCP(V5V)}$  threshold so to protect integrated FET devices. When the output current exceeds this threshold, the device triggers the over-current protection. The [Reg02\[2\]](#page-51-1) is set logic-H to indicate this error.

<span id="page-27-1"></span>See [Executing Protections](#page-47-3) for the execution of this protection.

#### **Mini-buck Over-Voltage Protection**

The over-voltage protection (OVP) monitors and maintains the V5V pin voltage not to exceed the V<sub>[OVP\(V5V\)](#page-5-8)</sub> threshold. For any reason, it exceeds the threshold, the device triggers the over-voltage protection. The [Reg02\[1\]](#page-51-2) is set logic-H to indicate this error.

See [Executing Protections](#page-47-3) for the execution of this protection.

#### <span id="page-27-2"></span>**Mini-buck Under-Voltage Protection**

The under-voltage protection (UVP) monitors the V5V pin voltage at the drops the  $V_{UVP(V5V)}$  $V_{UVP(V5V)}$  $V_{UVP(V5V)}$  threshold. For any reason, it falls below the threshold, the device triggers the under-voltage protection. The [Reg02\[0\]](#page-51-3) is set logic-H to indicate this error.

See [Executing Protections](#page-47-3) for the execution of this protection.

To avoid triggering this under-voltage protection during its start-up period, the device masks this protection for a timer period of the  $t_{D(V5V,mask)}$  $t_{D(V5V,mask)}$  $t_{D(V5V,mask)}$  parameter when the [Mini-buck Soft-start](#page-25-1) procedure starts. As this  $t_{D(V5V,mask)}$  timer expires, the device activates this under-voltage protection.

# <span id="page-28-0"></span>**Auxiliary LDO**

For the purpose of supporting one another small power rail, the [ACT41000](https://www.qorvo.com/products/p/ACT41000) integrates an auxiliary 20 mA LDO. This AUX LDO is powered by the V5V pin and its output voltage is regulated at the  $V_{\text{O}(V|DO)}$  target. Between the VLDO pin and the GND5V pin, an [AUX LDO Output Capacitors](#page-64-1) is required.



**Figure 50. AUX LDO Regulator**

## <span id="page-28-4"></span>**AUX LDO Enable**

The AUX LDO is activated automatically when the V5V pin voltage exceeds the V<sub>[IT\(V5V\)](#page-5-2)</sub> threshold. See [Mini-buck Regulator](#page-25-0). In case of application where this power rail is not needed, the AUX LDO can be disabled by setting the  $I^2C$  [Reg09\[0\]](#page-55-2) to logic-L to save power.

### <span id="page-28-2"></span>**AUX LDO Soft-start**

To avoid a big inrush current, the AUX LDO execute a soft-start procedure. This soft-start sweeps its reference voltage from 0% to 100% in the  $t_{SS(LDO)}$  $t_{SS(LDO)}$  $t_{SS(LDO)}$  target period.

### **AUX LDO Power-Good**

There is a comparator monitoring the VLDO pin voltage. The output signal from this comparator is device internal. This comparator does trigger no event in the [Control Logic](#page-17-0) state-machine "main" sequence flow but, once the AUX LDO is activated, it can trigger an "error" flow after the [AUX LDO Soft-start](#page-28-2) operation completed.

#### <span id="page-28-5"></span>**AUX LDO Output Voltage Programming**

The output voltage of the AUX LDO is programmable from 0.9 V to 4.05 V in 50 mV step by the  $1^2C$  [Reg0D\[5:0\].](#page-59-1) See [Table 26](#page-59-2) for a target code to program and this table is calculated by the [Eq.\(1\)](#page-28-3).

<span id="page-28-3"></span>
$$
\mathsf{V}_{\mathsf{LDO}} = 0.9\mathsf{V} + 50\mathsf{m}\mathsf{V} \times (\mathsf{RegOD}[5:0]) \tag{1}
$$

It's default value is stored in the [Factory Programmed ROM](#page-24-2). See [Factory Programming Options](#page-68-0).

#### **AUX LDO Over-Current Protection**

The over-current protection (OCP) limits its output current not to exceed the  $I_{OCP(VLDO)}$  $I_{OCP(VLDO)}$  $I_{OCP(VLDO)}$  threshold. When it exceeds, the AUX LDO reduces the output current in a fold-back manner. Because of this fold-back current action, the VLDO pin voltage eventually decreases to hit [AUX LDO Under-Voltage Protection](#page-28-1).

### <span id="page-28-1"></span>**AUX LDO Under-Voltage Protection**

The under-voltage protection (UVP) monitors the VLDO pin voltage at the V<sub>[UVP\(VLDO\)](#page-5-11)</sub> threshold. For any reason, it falls below the threshold, the device triggers the under-voltage protection.

See [Executing Protections](#page-47-3) for the execution of this protection.

# LVŐ

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

### <span id="page-29-0"></span>**PGBIAS Indicator Output**

The PGBIAS pin is a dual role status indicator output. The PGBIAS is an open-drain type output and it requires a pull-up resistor. See [PGBIAS/PG Pull-up Resistance](#page-65-2) for its value selection.



**Figure 51. PGBIAS Block**

#### <span id="page-29-1"></span>**Bias Block Power-good**

Before activating the [Main-buck Regulator](#page-38-0), the device needs to start-up all the supporting bias blocks those includes [Mini](#page-25-0)[buck Regulator](#page-25-0), [Clock Oscillator](#page-33-1) and so on. Based on various internal block status signals, the PGBIAS pin indicates whether the device is ready to activate the Main-buck or not.

When the device is ready to activate the main-buck, the PGBIAS pin becomes logic-H. That means the PGBIAS pin at logic-L indicates it's not ready.

And also the PGBIAS pin indicates the  $I^2C$  Interface block is ready.

#### **PGBIAS Delay Time**

There is a programmable time delay from an internal timing the device ready to release the PGBIAS to an actual PGBIAS rising edge so to adjust timing between the device and a host micro-controller.

<span id="page-29-2"></span>This delay is set by the  $1^2C$  [Reg08\[4:3\].](#page-54-0) See [Table 17](#page-54-1) for available options.

#### **Interrupt Output**

The PGBIAS pin is double purposed to output an interrupt signal to a host micro-controller.

The device can disable this interrupt output by setting the [Reg08\[5\]](#page-54-2) logic-H. With this bit at logic-H, the device only output the [Bias Block Power-good](#page-29-1) signal.



Because it is invasive to certain micro-controllers those cannot program to distinguish a "power-good or power-not-good" signal from an interrupt, this double purposed interrupt output function is disabled by default.

When any bits in [Reg01](#page-51-4) and [Reg02](#page-51-5) becomes logic-H from logic-L, this transition generates an interrupt event. This interrupt event causes a repeated narrow logic-L pulses from the PGBIAS pin. A timing sequence of this interrupt event indicator is described in this list.

- 1. Starting from PGBIAS is at logic-H (good).
- 2. Output 10 µs of logic-L pulse at the PGBIAS pin and return back to logic-H.
- 3. Start a 480 us timer and waits for an  $I^2C$  read command to the register, causing this interrupt, from an  $I^2C$  host.
- 4. When a read command comes in, clear the [Reg01](#page-51-4) and [Reg02](#page-51-5) and complete the interrupt sequence.
- 5. If there's no read command, repeat "2."

This sequence is shown in [Figure 52](#page-30-1).



<span id="page-30-1"></span>

#### **Figure 52. Interrupt Timing Diagram**

When a host micro-controller is programmed to read the  $I^2C$  registers every time when the PGBIAS pin becomes logic-L, the host can receive and distinguish two types of notifications from the PGBIAS pin: a "power-good or power-not-good" signal and an interrupt signal.

The default value of the [Reg08\[5\]](#page-54-2) bit is logic-H to disable the interrupt output. To enable the interrupt, a host controller needs to write logic-L at this bit during an initial  $I^2C$  communication session.

#### **Interrupt with Reset**

 $\mathbb{A}$ 

Many of interrupt trigger events executes the [Reset Sequence.](#page-47-4) As long as the VIN pin voltage is valid, the device is designed to maintain its logic status including register values so that a micro-controller can obtain the cause of a reset after the reboot.

The timing diagram, with a reset sequence involved, is shown in [Figure 53](#page-30-2).

Note that the device maintains logic-H value of one or more bits in [Reg01](#page-51-4) and/or [Reg02](#page-51-5). That means the device starts sending an interrupt pulse sequence immediately after the reboot event. Further note that the pulse timing of this interrupt sequence is continued, inside the device, from the original trigger event. So the time position of first interrupt logic-L pulse after the reboot is undefined.

<span id="page-30-2"></span>

**Figure 53. Interrupt Timing Diagram with a Reset**

# <span id="page-30-3"></span>**Thermal Protection**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) provides a multi-level thermal protection from an over-heating related damages. Both level of protections is working as a thermal shutdown (TSD) but different level of "shutdown" actions applied.

<span id="page-30-0"></span>See [Executing Protections](#page-47-3).

#### **Soft TSD**

When the device junction temperature T<sub>J</sub> exceeds the T<sub>[SD\(SOFT\)](#page-5-12)</sub> threshold, the "soft TSD" triggered.

The "soft TSD" shuts down the [Main-buck Regulator](#page-38-0) as it is the major source of power loss and causing this high T<sub>J</sub> situation. But this level of protection maintains [Mini-buck Regulator](#page-25-0) and [Auxiliary LDO](#page-28-0) so that a host microprocessor can figure out the reason of shutdown through the  $I^2C$  interface.

The [Reg01\[2\]](#page-51-6) bit is set logic-H to indicate this protection.

The "soft TSD" maintains the OFF state for the t<sub>[W\(HICCUP\)](#page-8-3)</sub> period, then it auto-restarts the [Main-buck Regulator](#page-38-0) when the T<sub>J</sub> becomes cooled down below the T<sub>[SD\(OFF\)](#page-5-13)</sub> threshold.

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

# <span id="page-31-0"></span>**Hard TSD**

In a case the T<sub>J</sub> rises very quickly to hit the T<sub>[SD\(HARD\)](#page-5-14)</sub> threshold just after passing T<sub>[SD\(SOFT\)](#page-5-12)</sub> threshold, the device shuts down all the blocks by executing the [Reset Sequence.](#page-47-4)

Before hitting this "hard TSD", it is expected that the "soft TSD" prevents T<sub>J</sub> rising by stopping the [Main-buck Regulator](#page-38-0) because the  ${\sf T}_{\sf SD(HARD)}$  ${\sf T}_{\sf SD(HARD)}$  ${\sf T}_{\sf SD(HARD)}$  is higher than the  ${\sf T}_{\sf SD(SOFF)}$ . So only severe  ${\sf T}_{\sf J}$  rising event causes the "hard TSD" like a sudden output short while supplying the maximum current.

The [Reg01\[3\]](#page-51-7) bit is set logic-H to indicate this protection.



#### <span id="page-32-0"></span>**Clock Generator**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) provides a multi-function clock generator for the [Main-buck Regulator](#page-38-0). This generator consists of a selfrunning, programmable [Clock Oscillator,](#page-33-1) a phase-locked loop (PLL) [Clock Synchronizer](#page-34-0) to an external clock source, and a [Switching Frequency Selector](#page-32-5).

#### <span id="page-32-1"></span>**Role of Clock Generator**

The role of this generator is selected at the same time of the I<sup>2</sup>[C Address Selection.](#page-19-0) Each of available I<sup>2</sup>C address options is directly assigned to a role as shown in [Table 2](#page-19-2). When choosing the  $I^2C$  address, the role is decided too.

#### <span id="page-32-2"></span>**Stand-alone**

The stand-alone role is suitable for a situation that only one [ACT41000](https://www.qorvo.com/products/p/ACT41000) device is on a PCB. The [Clock Oscillator](#page-33-1) block is used for this roles so to use the oscillator for its own switching timing.

This role configures the [SYNC Disabled](#page-34-3).

#### <span id="page-32-4"></span>**Clock-master**

The clock-master role is chosen for a situation that this unit is a master of synchronized operation where multiple units of [ACT41000](https://www.qorvo.com/products/p/ACT41000) are on one PCB. The [Clock Oscillator](#page-33-1) block is used for this role so to use the oscillator for its own and sharing switching timing.

This role configures the [SYNC to Output Clock](#page-33-2).

#### <span id="page-32-3"></span>**Clock-slave**

The clock-slave role is chosen for a situation that there is an external clock source available to follow. The [Clock](#page-34-0) [Synchronizer](#page-34-0) block is used for this role so to follow an external clock source by synchronizing to it. This type of situations is typically in these 2 cases.

- 1. Multiple units of [ACT41000](https://www.qorvo.com/products/p/ACT41000) are on one PCB and there is a clock-master unit (, not this unit). This unit follows the master.
- 2. There is a stable system clock source, like a crystal oscillator, on a PCB. This unit follows the oscillator. This role configures the [SYNC to Input External Clock](#page-34-4).

The [Stand-alone](#page-32-2) role and the [Clock-master](#page-32-4) role are similar, in terms of running the [Clock Oscillator](#page-33-1) to self generate its own clock. The difference is that the stand-alone role can't not share the clock, on the other hand, the clock-master do share its clock at the SYNC **output** pin.

Function-wise, the clock-master is a superset of the stand-alone. The benefit of stand-alone role is a further power saving by not driving SYNC pin when a clock sharing is not needed.

#### <span id="page-32-5"></span>**Switching Frequency Selector**

The  $R_{FRFQ}$  resistor selects a target operation switching frequency of the [Main-buck Regulator](#page-38-0). The  $R_{FRFQ}$  is connected between the FREQ pin and the ground.



The  $R_{FREG}$  resistor must be connected regardless of application usages. The  $R_{FREG}$  resistor should be placed between the FREQ pin and the AGND pin as close as possible with short PCB traces.



**Figure 54. Clock Generator Block with RFREQ**

Regardless of [Role of Clock Generator,](#page-32-1) the device detects the  $R_{FRED}$  value for the use of tuning internal loop compensation parameters. This R<sub>FRFO</sub> detection is performed at the timing the [PGBIAS Indicator Output](#page-29-0) becomes logic-H (good). The loop compensation parameter is a function of the  $f_{SW(MAIN)}$  $f_{SW(MAIN)}$  $f_{SW(MAIN)}$ .

# **LVO**

#### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

When selecting a role with the [Clock Synchronizer](#page-34-0), use the [Table 3](#page-33-3) for a target f<sub>[SW\(MAIN\)](#page-8-5)</sub> clock at the SYNC input pin.



<span id="page-33-3"></span>**Table 3. Clock-slave, RFREQ Selection**

The [Recommended R](#page-4-2)<sub>FREQ</sub> Range is between 40 kΩ and 200 kΩ.

<span id="page-33-0"></span>When selecting a role with the [Clock Oscillator,](#page-33-1) **follow the** [Table 4.](#page-33-4)

#### **RFREQ Protection**

To protect the device (trying to) working at a switching frequency value out of supported range, the device validates  $R_{\text{FREQ}}$ value at the timing of the R<sub>FREQ</sub> value detection. When R<sub>FREQ</sub> is out of the [Recommended R](#page-4-2)<sub>FREQ</sub> Range, the device triggers a  $R_{\text{FRFO}}$  error.

And the [Reg01\[4\]](#page-51-8) bit is set logic-H to indicate this error.

<span id="page-33-1"></span>See  $R_{FREG}$  [Check Loop](#page-48-0) for the execution of this protection.

#### **Clock Oscillator**

A device of [Clock-master](#page-32-4) or [Stand-alone](#page-32-2) role activates this oscillator block.

This oscillator generates a main-buck switching clock signal based on the  $R_{\text{FREQ}}$  resistor value. The frequency range can be programmed between 450 kHz and 2.25 MHz by following [Eq.\(2\).](#page-33-5)

<span id="page-33-5"></span>
$$
f_{SW(MAIN)} = \frac{90 \times 10^9}{R_{\text{FREG}}(\Omega)} \tag{2}
$$

The [Table 4](#page-33-4) lists some calculation examples.

<span id="page-33-4"></span>**Table 4. Clock-master, RFREQ Selection**



The [Recommended R](#page-4-2)<sub>FREQ</sub> Range is between 40 kΩ and 200 kΩ.

#### <span id="page-33-2"></span>**SYNC to Output Clock**

For the purpose of applications requires a [Clock Synchronizer](#page-34-0) feature, a [Clock-master](#page-32-4) device outputs its clock signal generated by the [Clock Oscillator](#page-33-1) at the SYNC **output** pin as a clock-master.

This output clock signal is used by slave devices.

Note that the SYNC pin is a bi-directional input/output pin. See [SYNC to Input External Clock](#page-34-4).

#### <span id="page-34-3"></span>**SYNC Disabled**

A device of [Stand-alone](#page-32-2) role disables the SYNC pin. See [SYNC to Output Clock](#page-33-2) and [SYNC to Input External Clock.](#page-34-4)

#### <span id="page-34-0"></span>**Clock Synchronizer**

A device of [Clock-slave](#page-32-3) role activates this synchronizer block.

In applications where multiple [ACT41000](https://www.qorvo.com/products/p/ACT41000) devices are working together, each [Clock Oscillator](#page-33-1) from multiple devices generate slightly different frequency of clock signals due to a unit-to-unit variations. This situation rises an EMI concern of low frequency beat.

To solve this EMI concern, the clock synchronizer follows one master clock source so to make all the devices working (synchronized) at the timing of this master clock.

<span id="page-34-4"></span>The [Clock-slave](#page-32-3) role paragraph explains two typical scenarios where a clock master is.

#### **SYNC to Input External Clock**

The external clock source signal to the synchronizer is applied at the SYNC **input** pin so to follow (synchronize to) an external clock master signal.

Note that the SYNC pin is a bi-directional input/output pin. See [SYNC to Output Clock.](#page-33-2)

#### **SYNC Input Polarity**

By synchronizing switching timings of multiple devices reduces the EMI concern, however, it causes multiple devices turning on at the same time to increase transient current noise.

To relieve this "same time ON" situation, the device in the [Clock-slave](#page-32-3) role can select clock edge to follow the master. The synchronizer is designed to follow either one of

- 1. a rising edge of the SYNC **input** (SYNC↑), or
- 2. a falling edge of the SYNC **input** (SYNC↓).

<span id="page-34-5"></span>This polarity selection is also done at the timing the  $I^2C$  address is chosen from the  $I^2C$  Address Selection.

#### **SYNC Input Watch Dog Timer**

In case an input signal at the SYNC pin is unstable, the main buck regulation becomes unstable. To avoid this sort of unreliable SYNC input situations, the device monitors frequency of the external clock source at the SYNC **input** pin. This circuit is a sort of watch dog timer (WDT) structure. This WDT circuit is based on the [Table 3](#page-33-3) setting. When the input external clock signal is out of range between Δf<sub>[SYNC\(low\)](#page-8-6)</sub> and Δf<sub>[SYNC\(high\)](#page-8-7)</sub>, a "SYNC WDT Error" event is triggered.

The [Reg01\[5\]](#page-51-9) bit is set logic-H to indicate this error. And the [Reg03\[7\]](#page-52-2) or [Reg03\[6\]](#page-52-3) bit indicates whether the input clock is higher or lower the range.

#### <span id="page-34-2"></span>**SYNC Input Error Hiccup Operation.**

By setting the [Reg09\[2\]](#page-55-3) bit at logic-L, this WDT repeats a "wait" and "retry" cycle, that is so called a "hiccup" operation. At the first time a WDT event happens, the device disables its switching operation for the  $t_{W(HICCUP)}$  $t_{W(HICCUP)}$  $t_{W(HICCUP)}$  of time period, and then the device tries to restart. If its SYNC input signal becomes stable, the main buck regulator continues working as normal; if the SYNC input is still unstable, the devices goes into another disabled state for another  $t_{W(HICClP)}$  period to repeat the hiccup operation.

See [Protection Level 4](#page-47-2) for the execution of this protection.

#### <span id="page-34-1"></span>**SYNC Input Error Latch-off Operation.**

By setting the [Reg09\[2\]](#page-55-3) bit at logic-H, the main-buck regulator latches the OFF status at the first WDT event.

See [Protection Level 3](#page-47-1) for the execution of this protection.



### <span id="page-35-0"></span>**Output Voltage Reference**

<span id="page-35-3"></span>The [ACT41000](https://www.qorvo.com/products/p/ACT41000) integrates a digital-to-analog converter (DAC) for the purpose of generating the reference voltage, used by the [Reference Voltage Input](#page-40-0) block and this DAC output is assigned at the DACOUT pin.



<span id="page-35-1"></span>**Figure 55. Output Voltage Reference**

This DAC converts 11 bit data from [Reg0A\[7:0\]](#page-56-1) and [Reg0B\[2:0\]](#page-57-1) based on [Eq.\(3\).](#page-35-1)

$$
DAC_{CODE}[10:0] = (Reg0A[7:0]), (Reg0B[2:0])
$$
  
 
$$
V_{DACOUT} = 1.5625(mV) \times (DAC_{CODE}[10:0])
$$
 (3)

See [Table 21](#page-56-0) for this bit to voltage conversion table.

Because the device is designed to work with 5 V supply at the V5V pin, so VIN supply close to 4V may not be enough for its full performance even though the device is fully functional.



Λ

As shown in [Table 21,](#page-56-0) even though the I2C block accepts it as a valid data, any value above "0x780" is truncated as "0x780" to avoid an over-voltage condition.

# <span id="page-35-2"></span>**Loading New DACOUT Value**

An attention is needed how to load the  $1^2C$  register value into this DAC block. This is a unique situation in the device  $1^2C$ operation.

Because the 11 bit DACOUT control data are stored in 2 different registers, [Reg0A\[7:0\]](#page-56-1) and [Reg0B\[2:0\],](#page-57-1) an  $I^2C$  host must change these 2 registers one-by-one and there is a timing gap where new target value is half written. This timing gap could be a problem driving the DACOUT into wrong direction. To void this timing gap, there is a special "load command" so to load entire 11 bit without a timing gap.

When an I<sup>2</sup>C host finishes setting new DACOUT target value on both [Reg0A\[7:0\]](#page-56-1) and [Reg0B\[2:0\]](#page-57-1), then the host sets the [Reg05\[1\]](#page-52-4) bit. A logic-H to this bit triggers the DAC block loads new target value as 11 bit data.

The DAC block only loads new target value at a trigger by this "load command" bit.

See [Servo Reference Control](#page-36-1) and [Figure 57](#page-37-0).



### <span id="page-36-0"></span>**Output Current Reference**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) integrates a current output, digital-to-analog converter (iDAC) for the purpose of generating the reference signal, used by the [Programmable Current Limit](#page-42-1) block and this iDAC current output is assigned at the ILIM pin.

The iDAC converts 8 bit data from the [Reg0C\[7:0\]](#page-58-1) bits based on [Eq.\(4\)](#page-36-2).

$$
I_{\mathsf{ILIM}} = 391(nA) \times ((\mathsf{RegOC}[7:0]) + 1) \tag{4}
$$

See [Table 24](#page-58-0) for this bit to current conversion table.

In a typical application, an external programming resistor  $R_{I LIM}$  is connected between the ILIM pin and the ground. The [Programmable Current Limit](#page-42-1) block uses the voltage generated by the  $R_{ILM}$  and the output current from this iDAC block as shown in the [Eq.\(5\)](#page-36-3).

$$
V_{ILIM} = R_{ILIM} \times I_{ILIM}
$$
 (5)

<span id="page-36-3"></span><span id="page-36-2"></span>

**Figure 56. Output Current Reference**

#### <span id="page-36-1"></span>**Servo Reference Control**

For the purpose of smooth, on-the-fly controls of the [Main-buck Regulator](#page-38-0), the device integrates the servo reference control block between the I<sup>2</sup>C registers and the digital-to-analog converters. It controls the [Output Voltage Reference](#page-35-0) and the [Output Current Reference](#page-36-0) blocks.

The [Figure 57](#page-37-0) shows the structure of this servo control. The key components of this servo control are

- 1. two digital comparators, 11 bit one for [Output Voltage Reference](#page-35-0) and 8 bit one for [Output Current Reference](#page-36-0), and
- 2. two up/down counters, 11 bit one for [Output Voltage Reference](#page-35-0) and 8 bit one for [Output Current Reference,](#page-36-0) and
- 3. a servo clock source and a clock divider.

For the servo block, input data comes from the  $I^2C$  registers and the outputs from the up/down counters goes to [Output](#page-35-0) [Voltage Reference](#page-35-0) and [Output Current Reference](#page-36-0). The up/down counters keep incrementing or decrementing its output digital code as long as corresponding digital comparator results are not "A = B" by synchronized to the [Servo Clock Divider.](#page-37-1)

With the servo control, any target value change event to the [Output Voltage Reference](#page-35-0) and/or [Output Current Reference](#page-36-0) are translated into a smooth step-by-step increment or decrement to avoid huge jumps. See [On-the-fly Reference](#page-44-1) [Programming](#page-44-1).

The servo block can handle changes on both the [Output Voltage Reference](#page-35-0) and [Output Current Reference](#page-36-0) in parallel. For example, while in the middle of the [Output Voltage Reference](#page-35-0) servo, new value set for [Output Current Reference](#page-36-0) results in both references in servo, and vice versa.

This servo block is used in the [Main-buck Soft-start](#page-40-2) too. See [Loading New DACOUT Value.](#page-35-2)

# QONVO.

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

<span id="page-37-0"></span>

#### <span id="page-37-1"></span>**Servo Clock Divider**

To adjust the speed of servo transition, there is a clock divider between the servo master clock and the up/down counters. it is control by the [Reg09\[7:6\]](#page-55-4) bits and see [Table 19](#page-55-5) for available options.

### <span id="page-38-0"></span>**Main-buck Regulator**



<span id="page-38-3"></span>The main-buck is the main step-down switching regulator of the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device.

**Figure 58. Main-buck Regulator**

At a very high level, the SW pin (switching) node voltage is filtered by the output LC filter to have the output voltage. Then, the output voltage is fed back to the FB\_VO input to close the regulator control loop.

The main-buck block requires following external components.

- An output LC filter. See [Main-buck LC Output Filter.](#page-64-2)
- A bootstrap capacitor. See [Main-buck Bootstrap Capacitor](#page-64-3).
- A compensation capacitor. See [Main-buck Compensation Network](#page-65-0).
- A current limit programming resistor. See [Programmable Current Limit](#page-42-1).
- <span id="page-38-1"></span>• A current sense register. See [Output Current Sensing.](#page-42-0)

#### **Main-buck Enable Control**

The main-buck regulator is enabled and disabled by this enable control block. From the view point of power sequencing, the input of the main-buck is the [iEN](#page-40-1) signal from this block and the output is the [Main-buck Power-Good](#page-43-0) signal.

#### **Disable.**

When [iEN](#page-40-1) is logic-L, the main-buck is disabled.

The main-buck provides an active discharge function when the [Reg09\[4\]](#page-55-6) bit is logic-H. During the active discharge, the device activates the [Output Discharge Resistor](#page-40-3) to force the output near ground level in shorter time. This feature is useful in applications where the output is expected to start from the (near) ground voltage.

When the [Reg09\[4\]](#page-55-6) bit is logic-L, the main-buck makes the output node high impedance at it disabled condition. Consumption current from load devices discharges the output and, generally, the output voltage value is uncontrolled.

#### **Enable.**

When [iEN](#page-40-1) is logic-H, the main-buck is enabled and it regulates the output as described in following sections.

#### **No Controller to Drive the EN pin.**

The EN pin has an internal pull-up source as shown in the [Figure 59](#page-39-0), so the EN pin becomes logic-H by leaving it **open (connected to nothing)** and the main-buck gets enabled every time the [Control Logic](#page-17-0) comes to the [Bias Ready](#page-17-2) status.

By using an external delay circuit, the device can support an application specific needs in many flexible ways. See [Timing](#page-66-0) [Control between PGBIAS and EN](#page-66-0).

#### <span id="page-38-2"></span>**EN Input Buffer**

The logic input buffer at the EN pin provides a programmable hysteresis capability. As shown in the [Figure 59,](#page-39-0) There are two of 1-µA current sources at the EN pin where the first 1-µA element is always connected working as a constant bias and the second 1-µA element gets connected to the EN pin when its input is logic-H as a hysteresis source.

# **[ACT41000](http://www.qorvo.com/p/ACT41000)**

**Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

<span id="page-39-0"></span>



The [Control Logic](#page-17-0) block operates based on its internal clock and a short Logic-L pulse input at the EN pin may not be captured. To ensure valid Logic-L input, at least t<sub>[LOW\(EN\)](#page-7-8)</sub> of Logic-L period is required.

#### **Additional UVLO by the EN pin.**

A hysteresis voltage generated by the two current sources, in the [Figure 59,](#page-39-0) can be used as a programmable UVLO, in addition to the fixed value [Under-Voltage Lock-Out](#page-24-0) that controls the bias blocks. This additional UVLO only controls the main-buck and the target voltage is programmed higher than  $V_{IT(UVLO)}$  $V_{IT(UVLO)}$  $V_{IT(UVLO)}$ , otherwise the  $V_{IT(UVLO)}$  dominates the control. In the [Eq.\(6\)](#page-39-1), following three calculations are listed.

- 1. the detecting threshold voltage when VIN is rising
- 2. the detecting threshold voltage when VIN is falling
- 3. the hysteresis voltage from "1." and "2."

<span id="page-39-1"></span>
$$
V_{IN,rise} = \left(1 + \frac{R_1}{R_2}\right) V_{IT(EN)} - R_1ip_U
$$
  
\n
$$
V_{IN,fall} = \left(1 + \frac{R_1}{R_2}\right) V_{IT(EN)} - R_1(ip_U + ip_{U2})
$$
  
\n
$$
V_{IN,hysteresis} = R_1 \times ip_{U2}
$$
\n(6)

Based on the [Eq.\(6\)](#page-39-1), some example calculation results are listed in the [Table 5.](#page-39-2)

#### <span id="page-39-2"></span>**Table 5. EN pin Hysteresis Example**





# **I <sup>2</sup>C Enable Bit**

The [Reg05\[0\]](#page-52-5) bit is a second enable signal input to the main-buck. When the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device is controlled by an  $1^2C$  host processor, this host does not need to control the EN pin. This saves one GPIO terminal at the host.

#### <span id="page-40-1"></span>**Internal Enable Signal**

The [Main-buck Regulator](#page-38-0) is controlled by a logic OR operation of 2 input signals

- 1. a logic input signal at the EN pin from the [EN Input Buffer](#page-38-2) block and
- 2. a logic setting bit in the  $I^2C$  register at the [Reg05\[0\]](#page-52-5) bit.

$$
iEN = OR((ENDin), (Reg05[0])) \qquad (7)
$$

throughout this datasheet, call this logic OR operation result ([iEN\)](#page-40-1) as an **iEN** signal that is short for an internal EN. When the iEN signal becomes logic-H, the main-buck start working. When it reaches its target voltage, the device outputs the [Main](#page-43-0)[buck Power-Good](#page-43-0) signal.

# <span id="page-40-3"></span>**Output Discharge Resistor**

The device provides a pull down resistor of the  $R_{DIS}$  $R_{DIS}$  $R_{DIS}$  value, from the FB\_VO pin to the PGND pin.

This  $R_{DIS}$  is activated at two different occasions.

- 1. Active Discharge at Disable See [Main-buck Enable Control.](#page-38-1)
- <span id="page-40-0"></span>2. Active Negative Transition See [Negative Transition with R](#page-44-2)<sub>DIS</sub>.

### **Reference Voltage Input**

The main-buck regulates its output voltage based on the REFIN pin voltage as its reference. In a typical usage, the DACOUT pin, from the [Output Voltage Reference](#page-35-0) block, is connected to the REFIN pin by shorting these adjacent pins on a PCB as shown in the [Figure 55](#page-35-3).

The output voltage, sensed by the FB\_VO pin, is regulated at eight times of the REFIN voltage as shown in the [Eq.\(8\).](#page-40-4) By combined with the [Eq.\(3\),](#page-35-1) the output voltage is controlled by the I<sup>2</sup>C [Table 21](#page-56-0) in 12.5 mV step as shown in the [Eq.\(9\)](#page-40-5). The calculated results from the [Eq.\(9\)](#page-40-5) is found in the [Table 21.](#page-56-0)

<span id="page-40-5"></span><span id="page-40-4"></span>



Even though the I2C block accepts it as a valid data, any value below **0x0F0** sets the output voltage below 3.0 V and, by default, the Under-Voltage Protection (UVP) triggers a fault action. See [Programmable Current Limit](#page-42-1) and [Under-Voltage Protection.](#page-45-0)

### **External Reference Voltage**

It is not necessary to connect the DACOUT and the REFIN pins for the main-buck voltage reference. When a stable and well-regulated reference voltage source is available on a PCB, such external voltage reference can be used in a position of the [Output Voltage Reference](#page-35-0). The main-buck control loop is designed to follow whatever voltage comes into the REFIN pin by following the [Eq.\(8\)](#page-40-4).



When the DACOUT pin is not used to feed the REFIN pin, there is no [Main-buck Soft-start](#page-40-2) function and an external voltage reference driving the REFIN pin needs to ramp up slowly to avoid huge inrush current.

# <span id="page-40-2"></span>**Main-buck Soft-start**

The soft-start (or slow-start) function of the main-buck uses the [Servo Reference Control](#page-36-1) so to avoid inrush current to the output capacitor, at a start-up event.

While the [iEN](#page-40-1) is logic-L, the [iEN](#page-40-1) signal reset the 11 bit up/down counter at the <sub>RESET</sub> in the [Figure 57.](#page-37-0) Simply, when the [iEN](#page-40-1) becomes logic-H, the [iEN](#page-40-1) signal releases the reset and the counter start ramping up to the [DACOUT\[10:0\]](#page-56-0) target.

During this soft-start period, the main-buck forces to use, so called, pulse-skip operation so to achieve smooth ramp up of the output voltage.

#### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

### **Main-buck Soft-start into Pre-biased Output**

The main-buck supports a start-up operation into a pre-biased output so to avoid huge discharge current from the prebiased output capacitor.

As described in [Main-buck Soft-start,](#page-40-2) in a case of normal start-up ("non" pre-biased output), the soft-start function starts from zero target and the main-buck control loop try to follow the REFIN voltage that is rising by the servo. Here, at the inputs of the [Error Amplifier,](#page-41-0) the reference is higher than the feedback.

In a case of pre-biased output without this "pre-bias" support, until its reference voltage comes to the pre-biased output voltage, the feedback is higher than the reference. So a regulator without the "pre-bias" support tries to pull down its prebiased output toward the voltage target its reference points. Usually, this results in a huge reverse current flow from its output capacitor.

The soft-start engine of the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device is designed to do nothing until the REFIN voltage comes to the pre-biased output voltage.

## <span id="page-41-0"></span>**Error Amplifier**

The main-buck has one error amplifier to maintain high feedback loop gain. The feedback input voltage at the FB\_VO pin and the reference input voltage at the REFIN pin are compared by the error amplifier and its error output signal is assigned at the COMP pin.

A compensation network is required between the COMP pin and the ground. See [Figure 58](#page-38-3) and [Main-buck Compensation](#page-65-0) [Network.](#page-65-0)

### **Valley Current Mode Loop Control**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) employs a proprietary valley current mode control to regulate the output voltage. The control maintains its operation at a fixed frequency point for EMI noise sensitive applications. This unique current-mode yields very high loop gain bandwidth and good stability over wide range of its operating conditions.

# **Main-buck Switching Options**

#### **Forced Continuous Current Operation**

The device operates in a forced continuous conduction mode (FCCM). With this FCCM operation, the regulator maintains its switching frequency to meet the  $f_{SW(MAIN)}$  $f_{SW(MAIN)}$  $f_{SW(MAIN)}$  targets. These  $f_{SW(MAIN)}$  parameter ensures that its operation frequency do not interfere with AM radio frequency by staying above the AM band.

#### **Pulse-skip Operation**



This function block is not used in this [ACT41000](https://www.qorvo.com/products/p/ACT41000) device option. This is a placeholder for other device options in this product family. See [Ordering Information.](#page-1-0)

#### <span id="page-41-1"></span>**100% Duty Operation**

When the P[V](#page-6-1)IN pin voltage is close to the target output voltage  $V_{\Omega}$ , the main-buck gets into 100% duty mode by setting the [Reg0B\[7\]](#page-57-2) bit.

Without this 100% duty mode (disabled), the device is designed to output a minimum OFF period at each cycle, even though its internal PWM comparator continuously demands more ON duty. This minimum OFF pulse helps to stay at its target switching frequency but it is not desirable when the input voltage is very close to the output as the output voltage starts dropping.

When the 100% duty mode is enabled, the device stops forcing the minimum OFF pulse and the high-side FET maintains ON for multiple cycles without turning OFF as long as the PWM comparator indicates low feedback voltage. This 100% duty operation helps bringing the output voltage close to the input.

When keeping the high-side FET ON for a long time period, the bootstrap capacitor voltage becomes lower as a highside gate driver consumes power from the bootstrap capacitor. To maintain a proper operation of the high-side FET, the bootstrap capacitor needs to be recharged occasionally. This refresh action happens at every eight cycles. This means that, at a worst case, its operation switching frequency becomes one eighth (1/8 = 12.5%) of the target setting.

The [Reg03\[3\]](#page-52-6) bit is set logic-H to indicate that the regulator is in 100% duty operation. When using this 100% duty operation, consider to increase amount of output capacitance by monitoring the output voltage.

#### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**



Λ

This 100% duty operation lowers its switching frequency and may stay at AM radio frequency band.

#### **Spread-spectrum Operation**

<span id="page-42-4"></span>The main-buck provides a spread-spectrum switching frequency control by setting the [Reg0B\[6\]](#page-57-3) bit.

By activating the spread-spectrum function, the regulator modulates its switching frequency in the range of the f[SPSP\(MAIN\)](#page-8-8) parameter and it repeats this frequency dithering action by the  $N_{SPSP(MAIN)}$  $N_{SPSP(MAIN)}$  $N_{SPSP(MAIN)}$  times of switching period. The spread-spectrum operation improves its EMI performance by lowering noise peaks.



### <span id="page-42-0"></span>**Output Current Sensing**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) provides a current sense (CS) amplifier to monitor its output current,  $I_{\text{OUT}}$ , precisely for the [Programmable](#page-42-1) [Current Limit](#page-42-1) and [Over-Current Protection](#page-45-2) blocks. This CS amp uses the FB\_VO pin and the CSN pin (current sense negative) as its differential inputs and generates a device internal signal,  $V_{CS}$  with a gain of **20**, by following the [Eq.\(10\)](#page-42-2). As shown in [Figure 58,](#page-38-3) the FB\_VO and the CSN pins are monitoring an external current sense resistor  $R_{CS}$ .

<span id="page-42-2"></span>
$$
V_{CS}(V) = (V_{FB\_VO} - V_{CSN}) \times 20
$$
  
= I<sub>OUT</sub> (A) × R<sub>CS</sub> (Ω) × 20 (10)

#### <span id="page-42-1"></span>**Programmable Current Limit**

In this datasheet, following three function names refer to clearly different meanings and behaviors of the device.

#### **Programmable Current Limit**

The programmable current limit **function** is a regulation control of the main-buck output current at a programming target value ([CC](#page-42-1): constant-current operation), within a safe operation area (SOA) of the device. This means a continuous operation at this programmable current limit is safe and supported.

#### **Cycle-by-cycle Current Limit**

The [Cycle-by-cycle Current Limit](#page-44-0) **protection** is a hard limit of the main-buck output current. The threshold of this protection is beyond the design and safe operation area of the device. Repeated events of this protection will degrade or damage the device permanently.

#### **Over-Current Protection**

<span id="page-42-3"></span>The [Over-Current Protection](#page-45-2) (OCP) is a superset of the cycle-by-cycle current limit protection. The OCP is also beyond the design and safe operation area of the device and repeated OCP events will degrade or damage the device permanently.

In addition to the normal voltage regulation (or "CV", constant voltage regulation), the device provides very tightly regulated current limit control (or a constant current "CC" control) to the  $V_{\text{CCMODE}}$  $V_{\text{CCMODE}}$  $V_{\text{CCMODE}}$  target when the [Reg0B\[4\]](#page-57-4) bit is logic-H.

To ensure enough operation headroom, this CC operation gets enabled when the FB\_VO pin input voltage exceeds the  $V_{IT(CC, rise)}$  target. And it gets disabled when the FB\_VO voltage goes below the  $V_{IT(CC, fall)}$  target.



While the output current is low enough, the current limit block does nothing and stays in the normal [CV](#page-42-3) regulation. When the output current increases to hit the target constant current value, this block regulates the output current constant by allowing its output voltage droops. This voltage drop may trips the [Main-buck Power-Good](#page-43-0) or [Under-Voltage Protection](#page-45-0) blocks. Rephrasing above paragraph with equations [Eq.\(4\)](#page-36-2), [Eq.\(5\)](#page-36-3) and [Eq.\(10\)](#page-42-2), the current limit block regulates the output to meet the [Eq.\(11\).](#page-43-1)

<span id="page-43-1"></span>
$$
V_{CS} \leq V_{ILIM}
$$
\n
$$
I_{OUT} \times R_{CS} \times 20 \leq R_{ILIM} \times I_{ILIM}
$$
\n
$$
I_{OUT} \times R_{CS} \times 20 \leq R_{ILIM} \times 391(nA) \times ((Reg0C[7:0]) + 1)
$$
\n
$$
I_{OUT} \leq 391(nA) \times ((Reg0c[7:0]) + 1) \cdot \frac{R_{ILIM}}{20 R_{CS}}
$$
\n(11)

When disabling this programmable current limit function or when programming this current limit higher than 4A, using an additional Schottky diode in parallel with the low-side FET helps better rectification.



The [Eq.\(11\)](#page-43-1) illustrates that the current limit accuracy is a function of  $R_{ILIM}/R_{CS}$  (actually, it's fully proportional). Even though the device provides accurate CS amp and current limit blocks, total accuracy is fully depending on the  $R_{ILIM}$  and  $R_{CS}$  accuracy, tolerance control on an application PCB.

## <span id="page-43-2"></span>**CC / CV Interrupt/Monitor**

The device is designed to switch between the [CV](#page-42-3) and [CC](#page-42-1) seamlessly. And the device can report its status through the  $I^2C$ . For certain applications, a host controller device wants to know the timing of this  $CC \rightleftharpoons CY$  transition. At a transition event, the [Reg01\[7\]](#page-51-10) bit becomes logic-H to generate an interrupt.

When in CC, the [Reg03\[4\]](#page-52-7) bit becomes logic-H. When in CV, the [Reg03\[4\]](#page-52-7) bit becomes logic-L.



The device is optimized to support battery charging type applications with this CC / CV regulation. A sudden transition from a high current CC operation to a CV operation, like a mechanical switch to disconnect a (high current) load, may cause an event of output voltage overshoot.

#### <span id="page-43-0"></span>**Main-buck Power-Good**

The PG pin is an indicator output of the main-buck. The PG is an open-drain type output and it requires a pull-up resistor. See [PGBIAS/PG Pull-up Resistance](#page-65-2) for its value selection.



**Figure 61. PG Block**

When the device is in the [Main-buck ON](#page-17-3) state, this PG pin becomes logic-H and it is logic-L in all the other states. In this statement, the "other states" includes the [Servo](#page-17-4) state. To avoid generating an unstable PG signal, the PG block keeps its output logic-L while the [Servo Reference Control](#page-36-1) is working. Because the [Main-buck Soft-start](#page-40-2) or [On-the-fly Reference](#page-44-1) [Programming](#page-44-1) operation employs the [Servo Reference Control](#page-36-1), the PG pin becomes logic-L during such operation.

八

The PG pin becomes logic-L when executing the [Output Voltage Reference](#page-35-0) servo operation even though the device is in [CC](#page-42-1) regulation. Or it becomes logic-L when executing the [Output Current Reference](#page-36-0) servo in [CV](#page-42-3) regulation. This is because a transition between [CV](#page-42-3) and [CC](#page-42-1) is depending on a load condition and it could happen during a servo period. (The device is just reacting to the load, not actively choosing [CV](#page-42-3) or [CC.](#page-42-1)) To



avoid an inconsistent PG output, the [Servo Reference Control](#page-36-1) blocks the PG pin regardless of voltage or current target changes.

#### **Main-buck Power-Good Detail**

The PG pin indicates the device is in a regulation of either [CV](#page-42-3) or [CC](#page-42-1). When the PG pin is "good", the device provides multiple bits for the detail of this power-good operation through the  $I^2C$ .

The [Reg03\[4\]](#page-52-7) bit indicates whether the device in [CV](#page-42-3) or [CC](#page-42-1).

The [Reg03\[2\]](#page-52-0) bit indicates whether the device in the CV regulation window of the  $V_{IH(VO)}$  $V_{IH(VO)}$  $V_{IH(VO)}$  and  $V_{IL(VO)}$  $V_{IL(VO)}$  $V_{IL(VO)}$  thresholds. The [Reg01\[7\]](#page-51-10) bit indicates a transition between [CV](#page-42-3) or [CC](#page-42-1).

#### **Main-buck Power-Good Delay**

The PG block has a programmable delay circuit at the output stage of the PG pin. The device can insert a certain delay time from the timing of device internal power-good judgement to actual PG pin transition. This programmable delay helps to build a flexible power sequencing design on a PCB.

<span id="page-44-1"></span>The [Reg08\[7:6\]](#page-54-3) bits controls this delay time and see [Table 16](#page-54-4) for available options.

#### **On-the-fly Reference Programming**

By using the [Servo Reference Control](#page-36-1) block, the main-buck supports on-the-fly programming of the [Output Voltage](#page-35-0) [Reference](#page-35-0) and [Output Current Reference.](#page-36-0) That means, through the I<sup>2</sup>C, the main-buck can accept a target value change of these two reference sources while the [iEN](#page-40-1) is logic=H.

<span id="page-44-2"></span>See [Main-buck Power-Good.](#page-43-0)

∧

#### **Negative Transition with R<sub>DIS</sub>**

In the [Output Voltage Reference](#page-35-0) is programmed for a lower target voltage from the current output, it may take long time period to reach to the new target value when very little load current / activities there. To accelerate such light-load negative transition, the device utilizes the [Output Discharge Resistor](#page-40-3) block when the [Reg09\[5\]](#page-55-7) bit is logic-H.

#### <span id="page-44-3"></span>**Main-buck EMI Tune-up**

For the purpose of improving its EMI performance, this main-buck provides programmable switching node slew rate. By changing the [Reg0E\[3:2\]](#page-60-0) bits, an application system designer can balance the tradeoff between its power conversion efficiency and its EMI noise level. By selecting slower transient rate, the noise performance improves; faster transient rate improves the efficiency. See [Table 28](#page-60-1) for the available options.

#### **Output Current Protections**

In this datasheet, following three function names refer to clearly different meanings and behaviors of the device.

#### **Programmable Current Limit**

The [Programmable Current Limit](#page-42-1) **function** is a regulation control of the main-buck output current at a programming target value ([CC](#page-42-1): constant-current operation), within a safe operation area (SOA) of the device. This means a continuous operation at this programmable current limit is safe and supported.

#### **Cycle-by-cycle Current Limit**

The [Cycle-by-cycle Current Limit](#page-44-0) **protection** is a hard limit of the main-buck output current. The threshold of this protection is beyond the design and safe operation area of the device. Repeated events of this protection will degrade or damage the device permanently.

#### **Over-Current Protection**

The [Over-Current Protection](#page-45-2) (OCP) is a superset of the cycle-by-cycle current limit protection. The OCP is also beyond the design and safe operation area of the device and repeated OCP events will degrade or damage the device permanently.

#### <span id="page-44-0"></span>**Cycle-by-cycle Current Limit**

The cycle-by-cycle current limit protection monitors current flow on the integrated high-side and low-side FET devices at every PWM cycle. When the high-side FET current flow exceeds the I<sub>[OCP\(CBC,high\)](#page-6-6)</sub> threshold, the protection forces the



SW pin to the low state (high-side FET: OFF, low-side FET: ON) until the low-side FET current flow comes below the  $I_{OCP(CBC,low)}$  $I_{OCP(CBC,low)}$  $I_{OCP(CBC,low)}$  target. During this protection working, the gate driver logic circuits ignore signals from main regulation control blocks.

A result of the cycle-by-cycle current limit protection looks like a [CC](#page-42-1) operation. And also, continuous cycle-by-cycle operation reports the device in a CC operation by setting the [Reg03\[4\]](#page-52-7) bit to logic-H.

Unlike the [Programmable Current Limit](#page-42-1) operation, this cycle-by-cycle current limit protection is outside of the device safe operating area and the system should not operates the device in a continuous cycle-by-cycle current limit.

#### <span id="page-45-2"></span>**Over-Current Protection**

The over-current protection is a superset of the [Cycle-by-cycle Current Limit](#page-44-0) protection. When the [Cycle-by-cycle Current](#page-44-0) [Limit](#page-44-0) block repeats four (4) consecutive pairs of  $I_{OCP(CBC,high)}$  $I_{OCP(CBC,high)}$  $I_{OCP(CBC,high)}$  and  $I_{OCP(CBC,low)}$  $I_{OCP(CBC,low)}$  $I_{OCP(CBC,low)}$  detections, the device triggers this overcurrent protection.

The [Reg02\[6\]](#page-51-11) bit is set logic-H to indicate this error.

See [Executing Protections](#page-47-3) for the execution of this protection.

Practically, without any board level failure condition, the [Cycle-by-cycle Current Limit](#page-44-0) protection reduces main inductor current flow very effectively within one cycle before observing four times of events. So this over-current protection gets triggered by an event of shorting the output, shorting the SW pin or shorting the coil.

#### <span id="page-45-1"></span>**Over-Voltage Protection**

The over-voltage protection ([OVP](#page-6-8)) monitors and maintains the output voltage at the FB\_VO pin not to exceed the  $V_{\text{OVP}}$ threshold. For any reason, it exceeds the threshold, the main-buck triggers the over-voltage protection. The [Reg02\[5\]](#page-51-12) bit is set logic-H to indicate this error.

<span id="page-45-0"></span>See [Executing Protections](#page-47-3) for the execution of this protection.

#### **Under-Voltage Protection**

The under-voltage protection (UVP) monitors the output voltage at the FB\_VO pin at the  $V_{UVP(CV)}$  $V_{UVP(CV)}$  $V_{UVP(CV)}$  or the  $V_{UVP(CC)}$  $V_{UVP(CC)}$  $V_{UVP(CC)}$  threshold. See [UVP selection.](#page-45-4) For any reason, it falls below the threshold, the device triggers the under-voltage protection. The [Reg02\[4\]](#page-51-13) bit is set logic-H to indicate this error.

<span id="page-45-4"></span>See [Hiccup Operation](#page-45-3), [Latch-off Operation](#page-46-0) and [Executing Protections](#page-47-3) for the execution of this protection.

#### **UVP selection**

To support various application cases, the main-buck provides different UVP threshold options.

When using the [CC](#page-42-1) block, the output voltage is expected to drop when transits from the [CV](#page-42-3) to the [CC](#page-42-1) operation. So the UVP is expected to trigger at lower threshold target for the CC operation. The [Reg0B\[3\]](#page-57-0) bit at logic-L selects  $V_{UVP(C)}$  for this purpose. Setting this bit at logic-H selects  $V_{UVP(CV)}$  $V_{UVP(CV)}$  $V_{UVP(CV)}$  for the CV operation.

In case a wide CC operation range is needed more than the  $V_{UVP(CC)}$  $V_{UVP(CC)}$  $V_{UVP(CC)}$  target, the UVP can be disabled by setting the [Reg09\[3\]](#page-55-0) bit at logic-H. With this [Reg09\[3\]](#page-55-0) bit, the [CC](#page-42-1) block keeps its operation to the full range down to the V<sub>IT(CC fall)</sub> target.



By setting the [Reg09\[3\]](#page-55-0) bit, the UVP protection "action" is disabled at the [Control Logic](#page-17-0) block level regardless of the FB\_VO pin voltage. Still the status indicator bit [Reg02\[4\]](#page-51-13) and its detector circuit is active and an interrupt is generated when the FB\_VO cross the threshold. The [Reg07\[4\]](#page-53-0) mask bit helps this situation if an interrupt is not needed.



By disabling the UVP by the [Reg09\[3\]](#page-55-0) bit, there is no way to detect an event of output short. When a short event happens without the UVP, there are only the [Thermal Protection](#page-30-3) and the [Over-Current Protection](#page-45-2) blocks to protect the device and a risk of damaging the device increases.

#### **Hiccup Operation**

<span id="page-45-3"></span>By setting the [Reg09\[2\]](#page-55-3) bit at logic-L, the main-buck regulator repeats a "wait" and "retry" cycle, that is so called a "hiccup" operation. At the first time the output voltage hits the UVP threshold, the device disables its switching operation for the  $t_{WHICCIIP}$  of time period, and then the device restart the switching. If a cause of the under-voltage condition goes away



while disabled, the main buck regulator keeps working as normal; if the cause is still there, the devices goes into another disabled state for another  $t_{W(HICClP)}$  period to repeat the hiccup operation.

#### See [Protection Level 4](#page-47-2) for the execution of this protection.



When selecting the hiccup option, the device has no way to escape from an endless hiccup loop. A host controller device is expected to take a proper procedure to stop this endless hiccup loop.



When the device is in the hiccup operation, always there is a repeating narrow time window where the output voltage overshoots. This time windows are between almost-end of soft-start operation and a sudden event of releasing hiccup cause(s). During this time window, the device has almost finished a soft-start operation and the target reference voltage is high enough but the device does not judge next round of hiccup yet. So the device starts working at a very high duty cycle to overshoot. The latch-off option is free from this overshoot concern.

#### <span id="page-46-0"></span>**Latch-off Operation**

By setting the [Reg09\[2\]](#page-55-3) bit at logic-H, the main-buck regulator latches the OFF status. See [Protection Level 3](#page-47-1) for the execution of this protection.

# <span id="page-47-3"></span>**Executing Protections**

The [ACT41000](https://www.qorvo.com/products/p/ACT41000) integrates multiple levels of device protections. Each level of protection behavior is explained in following sections in the order of severity.

#### **Protection Level 1**

The level 1 protection is a complete shutdown of the device except very minimum functions.

When following protections are triggered, the device stops its entire function except UVLO and OVLO blocks because the input voltage VIN (and PVIN) is out of acceptable operation range.

See [Recommended Operating Conditions](#page-4-3).

- [Under-Voltage Lock-Out](#page-24-0)
- [Over-Voltage Lock-Out](#page-24-1)

This level 1 protection status continues until both UVLO and OVLO are released.



The OVLO does not protect the device from any potential damage caused by over-voltage events. See [Note of Absolute Maximum Rating](#page-4-1).

## <span id="page-47-0"></span>**Protection Level 2**

The level 2 protection is a whole device reset of the device by executing an auto-restart procedure.

When following protections are triggered, the device executes the [Reset Sequence](#page-47-4) because the device cannot continue its normal operations safely.

- [Mini-buck Over-Current Protection](#page-27-0)
- [Mini-buck Over-Voltage Protection](#page-27-1)
- [Mini-buck Under-Voltage Protection](#page-27-2)
- [AUX LDO Under-Voltage Protection](#page-28-1)
- <span id="page-47-4"></span>• [Hard TSD](#page-31-0)

#### **Reset Sequence**

- 1. Stop the [Mini-buck Regulator](#page-25-0) and [Auxiliary LDO](#page-28-0).
- 2. Start a logic timer of the  $t_{D(REST)}$  reset blanking period.
- <span id="page-47-1"></span>3. Restart the [Mini-buck Regulator](#page-25-0) at the time out of "2." timer.

#### **Protection Level 3**

The level 3 protection is a latch-OFF of the [Main-buck Regulator](#page-38-0) function.

When following protections are triggered, the device turns OFF the [Main-buck Regulator](#page-38-0) and remains OFF until the [iEN](#page-40-1) signal becomes logic-L. This latch-OFF status is just like a device waiting for an enable trigger even though [iEN](#page-40-1) maintains logic-H from the timing of event caused this latch-OFF state.

- [Latch-off Operation](#page-46-0)
- [SYNC Input Error Latch-off Operation](#page-34-1)
- [Over-Voltage Protection](#page-45-1)
- <span id="page-47-2"></span>• [Over-Current Protection](#page-45-2)

#### **Protection Level 4**

The level 4 protection is a temporary disable of the [Main-buck Regulator](#page-38-0) function, with an auto-restart. Or it is so called a "hiccup" operation.

When following protections are triggered, the device turns OFF the [Main-buck Regulator](#page-38-0) for the t<sub>[W\(HICCUP\)](#page-8-3)</sub> period and retry to activate the main-buck. When a cause of protection remains, another disable cycle is repeated for another  $t_{W(HICCUP)}$  $t_{W(HICCUP)}$  $t_{W(HICCUP)}$ period.

- [Hiccup Operation](#page-45-3)
- [SYNC Input Error Hiccup Operation](#page-34-2)
- [Soft TSD](#page-30-0)



# <span id="page-48-0"></span>**Protection R<sub>FREQ</sub>**

In normal conditions, the  $R_{FREG}$  [Protection](#page-33-0) is a short-period transition state. Only when the device cannot validate  $R_{FREG}$ value in the [Recommended R](#page-4-2)<sub>FREQ</sub> Range, due to a wrong PCB assembly, the device repeats this R<sub>FREQ</sub> validation forever. This loop is a sort of dead-lock because the bias block is ready but cannot activate the main-buck due to the unreliable  $R_{\text{FREO}}$ . By repeating this  $R_{\text{FREO}}$  checking loop, the device ensures to keep sending an interrupt of the [Reg01\[4\]](#page-51-8) bit. This protection is only performed before entering the [Bias Ready](#page-17-5) state and it is not continuously monitoring <Rfreq> after passing the [Bias Ready](#page-17-5) state.



# <span id="page-49-0"></span>**I <sup>2</sup>C Registers**

In this section, I<sup>2</sup>C register mappings and bit assignments are explained. Please refer to I<sup>2</sup>[C Interface](#page-18-0) section how to access, how to setup these registers.

#### **Register Address Map**

This is an entire mapping of  $I^2C$  registers on the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device. Here are the meanings of each column in [Table 6](#page-49-1).



⚠

Please contact your local sales representatives for availabilities of different **Factory Programming** default settings. See [Factory Programming Options.](#page-68-0)

In [Table 6](#page-49-1) below, each register address value string is a link to the detailed bit description.

#### <span id="page-49-1"></span>**Table 6. Register Address Map**



### **Register Bit Maps**

Following sub-sections explain bit assignments of each I<sup>2</sup>C register. Here are the meanings of each column in below bit tables.



### **0x00 State-Machine**

The register 0x00 is **Read Only** type. It indicates current position of the state-machine. See [Control Logic.](#page-17-0)

#### <span id="page-50-0"></span>**Table 7. Register 0x00**



#### <span id="page-50-1"></span>**Table 8. State-Machine Bits [3:0]**



<span id="page-50-2"></span> $^{[1]}$  Short transit, not staying loner at this position

<span id="page-50-3"></span> $^{[2]}$  Not in the [Table 1](#page-17-1), see  $R_{\text{FREQ}}$  [Checking Loop](#page-48-0)



#### **0x01: Interrupt #1**

#### **0x02: Interrupt #2**

The registers 0x01 and 0x02 are **Read Only**. These 2 registers indicate cause(s) of the latest interrupt event by setting **1** at corresponding bit(s), so bit(s) of **0** mean nothing happened (normal). In the [Reg01](#page-51-4) and [Reg02](#page-51-5), trigger events setting **1** are described. See [Interrupt Output.](#page-29-2)

Bits in these registers will be automatically cleared by reading the value with an  $I^2C$  command.



This automatic bit-clear action applies if the cause of an interrupt is resolved at the timing of a READ action. For most of the bits in 0x01 and 0x02, the automatic bit-clear happens because these protection events trigger shutdown actions to resolve the error situation.

#### <span id="page-51-4"></span>**Table 9. Register 0x01**

<span id="page-51-10"></span><span id="page-51-9"></span><span id="page-51-8"></span>

#### <span id="page-51-7"></span><span id="page-51-6"></span><span id="page-51-5"></span><span id="page-51-0"></span>**Table 10. Register 0x02**

<span id="page-51-13"></span><span id="page-51-12"></span><span id="page-51-11"></span>

### <span id="page-51-3"></span><span id="page-51-2"></span><span id="page-51-1"></span>**0x03: Status Flag**

The register 0x03 is **Read Only** type. It indicates various status flags from internal circuit blocks.



#### <span id="page-52-8"></span>**Table 11. Register 0x03**

<span id="page-52-7"></span><span id="page-52-6"></span><span id="page-52-3"></span><span id="page-52-2"></span><span id="page-52-1"></span>

#### <span id="page-52-9"></span><span id="page-52-0"></span>**0x04: (Reserved)**

The register 0x04 is reserved for future spins. Nothing is assigned to this register.

#### **0x05: Command**

The register 0x05 is **Read / Write** type. A writing action to this register triggers a certain action at the device.

<span id="page-52-10"></span>



#### <span id="page-52-5"></span><span id="page-52-4"></span>**0x06: Interrupt Mask #1**

#### **0x07: Interrupt Mask #2**

The registers 0x06 and 0x07 are **Read / Write** type. These 2 registers are corresponding to the [Reg01](#page-51-4) and [Reg02](#page-51-5) respectively. Any **1** bit in Reg06 and Reg07 prevents (masks) an interrupt event triggered by the corresponding bit in Reg01

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

and Reg02. For example, Setting the [Reg07\[5\]](#page-53-3) bit makes no interrupt event even though an over-voltage happened at the [Reg02\[5\]](#page-51-12) bit. See [Interrupt Output](#page-29-2).



When the [Reg08\[5\]](#page-54-2) "Mask All" bit is **1**, all [Reg06](#page-53-1) and [Reg07](#page-53-2) bits are overridden to **1 internally** regardless of register values there.

#### <span id="page-53-1"></span>**Table 13. Register 0x06**



#### <span id="page-53-2"></span>**Table 14. Register 0x07**

<span id="page-53-3"></span><span id="page-53-0"></span>

#### **0x08: Configuration byte #1**

The register 0x08 is **Read / Write** type. It configures the device behaviors as described.

#### <span id="page-54-5"></span>**Table 15. Register 0x08**

<span id="page-54-3"></span><span id="page-54-2"></span><span id="page-54-0"></span>

#### <span id="page-54-4"></span>**Table 16. PG Delay [1:0]**



#### <span id="page-54-1"></span>**Table 17. PGBIAS Delay [1:0]**



#### **0x09: Configuration byte #2**

The register 0x09 is **Read / Write** type. It configures the device behaviors as described.

#### <span id="page-55-8"></span>**Table 18. Register 0x09**

<span id="page-55-7"></span><span id="page-55-6"></span><span id="page-55-4"></span><span id="page-55-0"></span>

#### <span id="page-55-5"></span><span id="page-55-3"></span><span id="page-55-2"></span><span id="page-55-1"></span>**Table 19. Servo Clock [1:0]**





### **0x0A: DACOUT Value [10:3]**

The register 0x0A is **Read / Write** type. It programs DACOUT value.

#### <span id="page-56-2"></span>**Table 20. Register 0x0A**

<span id="page-56-1"></span>

#### <span id="page-56-0"></span>**Table 21. DACOUT[10:0]**



<span id="page-56-4"></span><span id="page-56-3"></span>[1] Minimum value of the DACOUT range characterized. <sup>[2]</sup> Maximum value of the DACOUT range characterized.

# **0x0B: Configuration byte #3, DACOUT[2:0]**

The register 0x0B is **Read / Write** type. It configures the device behaviors as described.



#### <span id="page-57-5"></span>**Table 22. Register 0x0B**

<span id="page-57-4"></span><span id="page-57-3"></span><span id="page-57-2"></span><span id="page-57-1"></span><span id="page-57-0"></span>

# QONVO

#### **0x0C: ILIM Value**

The register 0x0C is **Read / Write** type. It programs ILIM value.

#### <span id="page-58-2"></span>**Table 23. Register 0x0C**

<span id="page-58-1"></span>

#### <span id="page-58-0"></span>**Table 24. ILIM[7:0]**



#### **0x0D: AUX LDO Value**

The register 0x0D is **Read / Write** type. It programs AUX LDO value.

#### <span id="page-59-1"></span>**Table 25. Register 0x0D**

<span id="page-59-0"></span>

#### <span id="page-59-2"></span>**Table 26. LDO Voltage[5:0]**



### **0x0E: Configuration byte #4**

The register 0x0E is **Read / Write** type. It configures the device behaviors as described.

#### <span id="page-60-2"></span>**Table 27. Register 0x0E**



#### <span id="page-60-1"></span><span id="page-60-0"></span>**Table 28. Main-buck Gate Driver Strength[1:0]**



### **0x0F: Configuration byte #5**

The register 0x0F is **Read / Write** type. It configures the device behaviors as described.

#### <span id="page-61-7"></span>**Table 29. Register 0x0F**

<span id="page-61-2"></span><span id="page-61-1"></span><span id="page-61-0"></span>

#### <span id="page-61-5"></span><span id="page-61-4"></span><span id="page-61-3"></span>**Table 30. Mini-buck High-side-driver Strength[1:0]**



<span id="page-61-6"></span>**Table 31. Mini-buck Low-side-driver Strength[1:0]**





# **Application Information**

#### <span id="page-62-0"></span>**RF Power Amplifier I<sub>DQ</sub> Detection and Bias Sequence**

Without using an additional current sensing amplifier, the [ACT41000](https://www.qorvo.com/products/p/ACT41000) supports precise drain bias current ( $I_{DQ}$ ) detection of an RF power amplifiers, by using the integrated [Programmable Current Limit](#page-42-1) function.

As an example, the Qorvo<sup>®</sup> [QPA2211](https://www.qorvo.com/products/p/QPA2211) device is selected to illustrate how the [ACT41000](https://www.qorvo.com/products/p/ACT41000) detects the  $I_{DQ}$ . See the [Figure 1.](#page-0-0)

# **The Original [QPA2211](https://www.qorvo.com/products/p/QPA2211) Datasheet Bias Sequence**



# **The [QPA2211](https://www.qorvo.com/products/p/QPA2211) Bias Sequence with [ACT41000](https://www.qorvo.com/products/p/ACT41000)**

<span id="page-62-3"></span><span id="page-62-2"></span><span id="page-62-1"></span>





**Figure 62. Example Schematic: DC-DC Voltage Regulator Industrial-type Application**



**Figure 63. PCB Layout Example**

### **Component Selection**

#### **Mini-buck Components**

#### **Mini-buck Input Capacitors**

Between the VIN pin and the GND5V pin, a good quality, at least, 1 µF of capacitor is required. Please this capacitor as close as the device.



#### <span id="page-64-0"></span>**Mini-buck LC Output Filter**



The mini-buck is not designed to support excessive amount of output capacitance. Large amount of output capacitor(s) may cause failures, like over (in-rush) current. Strongly recommended to follow this design guideline.

The [Mini-buck Regulator](#page-25-0) outputs 5 V self-biasing power at the V5V node. An LC output filter is needed between the SW5V pin and the GND5V pin.

An inductor value of the LC output filter is 47 µH.

(At least) two pieces of output capacitors are recommended. The first high frequency capacitor must be connected very close to the device with the highest priority of all components. The target value of the high frequency capacitor is 0.1 µF. The second main capacitor is recommended to be 10 µF.

#### **AUX LDO Components**

#### <span id="page-64-1"></span>**AUX LDO Output Capacitors**

The [Auxiliary LDO](#page-28-0) needs a good quality output capacitor between the VLDO pin and the ground. This capacitor is recommended to be 1 µF.

#### **Main-buck Components**

#### **Main-buck Input Capacitors**

The [Main-buck Regulator](#page-38-0) has multiple of its power input pins PVIN at 2 edges of the device package. Good quality MLCC input capacitors should be connected between the PVIN and the PGND pins, **at both edges of the package**. Depending on ripple current amplitude and input ripple voltage amplitude, a couple of bulk capacitors may be used in parallel with the good quality MLCC. These bulk capacitors are not necessary to be placed at both edges of the package.

#### <span id="page-64-2"></span>**Main-buck LC Output Filter**



The main-buck is not designed to support excessive or insufficient amount of LC product. Strongly recommended to follow this design guideline.



When in 100% mode operation, the main-buck operates down to one eighth of switching frequency and it requires bigger output capacitance. Strongly recommended to follow this design guideline.

The [Main-buck Regulator](#page-38-0) is a topology of step-down (buck) switching regulator and it requires an LC output filter between the SW node to the ground. This LC filter is a part of control stability design components, it must stay in a certain value range. The [Table 32](#page-64-4) shows a center target value set of the LC filter.

#### <span id="page-64-4"></span>**Table 32. Main-buck LC filter**



#### <span id="page-64-3"></span>**Main-buck Bootstrap Capacitor**

The [Main-buck Regulator](#page-38-0) integrates N-type FET as its high-side switching device. To maintain a gate drive power supply to the high-side N-type FET, a good quality MLCC should be connected between the BOOST pin and the SW pins. The recommended value of this bootstrap capacitor is 0.1 µF.

# **NVO**

### **[ACT41000](http://www.qorvo.com/p/ACT41000) Programmable Voltage, Programmable Current, Low Noise RFPoL Step-Down Voltage Regulator**

#### <span id="page-65-0"></span>**Main-buck Compensation Network**

<span id="page-65-3"></span>The [Main-buck Regulator](#page-38-0) requires a compensation capacitor between the COMP pin and the AGND pin as shown in [Figure](#page-65-3) [64](#page-65-3).



**Figure 64. Main-buck Compensation Capacitor**

For entire frequency range, use 470 pF capacitor as shown in the [Table 33.](#page-65-4)

#### <span id="page-65-4"></span>**Table 33. Main-buck Compensation Capacitor**



#### **Other Components**

#### **RFREQ Resistance**

See [Switching Frequency Selector](#page-32-5).

#### **RILIM Resistance**

<span id="page-65-1"></span>See [Output Current Reference.](#page-36-0)

#### **SCL/SDA Pull-up Resistance**

<span id="page-65-2"></span>See l<sup>2</sup>[C Interface.](#page-18-0)

#### **PGBIAS/PG Pull-up Resistance**

The PGBIAS and PG pins are designed to drive maximum 1 mA of sink current from the open-drain transistors. A pullup resistor at the PGBIAS or the PG pin is required to limit the current into these pins below 1 mA. See [PGBIAS Indicator](#page-29-0) [Output](#page-29-0) and [Main-buck Power-Good](#page-43-0).

The lower end of recommended pull-up resistors range is determined by the current into these pins. In many applications, 0.1 mA of current, that is one tenth of the maximum 1 mA, is more than enough. It is a simple Ohm's law and the recommended minimum pull-up resistor is calculated as in [Eq.\(12\)](#page-65-5).

Note that a pull-up voltage source is an application system dependent.

<span id="page-65-5"></span>
$$
R_{\text{MIN}(PG,PGBIAS)} = \frac{V_{\text{PULL}-UP}}{0.1(\text{mA})}
$$
 (12)



The higher end of recommended pull-up resistors range is determined by the noise immunity. In many applications, as a rule of thumb, a current more than 5 µA is robust enough staying away from noise issues. From here, it is a simple Ohm's law and the recommended maximum pull-up resistor is calculated as in [Eq.\(13\).](#page-66-1) Note that a pull-up voltage source is an application system dependent.

<span id="page-66-1"></span>
$$
R_{MAX(PG,PGBIAS)} = \frac{V_{PULL-UP}}{5(\mu A)}
$$
(13)

#### <span id="page-66-0"></span>**Timing Control between PGBIAS and EN**

By using an RC delay circuit from the PGBIAS output to the EN pin, the device can be programmed to meet application specific timing needs. And, also, a proper delay timing circuit can mask only interrupt signal portion of output from the PGBIAS pin.

The [Figure 65](#page-66-2) is an example of a delay circuit configuration to meet following requirements.

- The EN pin receives only "power-good" signal, an interrupt signal filtered.
- <span id="page-66-2"></span>• The PGBIAS pin maintains both "power-good" and "interrupt" signals.



**Figure 65. Example PGBIAS drives EN with an RC filter**



# **Application Examples**



**Figure 66. Example Diagram: High Brightness LED Driver**

# <span id="page-68-0"></span>**Factory Programming Options**

At a production test before shipping, the [ACT41000](https://www.qorvo.com/products/p/ACT41000) device can have different behavior(s) from the descriptions in this datasheet by burning different configuration ROM bits.

In this section, there's a quick summary of possible configuration options.



Please contact your local sales representatives for an availability of such options and a minimum purchase quantity may apply.

- Main-buck in 0.75 V to 6 V output
- Many of  $I^2C$  register default values
- AUX LDO default value
- Main-buck in a constant-ON (COT) control, instead of current-mode control
- Stronger spread-spectrum for both mini-buck and main-buck
- Different soft-start time of mini-buck
- Lower PG threshold for the V5V pin
- Alternative mini-buck control without using an external inductor



# **Package Outline and Dimensions**







# **Handling Precautions**



# **Solderability**

Compatible with both lead-free (260 °C max. reflow temperature) and tin/lead (245 °C max. reflow temperature) soldering processes.

# **REVISION HISTORY**

