

### **ACT88420**

# Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

#### **BENEFITS and FEATURES**

- Wide Input Voltage Range
  - Vin = 2.7V to 5.5V

### • Complete Integrated Power Solution

- Buck 1: 4A DC/DC Step-Down Regulator with Bypass Function
- Buck 2: 2A DC/DC Step-Down Regulator
- Buck 3: 4A DC/DC Step-Down Regulator Optimized for Low Voltage Output
- Buck 4: 2A DC/DC Step-Down Regulator, can be Configured as 400mA LDO
- LDO1: 400mA LDO or 1A Load Switch
- LDO2: 400mA LDO or Load Switch
- Current Mode Control for Buck1, COT Control for Buck 2, 3, and 4

#### Space Savings

- Fully Integrated
- Works with 0.47µH Inductor
- · Integrated sequencing
- Ultra-low Quiescent Current
- Excellent Efficiency at Very Light Load

#### • Easy System Level Design

- Configurable Sequencing
- Multiple Wake up Triggers with GPIOs
- · Seamless Sequencing of External Supplies
- 8 Programmable GPIOs
- Buck 1 and LDO2 Bypass Mode for 3.3V system level compliance
- LDO1 Bypass Mode with Dedicated Input Pin, Support up to 1A Current

#### • Highly Configurable

- Regulator Operation Mode can be Configured by 3-Level GPIOs status
- Configurable Platform ID with Different Power Up Delay Times
- I2C Interface for Status Reporting and Controllability
- Programmable Reset and Power Good GPIO's
- Flexible Sequencing Options
- Multiple Sleep Modes
- Configurable Power Cycle and ActiveSafe<sup>™</sup> ROM Mode through GPIO
- I<sup>2</sup>C Interface up to 3.4MHz

#### **APPLICATIONS**

- Solid-State Drives (SSD)
- FPGA
- Computer Vision
- · Portable Audio / Video

#### **GENERAL DESCRIPTION**

The ACT88420 PMIC is an integrated ActiveCiPS™ power management integrated circuit. It powers a wide range of processors, including solid-state drive applications, video processors, FPGA's, peripherals, and microcontrollers. The ACT88420 is highly flexible and can be reconfigured via I2C for multiple applications without the need for PCB changes. The low external component count and high configurability significantly speeds time to market. Examples of configurable options include output voltage, startup time, slew rate, system level sequencing, switching frequency, sleep modes, operating modes etc. ACT88420 is programmed at the factory with a default configuration. These settings can be optimized for a specific design through the I2C interface. The ACT88420 is available in several default configuration. Contact the factory for specific default configurations.

The core of the device includes four DC/DC step down converters using integrated power FETs, two low-drop-out regulators (LDO). Buck1 and two LDOs can be configured as a load switch, Buck 4 can be configured as LDO. Buck1 is a peak current mode, fixed frequency DC-DC step down converter that is optimized for output voltage closes to the input voltage. Buck1 switches at either 1.125MHz or 2.25MHz. Buck 2, 3, and 4 use an asynchronous constant on-time, ACOT, control architecture to optimize the load transient response with 0.47uH inductor and smaller output capacitors. The LDOs only require small ceramic capacitors. All outputs are highly configurable via the I<sup>2</sup>C interface.

ACT88420 has 8 configurable GPIOs. These GPIOs can be configured for multiple purposes like enable signal for external regulator, interrupt, PWREN, DVS control, ROM control, etc. In addition, some GPIO support 3 states status that can be used to configure the regulators operation mode, default output voltage, and extra turn of delay times without CMI change.

The ACT88420 PMIC is available in a 2.693 x 2.693 mm 36 ball WLCSP package.



#### TYPICAL APPLICATION DIAGRAM



Figure 1: Typical Application Diagram



#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 2: ACT88420 Block Diagram & Application Schematic



#### ORDERING INFORMATION

| PART NUMBER   | V <sub>OUT1</sub> | V <sub>OUT2</sub> | V <sub>OUT3</sub> | V <sub>OUT3</sub> | V <sub>LDO1</sub> | V <sub>LDO2</sub> | 7-bit I <sup>2</sup> C Ad-<br>dress | Package      |
|---------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------------------------|--------------|
| ACT88420-101T | 2.5V              | 1.2V              | 0.8V              | 1.2V              | LSW<br>(3.3V)     | LDO<br>(1.8V)     | 0x25h                               | 36 pin WLCSP |



Note 1: Standard product options are identified in this table. Contact factory for custom options, minimum order quantity required.

Note 2: "xxx" represents the CMI (Code Matrix Index) option The CMI identifies the IC's default register settings.



### **PIN CONFIGURATION - WLCSP**

|   | 1      | 2      | 3      | 4      | 5      | 6        |
|---|--------|--------|--------|--------|--------|----------|
| А | SW_B1  | SW_B1  | PGND12 | SW_B2  | VIN_B2 | VIN_LDO1 |
| В | VIN_B1 | VIN_B1 | PGND12 | PGND12 | FB_B2  | LDO1     |
| С | GPIO3  | GPIO7  | FB_B1  | AGND   | GPIO6  | LDO2     |
| D | GPIO2  | SCL    | SDA    | GPIO5  | FB_B3  | AVIN     |
| Е | FB_B4  | GPIO8  | GPIO1  | PGND34 | GPIO4  | VIN_B3   |
| F | VIN_B4 | SW_B4  | PGND34 | PGND34 | SW_B3  | SW_B3    |



**Top View (Bumps Down)** 

Figure 3: ACT88420 Pin Configuration - Top View (bumps down) - WLCSP- 36

#### **PIN DESCRIPTIONS**

| Ball (CSP)                                                | NAME   | DESCRIPTION                                                            |
|-----------------------------------------------------------|--------|------------------------------------------------------------------------|
| A3, B3                                                    | PGND12 | Dedicated Power Ground for Buck1 and Buck2 Regulator.                  |
| E4, F3, F4                                                | PGND34 | Dedicated Power Ground for Buck3 and Buck4 Regulators                  |
| A1, A2                                                    | SW_B1  | Switch Pin for Buck 1 Regulator.                                       |
| B1, B2                                                    | VIN_B1 | Dedicated VIN power input for Buck 1 Regulator.                        |
| C3                                                        | FB_B1  | Feedback for Buck 1 Regulator. Connect to the Buck 1 output capacitor. |
| A4                                                        | SW_B2  | Switch Pin for Buck 2 Regulator.                                       |
| A5 VIN_B2 Dedicated VIN power input for Buck 2 Regulator. |        | Dedicated VIN power input for Buck 2 Regulator.                        |
| B5                                                        | FB_B2  | Feedback for Buck 2 Regulator. Connect to the Buck 2 output capacitor. |



| F5, F6 | SW_B3    | Switch Pin for Buck 3 Regulator.                                                                        |
|--------|----------|---------------------------------------------------------------------------------------------------------|
| E6     | VIN_B3   | Dedicated VIN power input for Buck 3 Regulator.                                                         |
| D5     | FB_B3    | Feedback for Buck 3 Regulator. Connect to the Buck 3 output capacitor.                                  |
| F2     | SW_B4    | Switch Pin for Buck 4 Regulator.                                                                        |
| F1     | VIN_B4   | Dedicated VIN power input for Buck 4 Regulator.                                                         |
| E1     | FB_B4    | Feedback for Buck 4 Regulator. Connect to the Buck 4 output capacitor.                                  |
| B6     | LDO1     | Output for LDO1 Regulator (Leave unconnected if LDO is not used and disabled).                          |
| A6     | VIN_LDO1 | Dedicated VIN power input for LDO Regulator.                                                            |
| C6     | LDO2     | Output for LDO2 Regulator (Leave unconnected if LDO is not used and disabled).                          |
| D2     | SCL      | I <sup>2</sup> C Clock Input.                                                                           |
| D3     | SDA      | I <sup>2</sup> C Data Input and Output.                                                                 |
| C4     | AGND     | Analog Ground. Kelvin connects to the other ground pins on the IC.                                      |
| E3     | GPIO1    | Configurable general-purpose input/open drain output.                                                   |
| D1     | GPIO2    | Configurable general-purpose input/open drain output.                                                   |
| C1     | GPIO3    | Configurable general-purpose input/open drain output.                                                   |
| E5     | GPIO4    | Configurable general-purpose input/open drain output.                                                   |
| D4     | GPIO5    | Configurable general-purpose input/open drain output.                                                   |
| C5     | GPIO6    | Configurable general-purpose input/open drain output.                                                   |
| C2     | GPIO7    | Configurable general-purpose input/open drain output.                                                   |
| E2     | GPIO8    | Configurable general-purpose input/open drain output.                                                   |
| D6     | AVIN     | Analog Input supply and power input for LDO2. This is also the pin that is monitored for VIN OV and UV. |



### **ABSOLUTE MAXIMUM RATINGS (NOTE1)**

| PARAMETER                                           | VALUE                 | UNIT |
|-----------------------------------------------------|-----------------------|------|
| All I/O and Power pins except PGND12, PGND34, AGND  | -0.3 to 6             | V    |
| Grounds: Any PGND referenced to AGND                | -0.3 to +0.3          | V    |
| SW_Bx to PGNDx                                      | -1 to VIN_Bx + 1      | V    |
| FB_Bx to PGNDx                                      | -0.3 to AVIN + 0.3    | V    |
| LDOx to AGND                                        | -0.3 to VIN_LDO + 0.3 | V    |
| Junction to Ambient Thermal Resistance, CSP (Note2) | TBD                   | °C/W |
| Operating Junction Temperature                      | -40 to 150            | °C   |
| Storage Temperature                                 | -55 to 150            | °C   |
| HBM ESD (Note3)                                     | 1000                  | V    |
| MSL Rating                                          | 1                     |      |

Note1: Do not exceed these limits to prevent damage to the device. Exposure to absolute maximum rating conditions for long periods may affect device reliability.

Note2: Measured on Qorvo Evaluation Kit

Note3: JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

#### RECOMMENDED OPERATING CONDITIONS

| PARAMETER                                    | TEST CONDITIONS | MIN  | TYP | MAX                         | UNIT |
|----------------------------------------------|-----------------|------|-----|-----------------------------|------|
| AVIN, VIN_B1, VIN_B2, VIN_B3, VIN_B4 (Note1) |                 | 2.7  |     | 5.5                         | V    |
|                                              | LDO Mode        | 1.62 |     | 5.5                         | V    |
| VIN_LDO1                                     | NLSW Mode       | 0.4  | (4  | Min of<br>AVIN-1<br>r 3.6V) | V    |
|                                              | PLSW Mode       | 1.62 |     | AVIN                        | V    |
| Operating Junction Temperature               |                 | -40  |     | 125                         | °C   |

Note1: AVIN must always be the highest input voltage to the IC.



### **DIGITAL I/O ELECTRICAL CHARACTERISTICS**

(AVIN = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                | TEST CONDITIONS                                                                            | MIN  | TYP  | MAX  | UNIT |
|------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|------|
| GPIOs Leakage Current                    | Output = 5V                                                                                |      |      | 1    | μA   |
| GPIOs Output Low (Open Drain)            | IOL = 1mA                                                                                  |      |      | 0.35 | V    |
| GPIOs Input Low (GPIO 2/3/4/5)           |                                                                                            |      |      | 0.35 | ٧    |
| GPIOs Input Low (GPIO 1/6/7/8)           |                                                                                            |      |      | 0.55 | V    |
| GPIOs Input High (All GPIOs)             |                                                                                            | 1.25 |      |      | V    |
| GPIO 3-State Low (GPIO 2/3/4/5)          |                                                                                            |      |      | 0.15 | V    |
| GPIOs 3-State High (GPIO 2/3/4/5)        |                                                                                            | 1.65 |      |      | V    |
| GPIOs Delay Times                        |                                                                                            |      | 0    |      |      |
|                                          |                                                                                            |      | 0.25 |      |      |
|                                          |                                                                                            |      | 0.5  |      |      |
|                                          |                                                                                            |      | 0.75 |      |      |
|                                          |                                                                                            |      | 1    |      | ms   |
|                                          |                                                                                            |      | 2    |      |      |
|                                          |                                                                                            |      | 4    |      |      |
|                                          |                                                                                            |      | 8    |      |      |
| GPIOs Deglitch Time (GPIO 1/2/3/4/5/6/7) |                                                                                            | 10   |      | 40   | μs   |
| GPIOs Deglitch Time (GPIO 8)             |                                                                                            | 1    |      | 40   | μs   |
| Minimum PWRDIS High Time                 | For GPIO that configured for PWRDIS. If PWRDIS < 100ms, NVM of Master tile is not reloaded |      | 100  |      | ms   |



### **PWRSYSTEM CONTROL ELECTRICAL CHARACTERISTICS**

(AVIN = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                                                                                                                    | TEST CONDITIONS                                                                              | MIN   | TYP       | MAX                                                                    | UNIT |
|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----------|------------------------------------------------------------------------|------|
| Supply Inputs Voltage Range: VIN_B1 referenced to PGND12 VIN_B2 referenced to PGND13 VIN_B3 referenced to PGND34 VIN_B4 referenced to PGND34 |                                                                                              | 2.7   |           | 5.5                                                                    | V    |
|                                                                                                                                              | LDO Mode                                                                                     | 1.62  |           | 5.5                                                                    |      |
| VIN_LDO1 referenced to AGND                                                                                                                  | NLSW Mode                                                                                    | 0.4   |           | Min of<br>(AVIN-1<br>or 3.6V)                                          | V    |
|                                                                                                                                              | PLSW Mode                                                                                    | 1.62  |           | AVIN                                                                   |      |
| LIVI O Threehold Falling (Nate 4)                                                                                                            | VIN_LVL=0                                                                                    | 2.5   | 2.6       | 2.7                                                                    | V    |
| UVLO Threshold Falling (Note 1)                                                                                                              | VIN_LVL=1                                                                                    | 3.35  | 3.5       | 3.65                                                                   | V    |
| III// O Lhystorogia (Note 1)                                                                                                                 | VIN_LVL=0                                                                                    | 50    | 100       | 150                                                                    | mV   |
| UVLO Hysteresis (Note 1)                                                                                                                     | VIN_LVL=1                                                                                    | 250   | 300       | 350                                                                    | mV   |
| OV Threshold Rising – VIN_OV (Note 1)                                                                                                        | From 3.7V to 5.8V with 0.3V steps. See details in VIN_OV table                               | -3.5  | SET POINT | 3.5                                                                    | %    |
| OV Hysteresis (Note 1)                                                                                                                       |                                                                                              | 100   | 200       | 300                                                                    | mV   |
| POK OV Interrupt Threshold Rising                                                                                                            | From 3.5V to 5.6V with 0.3V steps. See details on POK_OV table                               | -3.5  | SET POINT | 3.5                                                                    | %    |
| POK OV Interrupt Threshold Hysteresis                                                                                                        |                                                                                              | 100   | 200       | 300                                                                    | mV   |
| POK Deglitch Time OV or UV                                                                                                                   |                                                                                              |       | 5         |                                                                        | μs   |
|                                                                                                                                              | All Regulators Disabled I2C is always available                                              |       | 12.5      |                                                                        | μA   |
|                                                                                                                                              | Buck 3 is on, other Regulators Disabled                                                      |       | 61        |                                                                        | μA   |
|                                                                                                                                              | Buck 3 and Buck 4 (Buck mode) are on, other Regulators Disabled                              |       | 78        |                                                                        | μΑ   |
|                                                                                                                                              | Buck 3 and Buck 4 (LDO mode, ULPM) are on, other Regulators Disabled                         |       | 66        |                                                                        | μΑ   |
| Operating Supply Current                                                                                                                     | Buck 3, LDO1(LDO mode, ULPM), and LDO2 (in LDO mode, ULPM) are on, other Regulators Disabled |       | 74        |                                                                        | μA   |
|                                                                                                                                              | Buck 3, Buck 4 (Buck mode), and LDO2 (in LSW mode) are on, other Regulators Disabled         |       | 82        |                                                                        | μA   |
|                                                                                                                                              | Buck 3, Buck 4 (Buck), and LDO2 (in LDO mode, ULPM) are on, other Regulators Disabled        |       | 86        |                                                                        | μA   |
|                                                                                                                                              | All Regulators Enabled – No load (not in ultra-low power mode)                               |       | 250       | 5.5  Min of (AVIN-1 or 3.6V)  AVIN  2.7  3.65  150  350  3.5  300  3.5 | μA   |
| System Monitor (SYSMON) Programma-<br>ble Range – Falling Threshold                                                                          | In 25mV steps                                                                                | 2.725 |           | 3.1                                                                    | V    |
| System Monitor (SYSMON) Accuracy                                                                                                             |                                                                                              | -2.5  | SET POINT | 2.5                                                                    | %    |



| System Monitor (SYSMON) Hysteresis                               |                                                                                                                                                                          | 50                                            |      | mV |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|----|
| System Warning (SYSWARN) Programmable Range–Falling Threshold    | In 25mV steps                                                                                                                                                            | 2.775                                         | 3.15 | V  |
| System Warning (SYSWARN) Accuracy                                | In 25mV steps                                                                                                                                                            | -2.5 SET POINT                                | 2.5  | %  |
| System Monitor (SYSWARN) Hysteresis                              |                                                                                                                                                                          | 50                                            |      | mV |
| VIN Deglitch Time UV                                             | Falling, enter UV                                                                                                                                                        | 5                                             |      | μs |
| VIN Deglitch Time UV                                             | Rising, exit UV                                                                                                                                                          | 100                                           |      | μs |
| VIN UV Analog Debounce Time                                      | Rising                                                                                                                                                                   | 5                                             |      | μs |
| VIN Deglitch Time OV                                             | Rising, enter OV                                                                                                                                                         | 5                                             |      | μs |
| VIN Deglitch Time OV                                             | Falling, exit OV                                                                                                                                                         | 200                                           |      | μs |
| VIN OV Analog Debounce Time                                      | Falling                                                                                                                                                                  | 10                                            |      | μs |
| Thermal Shutdown Temperature TSD_SHUTDWN                         | Temperature rising                                                                                                                                                       | 155                                           |      | °C |
| Thermal Shutdown Hysteresis                                      |                                                                                                                                                                          | 30                                            |      | °C |
| Load GPIO Configuration to Internal RAM                          | Start from VIN > UVLO                                                                                                                                                    | 500                                           |      | μs |
| Startup Delay after initial AVIN                                 | Time from AVIN > UVLO threshold to start of first regulator turning On. (zero turn on delay setting)                                                                     | 1000                                          | 1500 | μs |
| Thermal Interrupt Threshold, TSD_ALERT                           | Temperature rising - Referenced to TSD_SHUTDWN                                                                                                                           | TSD_SHUTDWN<br>- 30                           |      | °C |
| Thermal Interrupt Hysteresis                                     |                                                                                                                                                                          | 20                                            |      | °C |
| Transition time from Deep Sleep (DPSLP)<br>State to Active State | Time from PWREN pin low to high transition to time when the first regulator turns ON (Start to ramp up) with minimum turn on delay configuration.                        | 100                                           | 500  | μs |
|                                                                  | Using I <sup>2</sup> C                                                                                                                                                   | 100                                           |      | μs |
| Transition time from Sleep State (SLEEP) to Active State         | Time from I <sup>2</sup> C command to clear sleep<br>mode to time when the first regulator<br>turns ON (Start to ramp up) with mini-<br>mum turn on delay configuration. | 100                                           |      | μs |
| Time to first power rail turn off                                | Time from turn Off command to when the first power rail turns off with minimum turn off delay configuration                                                              | 100                                           |      | μs |
| OC/OV/UV Retry Time                                              |                                                                                                                                                                          | 200                                           |      | ms |
| Startup Delay Programmable Range                                 | ONDLY=000<br>ONDLY=001<br>ONDLY=010<br>ONDLY=011<br>ONDLY=100<br>ONDLY=101<br>ONDLY=110<br>ONDLY=111                                                                     | Minimum<br>0.25<br>0.5<br>0.75<br>1<br>2<br>4 |      | ms |



| Turn Off Delay Programmable Range | OFFDLY=000 OFFDLY=001 OFFDLY=010 OFFDLY=110 OFFDLY=101 OFFDLY=110 OFFDLY=111                                | Minimum 0.25 0.5 0.75 1 2 4                   | ms |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----|
| nRESET Programmable Range         | TRST_DLY=000 TRST_DLY=001 TRST_DLY=010 TRST_DLY=011 TRST_DLY=100 TRST_DLY=101 TRST_DLY=110 TRST_DLY=111     | 0.5<br>1<br>2<br>4<br>8<br>16<br>32<br>64     | ms |
| GPIOs Delay Programmable Range    | IOx_DLY=000 IOx_DLY=001 IOx_DLY=010 IOx_DLY=011 IOx_DLY=100 IOx_DLY=101 IOx_DLY=110 IOx_DLY=110 IOx_DLY=111 | Minimum<br>0.25<br>0.5<br>0.75<br>1<br>2<br>4 | ms |

Note1: All Under-voltage Lockout, Overvoltage measurements are referenced between AVIN and AGND pin.



### **BUCK1 ELECTRICAL CHARACTERISTICS, REGULATOR:**

(VIN\_B1 = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                                         | CONDITIONS                                                                                                                         | MIN  | TYP                                                                                                                                      | MAX   | UNIT              |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|
| Operating Voltage Range                                           |                                                                                                                                    | 2.7  |                                                                                                                                          | 5.5   | V                 |
| Output Voltage Range                                              | Configured for 25mV steps                                                                                                          | 0.6  |                                                                                                                                          | 3.775 | V                 |
| Maximum Output Current (Note1)                                    |                                                                                                                                    | 4    |                                                                                                                                          |       | Α                 |
| Maximum Operation Duty Cycle                                      |                                                                                                                                    | 99   |                                                                                                                                          |       | %                 |
|                                                                   | Low Power Mode Enabled<br>Regulator Only, non-switching – V <sub>FB</sub> =103*V <sub>SET</sub>                                    |      | 50                                                                                                                                       |       | μΑ                |
| Supply Current, Standby                                           | ULPM Mode Enabled<br>Regulator Only, non-switching – V <sub>FB</sub> =103*V <sub>SET</sub> ,<br>IC is in SLEEP or DEEP SLEEP Mode. |      | 10                                                                                                                                       |       | μA                |
| Committee Committee Characteristics                               | Regulator Disabled (Note2)                                                                                                         |      | 50  10  0.1  1 1  0.1  7.5  VNOM  1  VNOM  1.5  VNOM  1.5  0.05  0.05  0.05  93  96  3  110  113  3  2.25  2.4  1.125  1.2  250  500  40 | μA    |                   |
| Supply Current, Shutdown                                          | Regulator Disabled                                                                                                                 |      | 0.1                                                                                                                                      | 7.5   | uA                |
| Output Voltage Accuracy – PWM (Note2)                             | Default output voltage +/- 200mV, IouT = 2A                                                                                        | -1   | V <sub>NOM</sub>                                                                                                                         | 1     | %                 |
| Output Voltage Accuracy – PWM                                     | Default output voltage +/- 200mV, I <sub>OUT</sub> = 2A                                                                            | -1.5 | V <sub>NOM</sub>                                                                                                                         | 1.5   | %                 |
| Output Voltage Accuracy – PFM (Note2)                             | Default output voltage, IouT = 1mA, Average Ripple Voltage                                                                         | -1   | $V_{NOM}$                                                                                                                                | 1     | %                 |
| Output Voltage Accuracy – PFM                                     | Default output voltage, I <sub>OUT</sub> = 1mA, Average<br>Ripple Voltage                                                          | -1.5 | $V_{NOM}$                                                                                                                                | 1.5   | %                 |
| Line Regulation                                                   | Default output voltage, $V_{\text{IN\_B2}}$ = 3.3V to 5.5V, CCM mode                                                               |      | 0.05                                                                                                                                     |       | %/V               |
| Load Regulation                                                   | Default output voltage, CCM Mode                                                                                                   |      | 0.05                                                                                                                                     |       | %/A               |
| Power Good Threshold                                              | Vout_B1 Rising                                                                                                                     | 90   | 93                                                                                                                                       | 96    | %V <sub>NOM</sub> |
| Power Good Hysteresis                                             | Vout_B1 Falling                                                                                                                    |      | 3                                                                                                                                        |       | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold                                       | Vout_B1 Rising                                                                                                                     | 107  | 110                                                                                                                                      | 113   | %V <sub>NOM</sub> |
| Overvoltage Fault Hysteresis                                      | V <sub>OUT_B1</sub> Falling                                                                                                        |      | 3                                                                                                                                        |       | %V <sub>NOM</sub> |
| 0 % 1 %                                                           |                                                                                                                                    | 2.00 | 2.25                                                                                                                                     | 2.4   | MHz               |
| Switching Frequency                                               |                                                                                                                                    | 1.00 | 1.125                                                                                                                                    | 1.2   | MHz               |
| Soft-Start Period – Programmable                                  | 10% to 90% V <sub>NOM</sub>                                                                                                        |      |                                                                                                                                          |       | μs                |
| Soft-Start Period                                                 | Variation from set point                                                                                                           | -40  |                                                                                                                                          | 40    | %                 |
| Internal High Side Peak Current<br>Limit (Cycle-by-Cycle) ILIMSET | B1_ILIMSET=00<br>B1_ILIMSET=01<br>B1_ILIMSET=10<br>B1_ILIMSET=11                                                                   |      | 4.0<br>5.0<br>6.2<br>7.8                                                                                                                 |       | А                 |
| Internal High Side Peak Current                                   | At default ILIMSET                                                                                                                 | -25  | ILIMSET                                                                                                                                  | 25    | %                 |
| Limit (Cycle-by-Cycle) Tolerance                                  | At other set points                                                                                                                | -30  | ILIMSET                                                                                                                                  | 30    |                   |
| Internal High Side Peak Current<br>Limit, Shutdown Level          | Above ILIMSET = all settings                                                                                                       | 10   | 25                                                                                                                                       | 40    | %                 |



| Low Side Peak Current Limit (Cycle-by-Cycle) ILIMSET (Note3) | B1_ILIMSET=00<br>B1_ILIMSET=01<br>B1_ILIMSET=10<br>B1_ILIMSET=11                        | 5.0<br>6.2<br>7.8<br>10                | А    |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------|------|
| PMOS On-Resistance                                           | Isw = -1A, VIN_B1 = 3.3V                                                                | 30                                     | mΩ   |
| NMOS On-Resistance                                           | Isw = 1A, VIN_B1 = 3.3V                                                                 | 40                                     | mΩ   |
|                                                              | V <sub>IN_B1</sub> = 5V, V <sub>SW</sub> = 5V (Note2)                                   | 0.1 1                                  | μA   |
| SW Leakage Current – NMOS                                    | V <sub>IN_B1</sub> = 5V, V <sub>SW</sub> = 5V                                           | 0.1 1.5                                | uA   |
| 0W1 1 0 1 PM00                                               | V <sub>IN_B1</sub> = 5V, V <sub>SW</sub> = 0V (Note2)                                   | 0.1 2.5                                | μΑ   |
| SW Leakage Current – PMOS                                    | V <sub>IN_B1</sub> = 5V, V <sub>SW</sub> = 0V                                           | 0.1 9.0                                | uA   |
| Switching Rise / Fall Times                                  | V <sub>IN_B1</sub> = 5V<br>B1_DRVADJ=00<br>B1_DRVADJ=01<br>B1_DRVADJ=10<br>B1_DRVADJ=11 | 2.2/2<br>1.9/1.9<br>1.7/1.8<br>1.6/1.7 | ns   |
| Output Pull Down Resistance                                  | Enabled when regulator disabled                                                         | 4.4                                    | Ohms |

Note1: There are two balls for VIN\_B1 and SW\_B1 which is good for 4A average lifetime rating at 105 deg C junction.

Note2: T<sub>A</sub> = +25°C
Note3: LSILIM is used for current run-away protection. It is only enabled when the top FET on-time is less than 120ns.



### **BUCK1 ELECTRICAL CHARACTERISTICS, REGULATOR: – BYPASS MODE OPTION**

(VIN\_B1 = 3.3V,  $T_i$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                     | CONDITIONS                                                | MIN  | TYP | MAX  | UNIT  |
|-----------------------------------------------|-----------------------------------------------------------|------|-----|------|-------|
| Bypass Mode                                   |                                                           |      |     |      |       |
| Input Voltage Range for By-Pass<br>Mode       |                                                           | 2.7  | 3.3 | 3.7  | V     |
| PMOS On-Resistance                            | Isw = -1A, VIN = 3.3V                                     |      | 30  |      | mΩ    |
| Internal PMOS Current Detection               | Triggers Interrupt on IRQ Pin                             | 1.55 | 2.7 | 3.76 | А     |
| Internal PMOS Current Detection Deglitch Time |                                                           |      | 10  |      | μs    |
| Internal PMOS Current Shutdown (Note1)        | Shuts down after deglitch time and stays off for Off Time | 3.4  | 4.9 | 6.7  | Α     |
| Internal PMOS Current Shutdown Deglitch Time  |                                                           |      | 10  |      | μs    |
| Internal PMOS Current Shutdown Off time       |                                                           |      | 14  |      | ms    |
| Internal PMOS Softstart                       | Only used with 3.3V Input                                 |      | 6.6 |      | mV/us |
| Overvoltage Protection Threshold              |                                                           |      | 3.8 |      | V     |
| OV Deglitch Time                              |                                                           |      | 45  |      | μs    |

Note1: There are two balls for VIN\_B1 and SW\_B1 which is good for 4A average lifetime rating at 105 deg C junction.



### **BUCK2 ELECTRICAL CHARACTERISTICS, REGULATORS:**

(VIN\_B2 = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                                         | CONDITIONS                                                                                                        | MIN | TYP                                                | MAX  | UNIT              |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|------|-------------------|
| Operating Voltage Range                                           |                                                                                                                   | 2.7 |                                                    | 5.5  | V                 |
| Output Voltage Range                                              | Configured for 10mV steps                                                                                         | 0.6 |                                                    | 1.87 | V                 |
| Maximum Output Current (Note1)                                    |                                                                                                                   | 2   |                                                    |      | А                 |
| Supply Current Standby                                            | Ultra Low Power Mode Enabled,<br>Regulator Current Only, non-switching<br>– V <sub>FB</sub> =103*V <sub>SET</sub> |     | 11.5                                               |      | μА                |
| Supply Current, Standby                                           | Low Power Mode Enabled,<br>Regulator Current Only, non-switching<br>- V <sub>FB</sub> =103*V <sub>SET</sub>       |     | 42                                                 |      | μA                |
| Cupply Current Chutdown                                           | Regulator Disabled (Note2)                                                                                        |     | 0.1                                                | 1    | μA                |
| Supply Current, Shutdown                                          | Regulator Disabled                                                                                                |     | 0.1                                                | 4.5  | μΑ                |
| Output Voltage Accuracy – CCM (Note2)                             | Default output voltage +/-200mV, I <sub>OUT</sub> = 1A                                                            | -1  | V <sub>NOM</sub>                                   | 1    | %                 |
| Output Voltage Accuracy – CCM                                     | Default output voltage +/-200mV, I <sub>OUT</sub> = 1A                                                            | -2  | V <sub>NOM</sub>                                   | 2    | %                 |
| Output Voltage Accuracy – DCM (Note2)                             | Default output voltage, Iout = 1mA,<br>Average Ripple Voltage                                                     | -1  | V <sub>NOM</sub> + 3%                              | 1    | %                 |
| Output Voltage Accuracy – DCM                                     | Default output voltage, IouT = 1mA,<br>Average Ripple Voltage                                                     | -2  | V <sub>NOM</sub> + 3%                              | 2    | %                 |
| Line Regulation                                                   | Default output voltage, $V_{IN\_B3} = 3.3V$ to 5.5V, CCM mode                                                     |     | 0.05                                               |      | %/V               |
| Load Regulation                                                   | Default output voltage, CCM Mode                                                                                  |     | 0.05                                               |      | %/A               |
| Power Good Threshold                                              | V <sub>OUT_B2</sub> Rising                                                                                        | 92  | 94                                                 | 96   | %V <sub>NОМ</sub> |
| Power Good Hysteresis                                             | V <sub>OUT_B2</sub> Falling                                                                                       |     | 4                                                  |      | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold                                       | V <sub>OUT_B2</sub> Rising                                                                                        | 111 | 114                                                | 117  | %V <sub>NОМ</sub> |
| Overvoltage Fault Hysteresis                                      | V <sub>OUT_B2</sub> Falling                                                                                       |     | 4                                                  |      | %V <sub>пом</sub> |
| Emulated Switching Frequency                                      | FSET=00<br>FSET=01<br>FSET=10<br>FSET=11                                                                          |     | 1.5<br>2.0<br>2.5<br>3.3                           |      | MHz               |
| Soft-Start Period – Programmable<br>Range                         | 10% to 90% V <sub>NOM</sub>                                                                                       |     | 50<br>75<br>100<br>150<br>200<br>250<br>500<br>350 |      | μѕ                |
| Soft-Start Period                                                 | Variation from set point                                                                                          | -40 |                                                    | 40   | %                 |
| Internal High Side Peak Current<br>Limit (Cycle-by-Cycle) ILIMSET | B2_ILIMSET=0<br>B2_ILIMSET=1                                                                                      |     | 2.5<br>4.0                                         |      | Α                 |
| Internal High Side Peak Current                                   | At default ILIMSET                                                                                                | -15 | ILIMSET                                            | 15   | %                 |
| Limit (Cycle-by-Cycle) Tolerance                                  | At other set points                                                                                               | -20 | ILIMSET                                            | 20   | %                 |



| Low Side Peak Current Limit (Cycle-by-Cycle) ILIMSET (Note3) | B2_ILIMSET=0<br>B2_ILIMSET=1                                                            | 3<br>4.8                                 | А    |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|------|
| PMOS On-Resistance                                           | Isw = -500mA, VIN_B2 = 3.3V                                                             | 75                                       | mΩ   |
| NMOS On-Resistance                                           | Isw = 500mA, VIN_B2 = 3.3V                                                              | 40                                       | mΩ   |
| CW/Leekers Current NMOC                                      | V <sub>IN_B2</sub> = 5V, V <sub>SW</sub> = 5V (Note2)                                   | 0.1 1                                    | μA   |
| SW Leakage Current – NMOS                                    | V <sub>IN_B2</sub> = 5V, V <sub>SW</sub> = 5V                                           | 0.1 2.5                                  | μA   |
| CW/Leekers Current DMCC                                      | V <sub>IN_B2</sub> = 5V, V <sub>SW</sub> = 0V (Note2)                                   | 0.1 1                                    | μA   |
| SW Leakage Current – PMOS                                    | V <sub>IN_B2</sub> = 5V, V <sub>SW</sub> = 0V                                           | 0.1 7                                    | μA   |
| Switching Rise / Fall Times                                  | V <sub>IN_B2</sub> = 5V<br>B2_DRVADJ=00<br>B2_DRVADJ=01<br>B2_DRVADJ=10<br>B2_DRVADJ=11 | 1.2/1.3<br>1.1/1.2<br>1.0/1.1<br>0.9/1.0 | ns   |
| Output Pull Down Resistance                                  | Enabled when regulator disabled                                                         | 9.40                                     | Ohms |

Note1: There is one ball for VIN\_B2 and SW\_B2 which is good for 2A average lifetime rating at 105 deg C junction.

Note2:  $T_A = +25^{\circ}$ C
Note3: LSILIM is used for current run-away protection. It is only enabled when the top FET on-time is less than 120ns.



### **BUCK3 ELECTRICAL CHARACTERISTICS, REGULATORS:**

(VIN\_B3 = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                                         | CONDITIONS                                                                                                        | MIN | TYP                                                | MAX  | UNIT              |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|------|-------------------|
| Operating Voltage Range                                           |                                                                                                                   | 2.7 |                                                    | 5.5  | V                 |
| Output Voltage Range                                              | Configured for 10mV steps                                                                                         | 0.5 |                                                    | 1.77 | V                 |
| Maximum Output Current (Note1)                                    |                                                                                                                   | 4   |                                                    |      | А                 |
| Supply Current, Standby                                           | Ultra-Low Power Mode Enabled,<br>Regulator Current Only, non-switching –<br>V <sub>FB</sub> =103*V <sub>SET</sub> |     | 11.5                                               |      | μA                |
| опрру синен, зтанцру                                              | Low Power Mode Enabled,<br>Regulator Current Only, non-switching –<br>V <sub>FB</sub> =103*V <sub>SET</sub>       |     | 42                                                 |      | μА                |
| Supply Current, Shutdown                                          | Regulator Disabled (Note2)                                                                                        |     | 0.1                                                | 1    | μΑ                |
| Supply Current, Shutdown                                          | Regulator Disabled                                                                                                |     | 0.1                                                | 5.5  | μΑ                |
| Output Voltage Accuracy –<br>CCM (Note2)                          | Default output voltage +/- 200mV, louт = 1A                                                                       | -1  | V <sub>NOM</sub>                                   | 1    | %                 |
| Output Voltage Accuracy – CCM                                     | Default output voltage +/- 200mV, louт = 1A                                                                       | -2  | $V_{NOM}$                                          | 2    | %                 |
| Output Voltage Accuracy – DCM(Note2)                              | Default output voltage, I <sub>OUT</sub> = 1mA,<br>Average Ripple Voltage                                         | -1  | V <sub>NOM</sub> + 3%                              | 1    | %                 |
| Output Voltage Accuracy –<br>DCM                                  | Default output voltage, I <sub>OUT</sub> = 1mA,<br>Average Ripple Voltage, Low Power Mode<br>Enabled              | -2  | V <sub>NOM</sub> + 3%                              | 2    | %                 |
| Line Regulation                                                   | Default output voltage, V <sub>IN_B3</sub> = 3.3V to 5.5V, CCM mode                                               |     | 0.05                                               |      | %/V               |
| Load Regulation                                                   | Default output voltage, CCM Mode                                                                                  |     | 0.05                                               |      | %/A               |
| Power Good Threshold                                              | Vout_B3 Rising                                                                                                    | 92  | 94                                                 | 96   | %V <sub>NOM</sub> |
| Power Good Hysteresis                                             | V <sub>OUT_B3</sub> Falling                                                                                       |     | 4                                                  |      | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold                                       | V <sub>OUT_B3</sub> Rising                                                                                        | 111 | 114                                                | 117  | %V <sub>NOM</sub> |
| Overvoltage Fault Hysteresis                                      | V <sub>OUT_B3</sub> Falling                                                                                       |     | 4                                                  |      | %V <sub>NOM</sub> |
| Emulated Switching Frequency                                      | FSET=00<br>FSET=01<br>FSET=10<br>FSET=11                                                                          |     | 1.5<br>2.0<br>2.5<br>3.3                           |      | MHz               |
| Soft-Start Period – Programma-<br>ble                             | 10% to 90% V <sub>NOM</sub>                                                                                       |     | 50<br>75<br>100<br>150<br>200<br>250<br>500<br>350 |      | μs                |
| Soft-Start Period                                                 | Variation from set point                                                                                          | -40 |                                                    | 40   | %                 |
| Internal High Side Peak Current<br>Limit (Cycle-by-Cycle) ILIMSET | B3_ILIMSET=00<br>B3_ILIMSET=01<br>B3_ILIMSET=10<br>B3_ILIMSET=11                                                  |     | 4.0<br>5.0<br>6.2<br>7.8                           |      | А                 |



| Internal High Side Peak Current                                    | At default ILIMSET                                                                      | -15 | ILIMSET                                  | 15  | %     |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------------------------------------------|-----|-------|
| Limit (Cycle-by-Cycle) Toler-<br>ance                              | At other set points                                                                     | -20 | ILIMSET                                  | 20  | %     |
| Low Side Peak Current Limit<br>(Cycle-by-Cycle) ILIMSET<br>(Note3) | B3_ILIMSET=00<br>B3_ILIMSET=01<br>B3_ILIMSET=10<br>B3_ILIMSET=11                        |     | 5.0<br>6.2<br>7.8<br>10                  |     | А     |
| PMOS On-Resistance                                                 | Isw = -500mA, VIN_B3 = 3.3V                                                             |     | 40                                       |     | mΩ    |
| NMOS On-Resistance                                                 | I <sub>SW</sub> = 500mA, VIN_B3 = 3.3V                                                  |     | 20                                       |     | mΩ    |
| SW Leakage Current – NMOS                                          | V <sub>IN_B3</sub> = 5V, V <sub>SW</sub> = 5V (Note2)                                   |     | 0.1                                      | 1   | μΑ    |
|                                                                    | V <sub>IN_B3</sub> = 5V, V <sub>SW</sub> = 5V                                           |     | 0.1                                      | 4.3 | μΑ    |
| CW/Leekers Current PMCC                                            | V <sub>IN_B3</sub> = 5V, V <sub>SW</sub> = 0V (Note2)                                   |     | 0.1                                      | 1.5 | μΑ    |
| SW Leakage Current – PMOS                                          | V <sub>IN_B3</sub> = 5V, V <sub>SW</sub> = 0V                                           |     | 0.1                                      | 6   | μΑ    |
| Dynamic Voltage Scaling Rate                                       | B3_SLEW=00<br>B3_SLEW=01<br>B3_SLEW=10<br>B3_SLEW=11                                    |     | 22.5<br>11.25<br>5.625<br>2.8125         |     | mV/μs |
| Switching Rise / Fall Times                                        | V <sub>IN_B3</sub> = 5V<br>B3_DRVADJ=00<br>B3_DRVADJ=01<br>B3_DRVADJ=10<br>B3_DRVADJ=11 |     | 1.4/1.4<br>1.2/1.3<br>1.1/1.2<br>1.0/1.1 |     | ns    |
| Output Pull Down Resistance                                        | Enabled when regulator disabled                                                         |     | 9.40                                     |     | Ohms  |

Note1: There is one ball for VIN\_B3 and two balls for SW\_B3 which is good for 2A and 4A average lifetime rating at 105 deg C junction.

Note2:  $T_A = 25$ °C

Note3: LSILIM is used for current run-away protection. It is only enabled when the top FET on-time is less than 120ns.



### **BUCK4 ELECTRICAL CHARACTERISTICS, REGULATORS:**

(VIN\_B4 = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                                         | CONDITIONS                                                                                                        | MIN | TYP                                                | MAX  | UNIT              |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|------|-------------------|
| Operating Voltage Range                                           |                                                                                                                   | 2.7 |                                                    | 5.5  | V                 |
| Output Vallage Design                                             | Configured for 50mV steps                                                                                         | 0.6 |                                                    | 3.7  | V                 |
| Output Voltage Range                                              | Configured for 10mV steps                                                                                         | 0.6 |                                                    | 1.23 | V                 |
| Maximum Output Current (Note1)                                    |                                                                                                                   | 2   |                                                    |      | А                 |
| Supply Current Standby                                            | Ultra Low Power Mode Enabled,<br>Regulator Current Only, non-switching<br>– V <sub>FB</sub> =103*V <sub>SET</sub> |     | 11.5                                               |      | μA                |
| Supply Current, Standby                                           | Low Power Mode Enabled,<br>Regulator Current Only, non-switching<br>– V <sub>FB</sub> =103*V <sub>SET</sub>       |     | 42                                                 |      | μA                |
| Supply Current, Shutdown                                          | Regulator Disabled (Note2)                                                                                        |     | 0.1                                                | 1    | μΑ                |
| Supply Current, Shutdown                                          | Regulator Disabled                                                                                                |     | 0.1                                                | 4.5  | μA                |
| Output Voltage Accuracy – CCM (Note2)                             | Default output voltage +/- 200mV, I <sub>OUT</sub> = 1A                                                           | -1  | V <sub>NOM</sub>                                   | 1    | %                 |
| Output Voltage Accuracy - CCM                                     | Default output voltage +/- 200mV, l <sub>OUT</sub> = 1A                                                           | -2  | V <sub>NOM</sub>                                   | 2    | %                 |
| Output Voltage Accuracy – DCM (Note2)                             | Default output voltage, I <sub>OUT</sub> = 1mA,<br>Average Ripple Voltage                                         | -1  | V <sub>NOM</sub> + 3%                              | 1    | %                 |
| Output Voltage Accuracy – DCM                                     | Default output voltage, IouT = 1mA,<br>Average Ripple Voltage                                                     | -2  | V <sub>NOM</sub> + 3%                              | 2    | %                 |
| Line Regulation                                                   | Default output voltage, $V_{IN\_B4} = 3.3V$ to 5.5V, CCM mode                                                     |     | 0.05                                               |      | %/V               |
| Load Regulation                                                   | Default output voltage, CCM Mode                                                                                  |     | 0.05                                               |      | %/A               |
| Power Good Threshold                                              | V <sub>OUT_B4</sub> Rising                                                                                        | 92  | 94                                                 | 96   | %V <sub>NOM</sub> |
| Power Good Hysteresis                                             | Vout_B4 Falling                                                                                                   |     | 4                                                  |      | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold                                       | V <sub>OUT_B4</sub> Rising                                                                                        | 111 | 114                                                | 117  | %V <sub>NOM</sub> |
| Overvoltage Fault Hysteresis                                      | V <sub>OUT_B4</sub> Falling                                                                                       |     | 4                                                  |      | %V <sub>NOM</sub> |
| Emulated Switching Frequency                                      | FSET=00<br>FSET=01<br>FSET=10<br>FSET=11                                                                          |     | 1.5<br>2.0<br>2.5<br>3.3                           |      | MHz               |
| Soft-Start Period – Programmable<br>Range                         | 10% to 90% V <sub>NOM</sub>                                                                                       |     | 50<br>75<br>100<br>150<br>200<br>250<br>500<br>350 |      | μs                |
| Soft-Start Period                                                 | Variation from set point                                                                                          | -40 |                                                    | 40   | %                 |
| Internal High Side Peak Current<br>Limit (Cycle-by-Cycle) ILIMSET | B4_ILIMSET=0<br>B4_ILIMSET=1                                                                                      |     | 2.0<br>3.5                                         |      | А                 |
| Internal High Side Peak Current                                   | At default ILIMSET                                                                                                | -15 | ILIMSET                                            | 15   | %                 |
| Limit (Cycle-by-Cycle) Tolerance                                  | At other set points                                                                                               | -20 | ILIMSET                                            | 20   | %                 |



| Low Side Peak Current Limit (Cycle-by-Cycle) ILIMSET (Note3) | B4_ILIMSET=0<br>B4_ILIMSET=1                                                            | 2.4<br>4.25                              |     | А    |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|-----|------|
| PMOS On-Resistance                                           | Isw = -500mA, VIN_B4 = 3.3V                                                             | 60                                       |     | mΩ   |
| NMOS On-Resistance                                           | Isw = 500mA, VIN_B4 = 3.3V                                                              | 60                                       |     | mΩ   |
| SW Leakage Current – NMOS                                    | V <sub>IN_B4</sub> = 5V, V <sub>SW</sub> = 5V (Note2)                                   | 0.1                                      | 1   | μA   |
|                                                              | V <sub>IN_B4</sub> = 5V, V <sub>SW</sub> = 5V                                           | 0.1                                      | 1.2 | μA   |
| CW/Leekers Current DMCC                                      | V <sub>IN_B4</sub> = 5V, V <sub>SW</sub> = 0V (Note2)                                   | 0.1                                      | 1   | μA   |
| SW Leakage Current – PMOS                                    | V <sub>IN_B4</sub> = 5V, V <sub>SW</sub> = 0V                                           | 0.1                                      | 7   | μA   |
| Switching Rise / Fall Times                                  | V <sub>IN_B3</sub> = 5V<br>B4_DRVADJ=00<br>B4_DRVADJ=01<br>B4_DRVADJ=10<br>B4_DRVADJ=11 | 1.2/1.3<br>1.1/1.2<br>1.0/1.1<br>0.9/1.0 |     | ns   |
| Output Pull Down Resistance                                  | Enabled when regulator disabled                                                         | 9.40                                     |     | Ohms |

Note1: There is one ball for VIN\_B4 and SW\_B4 which is good for 2A average lifetime rating at 105 deg C junction.

Note2:  $T_A = +25^{\circ}$ C
Note3: LSILIM is used for current run-away protection. It is only enabled when the top FET on-time is less than 120ns.



### **BUCK4 ELECTRICAL CHARACTERISTICS: - LDO MODE OPTION**

(VIN\_B4 = 3.3V,  $T_i$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                              | CONDITIONS                                                                                          | MIN        | TYP              | MAX  | UNIT              |
|----------------------------------------|-----------------------------------------------------------------------------------------------------|------------|------------------|------|-------------------|
| LDO Mode                               |                                                                                                     |            |                  |      |                   |
| Operating Voltage Range                |                                                                                                     | 2.7        |                  | 5.5  | V                 |
| Output Voltage Range                   | Configurable in 50mV steps                                                                          | 0.6        |                  | 3.75 | V                 |
| Output Current                         | VIN_B4 = 2.7V to 5.5V, B4_LDO_ILIM=1                                                                | 0.4        |                  |      | А                 |
| Output Voltage Accuracy (Note 1)       | At default output voltage setting VIN_B4 — VB4_LDO_OUT > 0.4V                                       | -1         | V <sub>SET</sub> | 1    | %                 |
| Output Voltage Accuracy                | At default output voltage setting VIN_B4 – VB4_LDO_OUT > 0.4V                                       | -1.5       | V <sub>SET</sub> | 1.5  | %                 |
| Line Regulation                        | VIN_B4 - V <sub>B4_LDO_OUT</sub> > 0.4V<br>VIN_B4 = 2.7V to 5.5V<br>I <sub>B4_LDO_OUT</sub> = 1mA   |            | 0.01             |      | % / V             |
| Load Regulation                        | I <sub>B4_LDO_OUT</sub> = 1mA to 400mA,<br>B4_LDO_ILIM=1<br>VIN_B4 — V <sub>B4_LDO_OUT</sub> > 0.4V |            | 0.8              |      | % / A             |
| Supply Current                         | Regulator Enabled, No Load, Ultra Low<br>Power Mode                                                 |            | 5.5              |      | μА                |
|                                        | Regulator Enabled, No Load, Normal operation mode                                                   |            | 10               |      | μΑ                |
|                                        | Regulator Disabled                                                                                  |            | 0                | 1    | μА                |
| Soft-Start Period – Programmable Range | 10% to 90% V <sub>NOM</sub>                                                                         |            | 139<br>280       |      | μs                |
| Power Good Threshold                   | V <sub>OUT_B4</sub> Rising                                                                          | 90         | 93               | 96   | %V <sub>NOM</sub> |
| Power Good Hysteresis                  | V <sub>OUT_B4</sub> Falling                                                                         |            | 3                |      | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold            | V <sub>OUT_B4</sub> Rising                                                                          | 107        | 110              | 113  | %V <sub>NOM</sub> |
| Overvoltage Fault Hysteresis           | V <sub>OUT_B4</sub> Falling                                                                         |            | 3                |      | %V <sub>NOM</sub> |
|                                        | I <sub>B4_LDO_OUT</sub> = 150mA, VIN_B4 > 2.7V,<br>B4_LDO_ILIM = 0                                  |            |                  | 200  |                   |
| Dropout Voltage                        | I <sub>B4_LDO_OUT</sub> = 300mA, VIN_B4 > 2.7V,<br>B4_LDO_ILIM = 1                                  |            |                  | 400  | mV                |
| Discharge Resistance                   | Enabled when regulator disabled                                                                     |            | 9.4              |      | Ω                 |
| Output Current Limit                   | VIN_B4 = 2.7V to 5.5V, VIN_B4 - VB4_LDO_OUT > 0.4V B4_LDO_ILIM =0 B4_LDO_ILIM =1                    | 300<br>400 | 450<br>550       |      | mA                |
| Short Output Foldback Current          |                                                                                                     |            | 25               |      | %                 |
|                                        |                                                                                                     |            |                  |      |                   |

Note1: T<sub>A</sub> = 25°C



### **LDO1 ELECTRICAL CHARACTERISTICS**

(VIN\_LDO1 = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                       | TEST CONDITIONS                                                                                                   | MIN        | TYP              | MAX  | UNIT              |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|------------------|------|-------------------|
| Operating Voltage Range         |                                                                                                                   | 1.62       |                  | 5.5  | V                 |
| Output Voltage Range            | Configurable in 50mV steps                                                                                        | 0.6        |                  | 3.75 | V                 |
| Output Current                  | VIN_LDO1 = 1.62V to 5.5V, LDO1_ILIM=1                                                                             | 0.4        |                  |      | А                 |
| Output Voltage Accuracy (Note1) | Default output voltage +/- 200mV V <sub>IN_LDO</sub> - V <sub>LDO1</sub> > 0.4V                                   | -1         | V <sub>NOM</sub> | 1    | %                 |
| Output Voltage Accuracy         | Default output voltage +/- 200mV V <sub>IN_LDO</sub> . V <sub>LDO1</sub> > 0.4V                                   | -1.5       | V <sub>NOM</sub> | 1.5  | %                 |
| Line Regulation                 | V <sub>IN_LDO</sub> - V <sub>LDO1</sub> > 0.4V<br>V <sub>IN_LDO</sub> = 3V to 5V<br>I <sub>LDO1</sub> = 1mA       |            | 0.01             |      | % / V             |
| Load Regulation                 | I <sub>LDO1</sub> = 1mA to 390mA, ILIM_SCL_LDO1=1<br>V <sub>IN_LDO</sub> - V <sub>LDO1</sub> > 0.4V               |            | 0.8              |      | % / A             |
| Supply Current                  | Regulator Enabled No Load, Ultra Low<br>Power Mode (PMOS) (turn off OV & ILIM<br>protection)                      |            | 5.5              |      | μА                |
|                                 | Regulator Enabled No Load, Normal Power Mode, (PMOS)                                                              |            | 10               |      | μА                |
|                                 | Regulator Disabled                                                                                                |            | 0                | 1    | μΑ                |
| Soft-Start Period               | LDO1_SS = 0. V <sub>LDO1</sub> = 10% to 90%<br>LDO1_SS = 1. V <sub>LDO1</sub> = 10% to 90%                        |            | 139<br>280       |      | μs                |
| Power Good Threshold            | V <sub>LDO1</sub> Rising                                                                                          | 90         | 93               | 96   | %V <sub>NOM</sub> |
| Power Good Hysteresis           | V <sub>LD01</sub> Falling                                                                                         |            | 3                |      | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold     | V <sub>LD01</sub> Rising                                                                                          | 107        | 110              | 113  | %V <sub>NOM</sub> |
| Overvoltage Fault Hysteresis    | V <sub>LDO1</sub> Falling                                                                                         |            | 3                |      | %V <sub>NOM</sub> |
|                                 | I <sub>LDO1</sub> = 200mA, V <sub>IN_LDO</sub> > 2.7V, LDO1_ILIM=0                                                |            |                  | 200  | mV                |
|                                 | I <sub>LDO1</sub> = 400mA, V <sub>IN_LDO</sub> > 2.7V, LDO1_ILIM=1                                                |            |                  | 400  | mV                |
| Dropout Voltage                 | I <sub>LDO1</sub> = 200mA, V <sub>IN_LDO</sub> = 1.6V,<br>LDO1_ILIM=0                                             |            | 225              |      | mV                |
|                                 | I <sub>LDO1</sub> = 400mA, V <sub>IN_LDO</sub> = 1.6V, LDO1_ILIM=1                                                |            | 670              |      | mV                |
| Discharge Resistance            | Enabled when regulator disabled                                                                                   | 10         | 20               | 35   | Ω                 |
| Output Current Limit            | V <sub>IN_LDO</sub> = 2.7V to 5.5V, V <sub>IN_LDO1</sub> - V <sub>LDO1</sub> > 0.4V<br>LDO1_ILIM=0<br>LDO1_ILIM=1 | 300<br>400 | 450<br>550       |      | mA                |
| Short Output Foldback Current   |                                                                                                                   |            | 25               |      | %                 |

Note1:  $T_A = 25$ °C



### **LDO1 ELECTRICAL CHARACTERISTICS – LOAD SWITCH**

(VIN\_LDO1 = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                         | TEST CONDITIONS                                                                                                                                                                      | MIN                         | TYP                         | MAX                                    | UNIT |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|----------------------------------------|------|
| Load Switch Operation Range       | NLSW Mode, Input Voltage Range of VIN_LDO                                                                                                                                            | 0.4                         |                             | Mini-<br>mum of<br>(AVIN-1<br>or 3.6V) | V    |
|                                   | PLSW Mode, Input Voltage Range of VIN_LDO                                                                                                                                            | 1.62                        |                             | AVIN                                   | V    |
|                                   | NLSW Mode, V <sub>LDO1_IN</sub> = 0.75V I <sub>LDO1</sub> = 100mA                                                                                                                    |                             | 35                          |                                        | mΩ   |
| Load Switch On-Resistance         | NLSW Mode, $V_{LDO1\_IN} = 3.3V I_{LDO1} = 100 mA$                                                                                                                                   |                             | TBD                         |                                        | mΩ   |
|                                   | PLSW Mode, V <sub>LDO1_IN</sub> = 3.3V I <sub>LDO1</sub> = 100mA                                                                                                                     |                             | TBD                         |                                        | mΩ   |
|                                   | NLSW Mode. Load Switch Enabled. No Load, Ultra Low Power Mode (no current limit)                                                                                                     |                             | 7.7                         |                                        |      |
| Load Switch Supply Current        | NLSW Mode. Load Switch Enabled. No Load, Normal Power Mode                                                                                                                           |                             | 15                          |                                        | μA   |
|                                   | PLSW Mode. Load Switch Enabled. No Load, Normal Power Mode (option no OV protection)                                                                                                 |                             | 3.5                         |                                        | r    |
|                                   | Load Switch Disabled                                                                                                                                                                 |                             | 0                           | 1                                      |      |
| Soft-Start Period                 | NLSW Mode                                                                                                                                                                            |                             | 200                         |                                        | μs   |
| Output Current Limit              | NLSW Mode: NLSW1_ILIM = 0 NLSW Mode: NLSW1_ILIM = 1 PLSW Mode: @Current Foldback & VINL - VOUT = 0.7V, LDO1_ILIM = 0 PLSW Mode: @Current Foldback &VINL - VOUT = 0.7V, LDO1_ILIM = 1 | 0.49<br>0.84<br>0.3<br>0.40 | 0.65<br>1.1<br>0.45<br>0.55 |                                        | Α    |
| Over Voltage Protection Threshold |                                                                                                                                                                                      |                             | 3.8                         |                                        | V    |
| OV Deglitch Time                  |                                                                                                                                                                                      |                             | 45                          |                                        | μs   |



### LDO2 ELECTRICAL CHARACTERISTICS

(AVIN = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                       | TEST CONDITIONS                                                                                            | MIN        | TYP              | MAX        | UNIT              |
|---------------------------------|------------------------------------------------------------------------------------------------------------|------------|------------------|------------|-------------------|
| Operating Voltage Range         |                                                                                                            | 2.7        |                  | 5.5        | V                 |
| Output Voltage Range            | Configurable in 50mV steps                                                                                 | 0.6        |                  | 3.75       | V                 |
| Output Current                  | AVIN = 2.7V to 5.5V, LDO2_ILIM=1                                                                           | 0.4        |                  |            | Α                 |
| Output Voltage Accuracy (Note1) | At default output voltage setting AVIN - V <sub>LDO2_OUT</sub> > 0.4V                                      | -1         | V <sub>SET</sub> | 1          | %                 |
| Output Voltage Accuracy         | At default output voltage setting AVIN - V <sub>LDO2_OUT</sub> > 0.4V                                      | -1.5       | V <sub>SET</sub> | 1.5        | %                 |
| Line Regulation                 | AVIN - $V_{LDO2\_OUT} > 0.4V$<br>AVIN = 2.7V to 5.5V<br>$I_{LDO2\_OUT} = 1mA$                              |            | 0.01             |            | % / V             |
| Load Regulation                 | I <sub>LDO2_OUT</sub> = 1mA to 400mA, LDO2_ILIM=1<br>AVIN - V <sub>LDO2_OUT</sub> > 0.4V                   |            | 0.8              |            | % / A             |
|                                 | Regulator Enabled, No Load, Ultra Low Power Mode (Turn off OV & ILIM protection)                           |            | 5.5              |            | μΑ                |
| Supply Current                  | Regulator Enabled, No Load, Normal Power Mode (Option no OV protection)                                    |            | 10               |            | μΑ                |
|                                 | Regulator Disabled                                                                                         |            | 0                | 1          | μA                |
| Soft-Start Period               | LDO2_SS = 0. V <sub>LDO1</sub> = 10% to 90%<br>LDO2_SS = 1. V <sub>LDO1</sub> = 10% to 90%                 |            | 139<br>280       |            | μs                |
| Power Good Threshold            | V <sub>LDO2_OUT</sub> Rising                                                                               | 90         | 93               | 96         | %V <sub>NOM</sub> |
| Power Good Hysteresis           | VLD02_OUT Falling                                                                                          |            | 3                |            | %V <sub>NOM</sub> |
| Overvoltage Fault Threshold     | V <sub>LDO2_OUT</sub> Rising                                                                               | 107        | 110              | 113        | %V <sub>NOM</sub> |
| Overvoltage Fault Hysteresis    | VLDO2_OUT Falling                                                                                          |            | 3                |            | %V <sub>NOM</sub> |
| Dropout Voltage                 | I <sub>LDO2</sub> = 200mA, AVIN > 2.7V, LDO2_ILIM=0<br>I <sub>LDO2</sub> = 400mA, AVIN > 2.7V, LDO2_ILIM=1 |            |                  | 200<br>400 | - mV              |
| Discharge Resistance            | Enabled when regulator disabled                                                                            | 10         | 20               | 35         | Ω                 |
| Output Current Limit            | AVIN = 2.7V to 5.5V, AVIN – V <sub>LDO1</sub> > 0.4V<br>LDO2_ILIM=0<br>LDO2_ILIM=1                         | 300<br>400 | 450<br>550       |            | mA                |
| Short Output Foldback Current   |                                                                                                            |            | 25               |            | %                 |

Note1:  $T_A = 25$ °C



### LDO2 ELECTRICAL CHARACTERISTICS - LOAD SWITCH

(AVIN = 3.3V,  $T_j$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                            | TEST CONDITIONS                                                                                             | MIN        | TYP          | MAX | UNIT   |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------|--------------|-----|--------|
| Load Switch Operation Range                          | AVIN (Input Voltage) to the LDO2                                                                            | 2.7        |              | 5.5 | V      |
| PMOS On-Resistance                                   | LDO2 only has PMOS                                                                                          |            | 200          |     | mΩ     |
| Internal PMOS Current Detection                      | Triggers Interrupt on IRQ Pin                                                                               | 330        | 500          |     | mA     |
| Internal PMOS Current Detection Deglitch Time        |                                                                                                             |            | 10           |     | μs     |
| Load Switch Supply Current                           | PLSW Mode. Load Switch Enabled. No Load, normal power mode (Option no OV protection)                        |            | 3.5          |     | μΑ     |
|                                                      | Load Switch Disabled                                                                                        |            | 0            | 1   |        |
| Output Current Limit                                 | @Current Foldback & VINL - VOUT = 0.7V, LDO2_ILIM = 0 @Current Foldback & VINL - VOUT = 0.7V, LDO2_ILIM = 1 | 0.3<br>0.4 | 0.45<br>0.55 |     | А      |
| Internal PMOS Current Shutdown Deglitch Time         |                                                                                                             |            | 5            |     | μs     |
| Internal PMOS Current Shutdown Off time (Retry time) |                                                                                                             |            | 14           |     | ms     |
| Internal PMOS Soft start                             | Only used with 3.3V Input, Cout = 1uF, Default Setting ISS [1:0] = 00.                                      |            | 10           |     | mV/ μs |
| Over Voltage Protection Threshold                    |                                                                                                             |            | 3.8          |     | V      |
| OV Deglitch Time                                     |                                                                                                             |            | 45           |     | μs     |

#### I<sup>2</sup>C INTERFACE ELECTRICAL CHARACTERISTICS

(AVIN = 3.3V,  $T_i$  = -40°C to +125°C, unless otherwise specified.)

| PARAMETER                                               | TEST CONDITIONS       | MIN    | TYP | MAX  | UNIT |
|---------------------------------------------------------|-----------------------|--------|-----|------|------|
| SCL, SDA Input Low                                      | AVIN = 3.3V           |        |     | 0.4  | V    |
| SCL, SDA Input High                                     | AVIN = 3.3V           | 1.05   |     |      | V    |
| SDA Leakage Current                                     | SDA=5V                |        |     | 1    | μΑ   |
| SDA Output Low                                          | I <sub>OL</sub> = 5mA |        |     | 0.35 | V    |
| SCL Clock Frequency, f <sub>SCL</sub>                   |                       | 0      |     | 3400 | kHz  |
| SCL Low Period, t <sub>LOW</sub>                        |                       | 0.125  |     |      | μs   |
| SCL High Period, t <sub>HIGH</sub>                      |                       | 0.0625 |     |      | μs   |
| SDA Data Setup Time, t <sub>SU</sub>                    |                       | 10     |     |      | ns   |
| SDA Data Hold Time, t <sub>HD</sub>                     | (Note1)               | 0      |     |      | ns   |
| Start Setup Time, t <sub>ST</sub>                       | For Start Condition   | 65     |     |      | ns   |
| Stop Setup Time, t <sub>SP</sub>                        | For Stop Condition    | 65     |     |      | ns   |
| Capacitance on SCL or SDA Pin                           |                       |        |     | 10   | pF   |
| SDA Rise Time SDA, T <sub>r</sub>                       | Device requirement    |        |     | 30   | ns   |
| SDA Fall Time SDA, T <sub>f</sub>                       | Device requirement    |        |     | 30   | ns   |
| Pulse Width of spikes must be suppressed on SCL and SDA |                       | 0      |     | 50   | ns   |

Note1: Comply to I<sup>2</sup>C timings for 3.4MHz operation - "Fast Mode Plus".

Note2: No internal timeout for  $l^2C$  operations, however,  $l^2C$  communication state machine will be reset when entering RESET, IDLE, OVUVFLT, and THERMAL states to clear any transactions that may have been occurring when entering the above states.

Note3: This is an I<sup>2</sup>C system specification only. Rise and fall time of SCL & SDA not controlled by the device.

Note4: Device Address is 7'h5A



Figure 4: I2C Data Transfer



#### SYSTEM CONTROL INFORMATION

#### General

The ACT88420 is a single-chip integrated power management solution designed to power many processors. It integrates four highly efficient buck regulators, and two LDOs. Its high integration and high switching frequency result in an extremely small footprint and low-cost power solution. It contains a master controller that manages startup sequencing, timing, voltages, slew rates, sleep states, and fault conditions. I<sup>2</sup>C configurability allows system level changes without the need for costly PCB changes. The built-in load bypass switch enables full sequencing configurability in 3.3V systems.

The ACT88420 master controller monitors all outputs and reports faults via I<sup>2</sup>C and hardwired status signals. Faults can be masked, and fault levels and responses are configurable via I<sup>2</sup>C.

Many of the ACT88420 GPIOs and functions are configurable. The IC's default functionality is defined by the default CMI (Code Matrix Index), but much of this functionality can be changed via I<sup>2</sup>C. The first part of the datasheet describes basic IC functionality and default pin functions. The last section of the datasheet provides the configuration and functionality specific to each CMI version. Contact <a href="mailto:sales@qorvo.com">sales@qorvo.com</a> for additional information about other configurations.

#### I<sup>2</sup>C Serial Interface

To ensure compatibility with a wide range of systems, the ACT88420 uses standard I<sup>2</sup>C commands. The ACT88420 always operates as a slave device and is addressed using a 7-bit slave address followed by an eighth bit, which indicates whether the transaction is a read-operation or a write-operation. Refer to each specific CMI for the IC's slave address

There is no timeout function in the I<sup>2</sup>C packet processing state machine, however, any time the I<sup>2</sup>C state machine receives a start bit command, it immediately resets the packet processing, even if it is in the middle of a valid packet.

I<sup>2</sup>C commands are communicated using the SCL and SDA pins. SCL is the I<sup>2</sup>C serial clock input. SDA is the data input and output. SDA is open drain and must have a pullup resistor. Signals on these pins must meet timing requirements in the Electrical Characteristics Table.

Table 1: ACT88420 FC Addresses

| 7-Bit Slav | e Address | 8-Bit Write<br>Address | 8-Bit Read<br>Address |
|------------|-----------|------------------------|-----------------------|
| 0x25h      | 010 0101b | 0x4Ah                  | 0x4Bh                 |
| 0x27h      | 010 0111b | 0x4Eh                  | 0x4Fh                 |
| 0x67h      | 110 0111b | 0xCEh                  | 0xCFh                 |
| 0x6Bh      | 110 1011b | 0xD6h                  | 0xD7h                 |

#### **I2C Registers**

The ACT88420 has an array of internal registers that contain the IC's basic instructions for setting up the IC configuration, output voltages, switching frequency, fault thresholds, fault masks, etc. These registers give the IC its operating flexibility. The two types of registers are described below.

Basic Volatile – These are R/W (Read and Write) and RO (Read only). After the IC is powered, the user can modify the R/W register values to change IC functionality. Changes in functionality include things like masking certain faults. The RO registers communicate IC status such as fault conditions. Any changes to these registers are lost when power is recycled. The default values are fixed and cannot be changed by the factory or the end user.

Basic Non-Volatile – These are R/W and RO. After the IC is powered, the user can modify the R/W register values to change IC functionality. Changes in functionality include things like output voltage settings, startup delay time, and current limit thresholds. Any changes to these registers are lost when power is recycled. The default values can be modified at the factory to optimize IC functionality for specific applications. Please contact Qorvo for custom options and minimum order quantities.

When modifying only certain bits within a register, take care to not inadvertently change other bits. Inadvertently changing register contents can lead to unexpected device behavior.

#### **State Machine**

The ACT88420 contains an internal state machine with five internal states.

#### **RESET State**

In the RESET, or "cold" state, the ACT88420 is waiting for the input voltage on AVIN to be within a valid range defined by the UVLO and VIN\_OV thresholds. All volatile registers are reset to defaults and Non-Volatile registers are reset to programmed defaults. The IC transitions from RESET to POWER SEQUENCE START when the input voltage enters the valid range. The IC transitions from any other state to RESET if the input voltage drops below the UVLO threshold voltage. It is important to note any transition to RESET returns all volatile and non-volatile registers to their default states.

#### **GPIO Status Check State**

Before entering the power sequence start state, IC will check the GPIOs status to set the regulator operation mode and output voltages. ACT88420 has 4 3-state



GPIOs (GPIO2/3/4/5) that can configure regulator operation mode, default output voltage, and extra power up delay time for Buck4, LDO1, and LDO2.

Buck 1 has two different output voltage options for Buck operation, or it can be set at bypass mode as a load switch. Buck 3 has 3 different output options. Buck 4 has two different output voltage options for Buck operation, or it can be configured as LDO with another output voltage option. LDO 1 has two different output voltage options for LDO operation or set at bypass mode as a load switch.

Buck 2 output voltage can be selected by a 2-state GPIO. Pull high/low for VSET0 and VSET1.

LDO2 operation status can be configured by a 2-state GPIO. If the GPIO is pulled high, it operates at LDO mode; if the GPIO is pulled low, it operates at load switch mode. This feature can be used to automatic select the proper voltage for SoC I/O.

In addition, One GPIO can be used to configure Buck4, LDO1, and LDO2 extra power up delay time. Please see GPIO section for more details.

If the 3-state GPIOs are programmed to configure the regulator operation mode / default output voltages / extra delay time. They CANNOT be re-configured for other features through I2C.

IC only checks the GPIO states that used to configure operation mode, default output voltage, or extra delay time at power up when AVIN is valid. After power up, GPIO status is latched and NOT be changed on the fly. The regulator output voltage can be changed by I2C after power up. The sleep mode turn on/off sequence can be changed by I2C as well after power up, but will back to default setting after POR.

If the 3-state GPIOs are NOT programmed to configure the regulator operation mode / default output voltages / extra delay time, GPIO2/3/4/5 support change features through I2C command. But will back to default setting after POR.

All 2-state GPIOs (GPIO1/6/7/8) support change features through I2C command. But will back to default setting after POR.

#### **POWER SEQUENCE START State**

The POWER SEQUENCE START state is a transitional state while the regulators are starting. The outputs are enabled and are starting up in this state. The IC immediately transitions to the POWER ON or SLEEP states when the regulators go into regulation. The ACT88420 fault mask bits ILIM\_FLTMSK, ILIM\_WARN\_FLTMSK, OV\_FLTMSK and UV\_FLTMSK default to 1 at startup,

so if one regulator has a fault at startup, all other regulators will turn on. After a successful power up, these bits are cleared to 0 so that faults are detected. Any faults after this time result in standard hiccup mode functionality.

#### **POWER ON (Active) State**

The ACTIVE state is the normal operating state when the input voltage is within the allowable range, all outputs are turned on, and no faults are present. The IC only enters the ACTIVE State from the POWER SEQUENCE START State.

#### **SLEEP State**

The SLEEP state is a configurable low power state. Based on the system's low power operational requirements, the user can configure the SLEEP state by defining which internal and external regulators are kept on or turned off during the SLEEP state. Each individual regulator output can be programmed to be either on or off in the SLEEP state. Buck3 can also be programmed to regulate to its VSET0/1/2 voltage, or VSET3 voltage (DVS), or be turned off in the SLEEP state. The regulators follow their programmed sequencing delay times when turning on or off as they exit or enter the SLEEP state. The IC can enter SLEEP state via the I<sup>2</sup>C register SLEEP bit or by a GPIO input. **Figure 5** shows how the NVM SLEEP\_MODE factory bit sets the I<sup>2</sup>C and GPIO requirements to enter and exit the SLEEP state.

When the I<sup>2</sup>C bit SLEEP\_MODE = 0, the IC enters SLEEP State with the logical AND of the I<sup>2</sup>C SLEEP bit and the GPIOs. If more than one GPIO is configured as a SLEEP State input, then all the GPIOs must be asserted. If no GPIOs are configured to control the SLEEP State, then only the SLEEP bit controls SLEEP State entry and exit. The IC immediately exits the SLEEP State when the SLEEP bit or a GPIO is de-asserted.

When the I<sup>2</sup>C bit SLEEP\_MODE = 1, the IC enters SLEEP State with the logical OR of the I<sup>2</sup>C SLEEP bit and the GPIOs. If no GPIOs are configured to control the SLEEP state, then only the SLEEP bit controls the SLEEP State. The IC exits SLEEP State when both I<sup>2</sup>C and GPIO are de-asserted.





Figure 5: SLEEP and DPSLP State Truth Tables

#### **DPSLP State**

The DPSLP State is another low power operating mode for the operating system. It is intended to be used in a lower power configuration than the SLEEP state. It is similar with the SLEEP state, but DPSLP uses slightly different configurations to enter and exit this mode. Each output can be programmed to be on or off in the DPSLP state. Buck 3 can also be programed to operate at its VSET0/1/2 voltage, VSET3 voltage, or be turned off. All outputs can be programmed to have different functionality between the SLEEP and DPSLP states. The outputs follow their programmed sequencing delay times when turning on or off as they enter or exit the DPSLP state. The IC can enter DPSLP state via the I2C register DPSLP bit or by a GPIOs input. Figure 5 shows how the NVM DPSLP factory bit sets the I2C and GPIO requirements to enter and exit the DPSLP state.

### ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

Any GPIO can be configured to control the DPSLP state without requiring any I2C command. This GPIO hardware function is called PWREN. After the DPSLP state is enabled via I<sup>2</sup>C, a high to low transition on the PWREN input puts the IC in DPSLP state. When the PWREN input is toggled from low to high, the IC exits DPSLP state.

The PWREN function can be configured to be either edge triggered, or level triggered. The difference between these configurations only affects DPSLP Mode at power up.

Level triggered: If PWREN is low at startup, the IC enters DPSLP immediately after VIN goes above the UV threshold.

Edge triggered: If PWREN is low at startup, the IC ignores PWREN and starts up normally. PWREN must be pulled high and then pulled low to enter DPSLP Mode. If PWREN is high at startup, the IC immediately enters DPSLP Mode when PWREN is pulled low.

Like the SLEEP state, an NVM factory bit DPSLP\_MODE sets the logic OR or AND logic between I<sup>2</sup>C and GPIOs for entering and exiting the DPSLP state.

When DPSLP\_MODE = 0, the IC enters DPSLP State with the logical AND of the I<sup>2</sup>C DPSLP bit and the GPIOs. If more than one GPIO is configured as a DPSLP State input, then all the GPIOs must be asserted. If no GPIOs are configured to control the DPSLP State, then only the DPSLP bit controls DPSLP State entry and exit. The IC immediately exits the DPSLP State when the DPSLP bit or a GPIO is de-asserted.

When the I<sup>2</sup>C bit DPSLP\_MODE = 1, the IC enters DPSLP State with the logical OR of the I<sup>2</sup>C DPSLP bit and the GPIOs. If no GPIOs are configured to control the DPSLP state, then only the DPSLP bit controls the DPSLP State. The IC exits DPSLP State when both I<sup>2</sup>C and GPIO are de-asserted.

GPIOs can also be programmed to individually turn one or multiple outputs on and off. This on/off GPIO functionality in addition to the PWREN functionality. It provides a wide range of configurability for setting different DPSLP on/off patterns. Note that the GPIOs have eight delay time options for both the rising and falling edges. These settings are 0ms, 0.25ms, 0.5ms, 0.75ms, 1ms, 2ms, 4ms, and 8ms.

For example, in SSD applications, the host can use these GPIOs and PWREN to enter different power save modes like PS3.5 and PS4.

In video applications, the GPIOs can be connected to sensor inputs to trigger the IC to exit the DPSLP mode when a sensor input triggers. The GPIO polarity can be



programmed as active HIGH or LOW. GPIOs also have a programmable 1ms, 5ms, and 10ms deglitch time.

#### **THERMAL State**

In the THERMAL state, the IC has exceeded the thermal shutdown temperature. The IC shuts down all regulators and asserts the nRESET to protect the IC in this condition. The THERMAL state can be disabled by setting register 0x01h bit 5 (TMSK) = 1. Note that thermal shutdown fault bit, TWARN, still provides the thermal status even if TMSK = 1.

#### **OVUVFLT State**

If one of the regulators exceed an OV or UV level at any time after the soft start ramp has completed, the IC

### ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

moves to UVOVFLT state. In this state, all regulators shutdown and the IC asserts the nRESET pin. After entering the OVUVFLT state, the IC stays there for 200ms and then goes back to the ACTIVE state. If the OV or UV condition still exists in the ACTIVE state, the IC returns to the OVUVFLT state. The cycle continues until the OV or UV fault is removed, or the input power is removed. This state can only be enabled by clearing an output's OV\_FLTMSK or UV\_FLTMSK volatile bits to 0 and setting DISOVUVSD(0x09h[0])=0. The IC does not directly enter OVUVFLT in an overcurrent condition but does enter this state due to the resulting UV condition.





Figure 6: State Machine



#### Sequencing

The ACT88420 provides the end user with extremely versatile sequencing capability that can be optimized for many different applications. Each of the six outputs has five basic sequencing parameters: input trigger, turn-on delay, turn-off delay, softstart time, and output voltage. Each of these parameters is controlled via the ICs internal registers. Contact Qorvo for custom sequencing configurations. Refer to the Qorvo Application Note describing the Register Map for full details on I<sup>2</sup>C functionality and programming ranges.

**Turn on and Turn off Options.** The ACT88420 provides several options for enabling the IC. These include automatic power up when input power is applied as well as power up with a digital input signal to a GPIO. The GPIO can be configured to latch the IC on with an input pulse or to be level triggered. Once powered on, the IC can be turned off with either the GPIO or an I<sup>2</sup>C command.

Input trigger. The input trigger for a regulator is the event that turns that regulator on. Each output can have a separate input trigger. The input trigger can be the internal power ok (POK) signal from one of the other regulators, the internal VIN POK signal, or an external signal applied to a GPIO. This flexibility allows a wide range of sequencing possibilities, including having some of the outputs be sequenced with another external power supply or a control signal from the host. As an example, if the LDO1 input trigger is Buck1, LDO1 will not turn on until Buck1 is in regulation. Input triggers are defined at the factory and can be changed with a custom CMI configuration. The GPIOs can be internally connected to a power supply's internal POK signal and used as an output to turn on external supplies in the overall sequencing scheme.

**Turn-on Delay**. The turn-on delay is the time between an input trigger going active and the output starting to turn on. Each output's turn-on delay is configured via its I<sup>2</sup>C bit ON\_DELAY. Turn-on delays can be changed after the IC is powered on, but they are volatile and reset to the factory defaults when power is recycled.

With SAVE\_CURRENT[]=1, 230us delay time will be added to the regulator that have ON\_DELAY=0ms.

**Turn-off Delay**. The turn-off delay is the time between the input trigger for SLEEP or DPSLP Mode being asserted and when each output starts to turn off. Each output's turn-off delay is configured via its I<sup>2</sup>C bit OFF\_DE-LAY. Turn-off delays can be changed after the IC is powered on, but they are volatile and reset to the factory defaults when power is recycled.

**Softstart Time**. The softstart time is the time it takes an output to ramp from 10% to 90% to its programmed voltage. Each output's softstart time is configured separately via its I<sup>2</sup>C softstart bits. Softstart times can be changed after the IC is powered on, but they are volatile and reset to the factory defaults when power is recycled.

Output Voltage. Each buck's output voltage is programmed via its I2C bits Bx VSETx. Buck 1, Buck 2, and LDO1 has two VSEL options. Buck 3 has 4 VSEL options, Buck 4 has 3 VSEL options, and LDO2 only has one VSEL option. If have multiple output options, VSEL0 voltage setting can be higher or lower than VSEL1/x. For Buck3 regulates to its B3 VSET0/1/2 voltage in ACTIVE mode depends on GPIO configuration. It can be programmed to regulate to B3 VSET3 in DVS mode, SLEEP state or by a GPIO input. Buck3 can change between B3 VSET0/1/2 and B3 VSET3 onthe-fly. Buck1/2/4 cannot change between Bx\_VSET0 and Bx\_SET1/2 on-the-fly. Buck1/2/4 and LDO1 operate at the voltage configured by GPIO status. The configurable GPIO input must be set before the output is enabled and cannot be changed while the converter is running. The LDO2 only have a single register, LDO2 VSET, to set its output voltage.

Each output's Bx\_VSETx voltage can be changed via I<sup>2</sup>C after the IC is powered on, but the new setting is volatile and is reset to the factory defaults when power is recycled. All bucks and LDOs output voltages can be changed on-the-fly by writing a new value into their I<sup>2</sup>C registers. Qorvo recommends minimizing the step size change to prevent the IC from detecting an instantaneous over or under voltage condition due to fault thresholds being immediately changed, but output voltage taking time to respond.

### **Dynamic Voltage Scaling**

On-the-fly dynamic voltage scaling (DVS) for Buck3 is available via the I2C interface. Note that Buck1/2/4 output voltage cannot be changed on-the-fly. DVS allows systems to save power by quickly adjusting the microprocessor performance level when the workload changes. Note that DVS is not a different operating state. The IC operates in the ACTIVE state, but just regulates the outputs to a different voltage. For fault free operation, the user must ensure output load conditions plus the current required to charge the output capacitance during a DVS rising voltage condition does not exceed the current limit setting of the regulator. As with any power supply, changing an output voltage too fast can require a current higher than the current limit setting. The user must ensure that the voltage step, slew rate, and load current conditions do not result in an instantaneous loading that results in a current limit condition.



The IC can be configured to enter DVS by I<sup>2</sup>C, by a GPIO pin, or when entering SLEEP/DPSLP mode. Entering DVS via I<sup>2</sup>C requires that the factory bit EN\_DVS\_BY\_I2C be set to 1. To enter DVS, change I<sup>2</sup>C bit DVS\_FROM\_I2C from 000 to a different value. The required value is CMI specific. Entering DVS by a GPIO pin or when entering SLEEP/DPSLP are also CMI dependent, so contact Qorvo for details if this is required.

#### **Input Voltage Monitoring (SYSMON)**

The ACT88420 monitors the input voltage on the AVIN pin to ensure it is within specified limits for system level operation. The IC "wakes up" and allows I<sup>2</sup>C communication when AVIN rises above the UVLO threshold. UVLO can be set to either 2.6V or 3.5V by a factory pro-

grammable bit, VIN LVL. VIN LVL is not user adjustable. However, the outputs do not turn on until AVIN rises above the SYSMON threshold (falling threshold + hysteresis). SYSMON is programmable between 2.725V and 3.1V with 25mV steps. If AVIN drops below the SYSMON falling threshold, the outputs continue to operate normally as long as AVIN is still above UVLO. A GPIO can be programmed to output an active low SYS-MON signal so the host can use it for system control purposes. In the meantime, the IC asserts the nIRQ interrupt when AVIN < SYSMON. The nIRQ interrupt can be masked by an NVM register bit. The SYSMON signal output is a real-time signal. The IC also has a real-time status bit, SYSDAT, that follows the internal SYSMON signal. Note that the nIRQ output is latched until the SYSSTAT bit in register 0x00h is read via I2C. Figure 7 shows the SYSMON details.



Figure 7: SYSMON and SYSWARN Signals

### Input Voltage Warning (SYSWARN)

The ACT88420 also has a second level of input voltage monitoring, SYSWARN. SYSWARN provides another level of low input voltage warning to the host. It is programmable between 2.775V and 3.15V with 25mV steps by the SYSWARN bits. A GPIO can be programmed to output an active low SYSWARN signal so the host can use it for system control purposes when input voltage drops below SYSWARN falling threshold. In the meantime, the IC asserts the nIRQ interrupt when

VIN < SYSWARN. The nIRQ interrupt can be masked in the NVM register bit. The SYSWARN signal output is a real-time signal. The IC also has a real-time status bit, SYSWARN, that follows the internal SYSWARN signal. Note that the nIRQ output is latched until the SYSWARN bit in register 0x00h is read via I<sup>2</sup>C.

#### **Fault Protection**

The ACT88420 contains several levels of fault protection, including the following:



Input Overvoltage

Input Undervoltage

**Output Overvoltage** 

Output Undervoltage

Output Current Limit and Short Circuit

Thermal Warning

Thermal Shutdown

There are three types of I<sup>2</sup>C register bits associated with each fault condition: fault flag bits, fault bits, and mask bits. The fault flag bits display the real-time fault status. Their status is valid regardless of whether that fault is masked. The fault bit is latched status bit and keep asserted until read by I2C. The mask bits either block or allow the fault to affect the fault bit. Each potential fault condition can be masked via I2C if desired. Any unmasked fault condition results in the fault bit going high, which asserts the nIRQ pin. nIRQ is typically active low. The nIRQ pin only de-asserts after the fault condition is no longer present and the corresponding fault bit is read via I2C. Note that masked faults can still be read in the fault flag bit. Refer to the Qorvo Application Note describing the Register Map for full details on I2C functionality and programming ranges.

#### Input Voltage UVLO

The ACT88420 monitors its input voltage at the AVIN pin for a UVLO condition. When the input voltage is below the UVLO threshold, the IC is in the RESET State, all outputs are turned off, and nRESET is asserted low. I<sup>2</sup>C functionality is not enabled until AVIN goes above the UVLO threshold. When the input voltage goes above UVLO, the IC transitions to the ACTIVE state and starts up normally. The UVLO threshold can be set to either 2.6V or 3.5V by a factory programmable bit, VIN\_LVL. VIN\_LVL is not user adjustable.

#### **Input Voltage OV**

The ACT88420 monitors its input voltage at the AVIN pin for an OV condition. There are two overvoltage levels, POK\_OV and VIN\_OV. The first level is set by the POK\_OV register, which is programmable between 3.5V and 5.6V in 300mV steps. When AVIN goes above the POK\_OV threshold, an interrupt is generated on the nIRQ output, but all outputs stay VIN\_POK\_OV\_MASK = 0, the VIN\_POK\_OV register provides real-time status if. If it = 1, then VIN POK OV register is latched until read by I2C. The second level, VIN OV. is programmable between 3.7V and 5.81V. When the input voltage is above the VIN OV threshold, the IC is in the RESET State, all outputs are turned off, and nRESET is asserted low. I2C functionality is still enabled while AVIN is above the VIN OV threshold. When the input voltage goes below the VIN\_OV

### ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

threshold, the IC transitions back to the Power Sequence Start State and starts up normally.

#### **Output Under/Over Voltage**

When an output's OV FLTMSK and UV FLTMSK (volatile bits) = 0 and DISOVUVSD (0x09h[0])=0, the ACT88420 monitors the output voltages for under voltage and over voltage conditions. If one output enters an UV/OV fault condition, the IC enters the OVUV Fault State and shuts down all outputs for 200ms. It then enters the POWER START SEQUENCE State and restarts with the programmed power up sequence. If an output is in current limit, it is possible that its voltage can drop below the UV threshold which also shuts down all outputs. If that behavior is not desired, just mask the appropriate fault bit. Note that all faults are masked by default. Even when the fault is masked, each output still provides its real-time UV/OV fault status via its fault flag. Masking an OV/UV fault just prevents the fault from being reported via the nIRQ pin. A UV/OV fault condition pulls the nRESET pins low. Note that then nRESET and nIRQ pins are configurable via CMI settings

#### **Output Current Limit**

The ACT88420 incorporates different overcurrent protection schemes for the bucks and LDOs. For the buck converters, the overcurrent current threshold refers to the peak switch current. Buck1 has 3 level of overcurrent protection. The first protection level is when a buck converter's peak switch current reaches 80% of the Cycle-by-Cycle current limit threshold for greater than 16 switching cycles. Under this condition, the IC reports the fault via the appropriate fault flag bit. If the fault is unmasked, it asserts the nIRQ pin. The next level is when the current increases to the Cycle-by-Cycle threshold. The buck converter limits the peak switch current in each switching cycle. This reduces the effective duty cycle and causes the output voltage to drop, potentially creating an undervoltage condition. When the overcurrent condition results in an UV condition, and UV is not masked, the IC turns off all supplies off for 200ms and restarts. The third level is when the peak switch current reaches 120% of the Cycle-by-Cycle current limit threshold for more than 2 switching cycles. This immediately shuts down the regulator and waits 14ms before restarting.

For Buck2/3/4, if the peak switch current reaches the programmed threshold for 16 consecutive switching cycles, the IC asserts the Buck2/3/4 ILIM bit and asserts nIRQ low. If the short circuit condition and cause UV fault, the IC immediately shuts down all supplies and restarts the system in 200ms with EN\_ILIMSD=0, UV\_FLT\_MSK=0, DISOVUVSD=0. If Buck2/3/4's EN ILIMSD=1, ILIM FLTMSK=0 and DISOVUVSD=1,



and the short condition lasts for 32 consecutive switching cycles, the output automatically tries to restart in 14ms.

For LDOs, the overcurrent thresholds are set by each LDO's Output Current Limit setting. When the output current reaches the Current Limit threshold, the LDO limits the output current. This reduces the output voltage, creating an undervoltage condition, causing all supplies to turn off for 200ms before restarting.

The overcurrent fault limits for each output are adjustable via I<sup>2</sup>C. Overcurrent fault reporting can be masked via I<sup>2</sup>C, but the overcurrent limits are always active and will shut down the IC when exceeded.

#### **Thermal Warning and Thermal Shutdown**

The ACT88420 monitors its internal die temperature and reports a warning via nIRQ when the temperature rises above the Thermal Interrupt Threshold of typically 135 deg C. It reports a fault when the temperature rises above the Thermal Shutdown Temperature of typically 155 deg C. A temperature fault moves the state machine to the Thermal Fault State and shuts down all outputs unless the fault is masked. Both the fault and the warning can be masked via I<sup>2</sup>C. The temperature warning and fault flags still provide real-time status even if the faults are masked. Masking just prevents the faults from being reported via the nIRQ pin.



# **GPIO CONFIGURATION**

#### **General Description**

ACT27110 has 8 configurable GPIOs. These GPIOs can be configured for many different features include: nRESET, interrupt, external enable, external power good, PWREN, sleep mode, operation mode selector, default output voltage selector, extra power up delay time selector, DVS control, VIN POK, regulator POK, input voltage monitoring, input voltage warning, I2C configurable output, LED drive, ROM mode input, ROM output, power recycle, and push button. These configuration as listed in **Table 2**.

Among these 8 GPIOs, 4 of them (GPIO2/3/4/5) support 3-state (high, float, and low) that can be used to configure regulator operation mode, default output voltage, or power delay time. With NVM register configuration, Buck 1 and Buck 2, LDO1 and Buck4 operation mode/default output can be controlled by one 3-state GPIO. Buck3 default voltage and Buck4/LDO1/LDO2 extra delay time can be configured by a 3-state GPIO.

If 3-state GPIOs are programmed to configure above features. They should be pulled high/low on PCB board.

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

IC checks the 3-state GPIO at power up then latches the status. These GPIOs CANNOT be re-configured for other features through I2C.

If 3-state GPIOs are programmed to other than configure mode/voltage/extra delay time. GPIO5 can be reconfigured through I2C command.

GPIO1/6/7/8 are common 2-state GPIOs. After power up, these GPIO features can be reconfigured by I2C command, but will back to default setting after POR.

Only GPIO6 and GPIO7 support Push Button feature, only GPIO8 supports LED drive.

GPIO1, 6, 7, 8 have the configurable internal pull-up to VIO. For GPIO2,3,4,5, they are tri-state GPIOs and will pull up to VIO/2 by 300kOhm resistor in loading time. After the loading time these GPIOs will be disconnected from VIO/2.

Table 2: Configurable GPIO Features

|       | Default Assigned<br>Function      |                     |                     |       |     |         |                  |             |            | F             | unctio | n      |       |        |         |            |           |          |          |                                    |               |                             |                |                             |                                                     |
|-------|-----------------------------------|---------------------|---------------------|-------|-----|---------|------------------|-------------|------------|---------------|--------|--------|-------|--------|---------|------------|-----------|----------|----------|------------------------------------|---------------|-----------------------------|----------------|-----------------------------|-----------------------------------------------------|
|       |                                   |                     |                     |       |     | Input M | ode              |             |            |               |        |        |       |        | Outpu   | t Mode     |           |          |          |                                    |               | (O<br>O                     | Input &        | Pull Up t                   |                                                     |
| GPIO# |                                   | 3 State Mode Select | 2 State Mode Select | PWREN | DVS | ENT_PG  | SLEEP<br>(DPSLP) | Push Button | ROM ISP IN | Power Recycle | nINT   | ENT_EN | RESET | SYSMON | SYSWARN | ROM Output | LED Drive | VSYS_MON | VOUTx PG | I2C Control Output<br>(Open Drain) | Input<br>Mode | Output Mode<br>(Open Drain) | չ Output Delay | to Internal VIO or<br>VIO/2 | Miscellaneous                                       |
| GPIO1 | RESET                             | No                  | Yes                 | Yes   | Yes | Yes     | Yes              | No          | Yes        | No            | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 200K                        | Configurable pull high or not                       |
| GPIO2 | Buck 1/2 Mode                     | Yes                 | Yes                 | Yes   | Yes | Yes     | Yes              | No          | Yes        | No            | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 300k                        | Configurable pull high or<br>not,Pulled up to VIO/2 |
| GPIO3 | Buck 3 Mode /<br>Extra Delay Time | Yes                 | Yes                 | Yes   | Yes | Yes     | Yes              | No          | Yes        | No            | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 300k                        | Configurable pull high or<br>not,Pulled up to VIO/2 |
| GPIO4 | LDO1 / Buck 4<br>Mode             | Yes                 | Yes                 | Yes   | Yes | Yes     | Yes              | No          | Yes        | No            | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 300k                        | Configurable pull high or<br>not,Pulled up to VIO/2 |
| GPIO5 | SLEEP / I2C Con-<br>trol Output   | Yes                 | Yes                 | Yes   | Yes | Yes     | Yes              | No          | Yes        | No            | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 300k                        | Configurable pull high or<br>not,Pulled up to VIO/2 |
| GPIO6 | LDO2 Mode                         | No                  | Yes                 | Yes   | Yes | Yes     | Yes              | Yes         | Yes        | Yes           | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 200K                        | Configurable pull high or not                       |
| GPI07 | PWREN / I2C<br>Control Output     | No                  | Yes                 | Yes   | Yes | Yes     | Yes              | Yes         | Yes        | Yes           | Yes    | Yes    | Yes   | Yes    | Yes     | Yes        | No        | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 200K                        | Configurable pull high or not                       |
| GPIO8 | EXT_EN / LED<br>Drive             | No                  | No                  | Yes   | Yes | Yes     | Yes              | No          | No         | No            | Yes    | Yes    | Yes   | Yes    | Yes     | No         | Yes       | Yes      | Yes      | Yes                                | Yes           | Yes                         | Yes            | 200K                        | Configurable pull high or not                       |
| SCL   | SCL                               | No                  |                     | No    | No  | No      | No               | No          | No         | No            | No     | No     | No    | No     | No      | No         | No        | No       | No       | No                                 | Yes           | No                          | No             | 10K                         | Configurable pull high or not                       |
| SDA   | SDA                               | No                  |                     | No    | No  | No      | No               | No          | No         | No            | No     | No     | No    | No     | No      | No         | No        | No       | No       | No                                 | Yes           | Yes                         | No             | 10K                         | Configurable pull high or not                       |



ACT88420

#### **PWREN**

PWREN is a digital input that helps determine if the IC operates in POWER ON mode or DPSLP mode. Refer to the DPSLP State section for details. PWREN has a bidirectional filter to prevent noise from triggering this function. The PWREN signal must be longer than 120µs to enter or exit DPSLP mode.

When PWREN is pulled low, the Buck3 can be configured to regulate to the VSET0 ~ 3 voltages, or turn off. Buck1/2/4 and the LDOs can be configured to either stay on or turn off. This feature provides the system with a single digital input to reconfigure the outputs for a system level low power mode.

#### nIRQ

The ACT88420 interrupt pin informs the host of any unmasked IC faults. In general, anything with a status change asserts the nIRQ pin. The status changes can be masked by set the corresponding register bits. If interrupt bit is set, the fault must be read before it clears the interrupt bit. If the fault remains the interrupt bit remains set.

The following status changes assert nIRQ:

- Input over-voltage, under-voltage
- Input voltage drops below SYSMON
- Input voltage drops below SYSWARN
- Thermal warning
- Any buck regulator exceeding its warning current for 16 cycles after soft start or a UV/OV condition.
- Watch Dog timer expiring.
- GPIOs wake up mode high to low transition
- Enter ROM mode
- Power recycles

nIRQ can be re-configured to any GPIO pin.

#### **nRESET**

The nRESET pin is an open drain 5V compatible output used to issue the main reset to the system's CPU/controller. The output monitors the input voltage and valid regulator outputs to trigger a reset if the input voltage or regulator output voltages are not valid. The nRESET delay time is controlled by the TRST\_DLY control bits. The delay time is programmable from 0.5ms to 64ms. nRESET is essentially the same as a Power Good (PG) function but with a fixed delay after all the supply rails go into regulation.

The nRESET output signal is typically tied to all regulators outputs that are necessary for the system controller and I/Os to function properly. Each regulator has a register bit, RST, that determines if that regulator's POK signal is used as an input to the nRESET output signal. In general, the behavior of the nRESET output is such that the nRESET output is low if any one of the Power Okay (POK) signals from the controlling regulators is low. In other words, if any one of the controlling regulator outputs is not okay, the nRESET output will be asserted low. The ACT88420 allows the user to determine how nRESET responds to a disabled regulator's POK bit. In general, a disabled regulator should not affect the nRESET signal, even if that regulator's POK signal is configured as an input to the nRESET output. This prevents a regulator's POK signal from triggering nRESET when the regulator is commanded by the user to turn off

## **EXT\_EN**

The EXT\_EN is a GPIO output function that is used to enable an external power supply. This function is useful for incorporating external power supplies into the overall system level startup sequencing. The EXT\_EN output can be triggered by one of the regulator's POK signals. It can be programmed with a 0, 0.25, 0.5, 0.75, 1, 2, 4, or 8ms delay time using the GPIOx's I<sup>2</sup>C bits IOx\_DLY in registers 0x0Bh ,0x0Ch, 0x27h and 0x28h.

#### **EXT PG**

The EXT\_PG is a GPIO input function that is used to determine that an external power supply has turned on and its output voltage is in regulation. This function is useful for incorporating external power supplies into the overall system level startup sequencing. The EXT\_PG output can be used as an input trigger to turn on one of the ACT88420 regulators.

#### POK

Any regulator's internal POK bit can be connected to a GPIO to provide an external POK signal. The POK function indicates that a regulator's output voltage is in regulation.

#### **I2C Controlled Output**

GPIO can be configured as the I2C controlled open drain output. The register bit can select HIGH or LOW output.

#### **Extra Power Up Delay Options**

A 3-state GPIO can be used to configure Buck4/LDO1/LDO2 power up delay time. Each of these three regulators has 4 options for extra power delay time: 0ms, 0.75ms, 1.5ms, and 2.25ms, which can be configured separated when GPIO is high, float, or low.



**Table 3** shows an example for different options for extra power up delay. Notice that the actual delay time is the combination of regulator start up delay time and extra delay time. For example, if start up delay time is 0.75ms, extra delay time is 1.5ms, the actual delay time is 2.25ms.

In most of the case, when GPIO is float, all three regulators are all set at 0ms extra delay time. It is okay to have fixed 0ms for GPIO = Float.

It is acceptable to let Buck4, LDO1, and LDO2 have the same start up trigger signal, for instance, VIN UVLO.

Table 3: GPIO Configurable Extra Power Up Delay Time Example

| GPIO Status  | Regulator | Extra Delay Time |  |
|--------------|-----------|------------------|--|
|              | Buck 4    | 2.25 ms          |  |
| GPIO = LOW   | LDO 1     | 0.75 ms          |  |
|              | LDO 2     | 0 ms             |  |
|              | Buck 4    | 0ms              |  |
| GPIO = Float | LDO 1     | 0ms              |  |
|              | LDO 2     | 0ms              |  |
|              | Buck 4    | + 2.25 ms        |  |
| GPIO = HIGH  | LDO 1     | + 0.75 ms        |  |
|              | LDO 2     | + 0.75 ms        |  |

#### **Regulator Mode & Output Voltage Selection**

The 3-state GPIOs that can be configured to set Buck and LDO operation mode and default output voltages. Buck 1 has two different output voltage options for Buck operation or can be set at bypass mode as a load switch. Buck 3 has 3 different output options. Buck 4 has two different output voltage options for Buck operation and one more output option for LDO mode. LDO 1 has two different output voltage options for LDO operation or set at bypass mode as a load switch.

In addition, Buck2 default output voltage can be selected by a 2-state GPIO. Pull high for VSET0, pull low for VSET1. In addition, LDO2 operation status can be configured by a 2-state GPIO. If the GPIO is pulled high, it operates at LDO mode; if the GPIO is pulled low, it operates at load switch mode. This feature can be used to automatic select the proper voltage for SoC I/O.

The detail configuration is shown in Table 4.

Table 4: Regulator Operation Mode & Default Output Voltage Options

| Regulator | High               | Floating           | Low                |
|-----------|--------------------|--------------------|--------------------|
| Buck 1    | LSW Mode           | Buck Mode<br>VSEL0 | Buck Mode<br>VSEL1 |
| Buck 2    | Buck Mode<br>VSEL0 | N/A                | Buck Mode<br>VSEL1 |

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

| Buck 3 | Buck Mode   | Buck Mode   | Buck Mode |
|--------|-------------|-------------|-----------|
|        | VSEL0       | VSEL1       | VSEL2     |
| Buck 4 | Buck Mode   | Buck Mode   | LDO Mode  |
| 20011  | VSEL0 VSEL1 |             | VSEL2     |
| LDO1   | LDO Mode    | LSW Mode    | LDO Mode  |
|        | VSEL0       | LSVV IVIOUE | VSEL1     |
| LDO2   | LDO Mode    | N/A         | LSW Mode  |

VSELx voltages can be higher or lower or equal with each other, no limit of must be high to low or low to high order.

To saving GPIO numbers that used for configuring Buck/LDO operation mode. NVM register bits can be configured to set whether one GPIO can set Buck1 and Buck2, LDO1 and Buck4 operation mode and default voltage.

With NVM register bit GPIO\_BUCK12\_EN = 1, one GPIO can be used to configure both Buck1 and Buck 2. NVM register bit BUCK2\_VSET determines Buck2 default output voltage.

In addition, when GPIO is low, the Buck2 output voltage can be selected between VSET0 and VSET1 by BUCK2\_VSET\_GPIO\_LOW, the BUCK2\_VSET value is ignored for GPIO = Low.

In another words, BUCK2\_VSET NVM bit only programs Buck2 output when GPIO is high or float. BUCK2\_VSET\_GPIO\_LOW NVM bit programs Buck2 output when GPIO is low.

| GPIO_BUCK1<br>2_EN Status | GPIO_BUCK12_EN = 1                 |                                              |                                                |  |  |
|---------------------------|------------------------------------|----------------------------------------------|------------------------------------------------|--|--|
| GPIO Status               | High                               | Float                                        | Low                                            |  |  |
| BUCK2_VSET<br>= 0         | Buck 1 = LSW<br>Buck 2 =<br>VSET 0 | Buck 1 = Buck<br>VSEL0<br>Buck 2 =<br>VSET 0 | Buck 1 = Buck<br>VSEL1<br>Buck 2 =<br>VSET 0/1 |  |  |
| BUCK2_VSET<br>= 1         | Buck 1 = LSW<br>Buck 2 =<br>VSET 1 | Buck 1 = Buck<br>VSEL0<br>Buck 2 =<br>VSET 1 | Buck 1 = Buck<br>VSEL1<br>Buck 2 =<br>VSET 1/0 |  |  |

With NVM register bit GPIO\_LDO1&BUCK4\_EN = 1, one GPIO can be used to configure both LDO1 and Buck 4. NVM register bit BUCK4\_MODE determines Buck4 default operation in Buck or LDO.

Please notice that when GPIO is control both LDO1 and Buck 4, Buck4 is always at Buck VSET0 mode when



GPIO HIGH or LOW, only different when GPIO is floating.

| GPIO_LDO1&B<br>UCK4_EN Sta-<br>tus | GPIO_LDO1&BUCK4_EN = 1 |                        |                        |  |  |  |
|------------------------------------|------------------------|------------------------|------------------------|--|--|--|
| GPIO Status                        | High                   | Float                  | Low                    |  |  |  |
| BUCK4 Mode =                       | LDO 1 = LDO<br>VSEL0   | LDO 1 = LSW            | LDO 1 = LDO<br>VSEL1   |  |  |  |
| 1                                  | Buck 4 = Buck<br>VSET0 | Buck 4 = Buck<br>VSET1 | Buck 4 = Buck<br>VSET0 |  |  |  |
| BUCK4_Mode =                       | LDO 1 = LDO<br>VSEL0   | LDO 1 = LSW            | LDO 1 = LDO<br>VSEL1   |  |  |  |
| 0                                  | Buck 4 = Buck<br>VSET0 | Buck 4 = LDO<br>VSET2  | Buck 4 = Buck<br>VSET0 |  |  |  |

With NVM register bit GPIO\_BUCK3&EDT\_EN = 1, GPIO3 can be used to configure Buck 3 default output voltages and Buck4, LDO1, and LDO2 extra power up delay times. Buck3 has 3 output voltage options. Buck4, LDO1, and LDO2 are all have 4 options for extra power up delay time that can be configured separately for each regulator and for GPIO high or low, as shown in the table below.

| GPIO Sta-<br>tus | Buck 3<br>Output | Regula-<br>tor | Extra Delay<br>Time    |
|------------------|------------------|----------------|------------------------|
|                  |                  | Buck 4         | + 2.25 ms              |
| GPIO3 =<br>LOW   | VSET2            | LDO 1          | + 0.75 ms              |
|                  |                  | LDO 2          | 0 ms                   |
| GPIO3 =<br>Float | VSET1            | All Rails      | No Extra Delay<br>Time |
|                  |                  | Buck 4         | + 2.25 ms              |
| GPIO3 =<br>HIGH  | VSET0            | LDO 1          | + 0.75 ms              |
|                  |                  | LDO 2          | + 0.75 ms              |

#### **ROM Mode**

In SSD applications, there is a chance the firmware, which is stored in the flash, is not loaded properly. In this situation, the SSD fails to startup and work properly. The SSD core must be put back into ROM mode to attempt a restart. In some systems, this requires recycling power, removing and reinserting the SSD card, or manually shorting pins on the SSD module.

ACT88420 includes a ROM Mode feature that significantly simplifies this process at a system level. The ACT88420 ROM Mode forces the SSD core to stay in its ROM state if it does not power up properly.

Figure 8 shows how ROM Mode is implemented. One GPIO is configured as the input for the ISP Ready signal, which is an output from the SSD core after the system powers up. Another GPIO is configured as output for the ROM state signal. After the ACT88420 startup sequence completes, the ACT88420 deasserts its nRE-SET output and an internal watchdog timer starts monitoring the ISP Ready input signal (active high) to make sure system powers up successfully. If the ISP Ready input is not asserted within 7s (configurable to 7s or 20s), the ACT88420 starts the ROM mode. It turns off all regulator outputs, asserts nRESET low, and asserts the ROM Only signal low. After a 200ms ACT88420 restarts the power up sequence. The ROM\_Only output stays asserted low until nRESET is de-asserted high to make sure the SSD core stays in the ROM state when powered up.

ROM mode is only activated after nRESET is deasserted. I<sup>2</sup>C bit NVM ROM\_EN enables ROM mode. If the SSD driver needs to enter a power save mode before the 7s watchdog timer expires, the host needs to disable ROM mode before entering the power save mode to avoid the potential risk of activating the ROM\_Only and nRESET outputs.

For the purpose of fixing the firmware dead loop issue, host can enable the power cycle, all the output are forced to turn off and turn on.



Figure 8: Enter ROM Mode Through GPIO

### **GPIO Wake up Mode**

All GPIOs can be configured to force the IC into and out of DPSLP mode. Any number of GPIOs can be configured for this functionality. Please see the DPSLP State section for details.

### **Breath LED Drive**

GPIO8 can be configured as the breath LED driver, as shown in **Figure 9**. This LED can be enabled or disabled through I2C command. The LED drive duty signal and time period can be configured in the register bits, as shown in **Table 5**, The LED drive current is set by external resistor, the maximum current is limited at 10mA.



Figure 9: LED Driver Diagram

Table 5: LED Drive Setting

| LED Time<br>Register<br><2:0> | LED TIME<br>PERIOD (s) | LED DUTY<br><3:0> | LED DUTY<br>CYCLE (%) |
|-------------------------------|------------------------|-------------------|-----------------------|
| 000                           | 0.466                  | 000               | 12.5                  |
| 001                           | 0.932                  | 001               | 25                    |
| 010                           | 1.864                  | 010               | 37.5                  |
| 011                           | 2.796                  | 011               | 50                    |
| 100                           | 3.728                  | 100               | 62.5                  |
| 101                           | 5.59                   | 101               | 75                    |
| 110                           | 7.45                   | 110               | 87.5                  |
| 111                           | 11.184                 | 111               | 100                   |

With LED Time Register<2:0>=0b000, 0b001, 0b101, 0b100, 0b110, 0b111

| LED DUTY <3:0> | LED DUTY CYCLE (%) |
|----------------|--------------------|
| 000            | 12.5               |
| 001            | 25                 |
| 010            | 37.5               |
| 011            | 50                 |
| 100            | 62.5               |
| 101            | 75                 |
| 110            | 87.5               |
| 111            | 100                |

With LED Time Register<2:0>=0b011 and 0b101



| LED DUTY <3:0> | LED DUTY CYCLE (%) |
|----------------|--------------------|
| 000            | 12.5               |
| 001            | 25                 |
| 010            | 37.5               |
| 011            | 50                 |
| 100            | 62.5               |
| 101            | 50                 |
| 110            | 87.5               |
| 111            | 100                |

# **Push Button (nPB)**

The ACT88420 GPIO 1 and 6 can be configured as push button input. It can provide multiple system level functions based on its impedance to ground and "press" time. These functions include: Power On, Power Off, Power Cycle, and Generate Pulse.

### Power On:

When PB is pressed for more than 50ms debounce time, IC always enters ACTIVE state from any previous state include SLEEP/DPSLP, UV/OV/OC protection, and POWER OFF states. The SLEEP/DPSLP bits got reset to "0". If the press time is less than 50ms, nothing will happen. Device stays in current state.

#### **Pulse Generate:**

If the PB is pressed for more than 50ms, and the EN\_PB\_PULSE = 1. Beside enters active state, IC also generate a pulse which last 100ms. In the meantime, the interrupt pin is also asserted if it is not masked in the register. This feature allows PB to control the system feature like taking photo every time it is pressed.

#### **Power Off:**

Device can be turned off by pressing PB if the EN\_PB\_OFF = 1 for more than 1s. IC will enter ACTIVE state first when PB is pressed, then enter PWER OFF state when PB is released or pressed for 8s or 12s depends on PB\_OFF\_Timer setting. There are 4 different options for the timer:

- 1. 00: 1s < Tpress < 4s, trigger at release
- 2. 01: 4s < Tpress < 8s, trigger at release
- 3. 10: Tpress = 8s, trigger at exact 8s
- 4. 11: Tpress = 12s, trigger at exact 12s

When device enter POWER OFF state, all the outputs are turned off following the turn off sequence.

#### **Power Cycle:**

In the case when system needs a complete reset, ACT88420 also provides a Power Cycle function through PB if EN\_PB\_CYCLE = 1. Similar with Power Off setting, the power cycle timer also has 4 options:

1. 00: 1s < Tpress < 4s, trigger at release

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

- 2. 01: 4s < Tpress < 8s, trigger at release
- 3. 10: Tpress = 8s, trigger at exact 8s
- 4. 11: Tpress = 12s, trigger at exact 12s

With different time setting, IC can achieve both Power and Power Cycle feature. For example, set 4s < Tpress < 8s for Power Off and Tpress = 8s for Power Cycle.

**Table 6** describes the functions available with the multipurpose push button pin (nPB pin).

Table 6: Summary of nPB Functions

|                   | nPB FUNCTION SUMMARY |                             |                                     |  |  |  |  |  |
|-------------------|----------------------|-----------------------------|-------------------------------------|--|--|--|--|--|
| Function          | nPB Time             | nPB TIME Configu-<br>ration | nPB Configura-<br>tion              |  |  |  |  |  |
| Power On          | t > 50ms             |                             | EN_PB_OFF = 0<br>EN_PB_CYCLE =<br>0 |  |  |  |  |  |
| Generate<br>Pulse | t > 50ms             |                             | EN_PB_PULSE =<br>1                  |  |  |  |  |  |
|                   | 1s < t < 4s          | PB_OFF_TIMER = 00           |                                     |  |  |  |  |  |
| Power Off         | 4s < t < 8s          | PB_OFF_TIMER = 01           | EN DR OEE - 1                       |  |  |  |  |  |
| Power Oil         | t = 8s               | PB_OFF_TIMER = 10           | EN_PB_OFF = 1                       |  |  |  |  |  |
|                   | t = 12s              | PB_OFF_TIMER = 11           |                                     |  |  |  |  |  |
|                   | 2s < t < 4s          | PB_CYCLE_TIMER = 00         |                                     |  |  |  |  |  |
| Power Cy-         | 4s < t < 8s          | PB_CYCLE_TIMER = 01         | EN_PB_CYCLE =                       |  |  |  |  |  |
| cle               | t = 8s               | PB_CYCLE_TIMER = 10         | 1                                   |  |  |  |  |  |
|                   | t = 12s              | PB_CYCLE_TIMER =<br>11      |                                     |  |  |  |  |  |



# PIN DESCRIPTIONS

The ACT88420 input and output pins are configurable via CMI configurations. The following descriptions refer to the basic pin functions and capabilities. Refer to the CMI Options section in the back of the datasheet for specific pin functionality for each CMI.

#### VIN Bx

VIN\_Bx pins are the dedicated input power pins to the buck converters. Each buck converter must be by-passed directly to its PGNDx pin on the top PCB layer with a high-quality ceramic capacitor. Refer to the Stepdown DC/DC Converters section for more details.

#### **AVIN**

AVIN is the input power to LDO2. It also powers the IC's analog circuitry. AVIN must be bypassed directly to AGND on the top PCB layer with a 1uF ceramic capacitor.

#### VIN LDO1

This is the dedicated input power to the LDO1. VIN\_LDO1 must be bypassed directly to AGND on the top PCB layer with a 1uF ceramic capacitor.

#### **GPIOx**

The ACT88420 has 8 GPIO pins. The GPIOs allow a variety of functions to be implemented. They can be used as inputs or open drain outputs. The GPIOs do not have push-pull functionality. Their polarity can also be changed. These options allow implementation of a variety of system functions plus flexibility of functions tied to each pin. Examples of system functions that can be implemented are regulator mode and output voltage selector, nRESET, Power Good (PG) output, interrupt request or interrupt pin (nIRQ), digital output from power okay (POK) signal from individual regulators, digital outputs to control external regulators (EXT EN), digital input lines to monitor power good signals from external regulators (EXT PG), digital input to control power sequencing or regulator ON/Off, control input used to enter or exit sleep (SLEEP) and deep sleep (DPSLP) modes, inputs to control Dynamic Voltage Scaling (DVS) in the Buck regulators, outputs for the SYSMON and SYMWARN functions, and breath LED driver. All GPIOs are capable of the functionality described above. All GPIOs are 5V compliant and can be pulled to 5V regardless of their bias supply.

#### SCL, SDA

These are the I<sup>2</sup>C clock and data pins to the IC. They have standard I<sup>2</sup>C functionality. The SCL and SDA pins have dedicated functionality and cannot be used for other functionality. If I<sup>2</sup>C is not needed, these pins should be tied to either ground or to AVIN.

# **PGND**x

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

The PGNDx pins are the buck converter power ground pins. They connect directly to the buck converters' low side FETs.

#### SW Bx

SWx are the switch nodes for the buck converters. They connect directly to the buck inductor on the top layer.

#### FB Bx

These are the feedback pins for the buck regulators. They should be kelvin connected to the buck output capacitors.

#### **LDOx**

These are the LDO output pins. Each LDO output must be bypassed to AGND with a 1uF capacitor.

#### AGND

AGND is the ground pin for the IC's analog circuitry and LDOs. AGND must be connected to the IC's PGNDx pins. The connection between AGND and the PGNDx pins should not have high currents flowing through it.



# STEP-DOWN DC/DC CONVERTERS

# **General Description**

The ACT88420 contains four fully integrated step-down converters. Buck1/3 are 4A outputs, while Buck2/4 are 2A output. Buck1 is a fixed frequency, current mode controlled, synchronous PWM converter that achieves peak efficiencies of up to 96.5%. Buck1 switches at 1.125MHz or 2.25MHz. Buck2/3/4 are ACOT mode controlled. All bucks are internally compensated, requiring only three small external components (Cin, Cout, and L) for operation. They ship with default output voltages that can be modified via the I²C interface for systems that require advanced power management functions.

Each buck converter has a dedicated input pin. Buck 1 and Buck 2 share the same PGND, and Buck 3 and Buck 4 share the same PGND. Each buck converter must have a dedicated input capacitor that is optimally placed to minimize its power routing loops. Note that even though each buck converter has separate inputs, all buck converter inputs must be connected to the same voltage potential.

Buck1 is configurable as a bypass switch for systems with a 3.3V bus voltage. The bypass switch provides full sequencing capability by allowing the 3.3V bus to be used as the input to the other supplies and still be properly sequenced to the downstream load.

The ACT88420 buck regulators are highly configurable and can be quickly and easily reconfigured via I<sup>2</sup>C. This allows them to support changes in hardware requirements without the need for PCB changes. Examples of I<sup>2</sup>C functionality are given below:

Real-time power good, OV, and current limit status

Ability to mask individual faults

Dynamically change output voltage

On/Off control

Softstart ramp

**DVS Slew rate control** 

Switching delay and phase control

Low power mode

Overcurrent thresholds

Refer to Qorvo's Register Map Definition application note for full details on I<sup>2</sup>C functionality and programming ranges.

#### Operating Mode - Buck1

By default, Buck1 operates in fixed-frequency PWM mode at medium to heavy loads, then transition to a proprietary power-saving Low Power Mode, LPM, at light loads to save power. LPM mode reduces conduction losses by preventing the inductor current from going negative.

To further optimize efficiency and reduce power losses at extremely light loads, an additional lower power mode, LPM, is available. LPM minimizes quiescent current in between switching cycles. This reduces input current to approximately 40µA in LPM mode. Light load output voltage ripple increases from approximately 5mV to 10mV when in LPM mode. Light load voltage droop when going from light load to heavier loads is only increased by 2-3mV when in LPM mode. LPM allows the customer to test the IC in their use case and optimize the balance between power consumption, voltage ripple, and transient response in their system. Setting DISLPM = 0 enables LPM while setting DISLPM = 1 disables LPM.

#### **BUCK1 ULPM**

The ACT88420 incorporates an ultra-low power mode, ULPM, that provides significant efficiency improvements at very light loads. This improvement can be as much as 8% with a 2mA load. ULPM mode reduces the buck converters guiescent current from ~40µA to ~10µA. ULPM mode helps systems like SSDs achieve very low power loss at extremely light loads, which is a requirement in their standby modes. ULPM mode regulates the output voltage between 99% to 101% of the setpoint. When the output voltage increases to 101%, the buck converter shuts down to save quiescent current until the output voltage drops to 99%. It then turns back on and increases the output voltage to 101% again. ULPM mode should only be used when the load current is less than 50mA. With higher load currents, the output voltage drop can trigger UVLO before the converter can react. Using it with greater than 50mA results in much lower efficiencies than standard PWM or LPM mode operation.

#### Operating Mode - Buck2, Buck3, Buck4

By default, Buck2, Buck3, and Buck4 operate in adaptive constant on time (ACOT) mode at medium to heavy loads, then transition to a proprietary power-saving mode at light loads to save power.

To further optimize efficiency and reduce power losses at extremely light loads, an additional lower power mode, LPM, is available. LPM minimizes quiescent current in between switching cycles. This LPM mode reduces in-



put current to approximately 40µA at no load. LPM allows the customer to test the IC in their use case and optimize the balance between power consumption, voltage ripple, and transient response in their system. Buck2, Buck3 and Buck4's LPM mode can be controlled independently. Setting EN\_LPM = 1 enables LPM while setting EN\_LPM = 0 disables LPM to normal mode.

#### BUCK2/3/4 ULPM

Buck2, Buck3, and Buck4 have bit (EN\_ULPM) to allow operate in ultra-low power mode, ULPM, that provides significant efficiency improvements at very light loads. ULPM mode reduces the buck converters quiescent current from 40μA to ~10μA. ULPM mode helps systems like SSDs achieve very low power loss at extremely light loads, which is a requirement in their standby modes. ULPM mode regulates the output voltage between 101.5% to 102% of the setpoint. When the output voltage increases to 102%, the buck converter shuts down to save quiescent current until the output voltage drops to 101.5%. It then turns back on and increases the output voltage to 102% again. With higher load currents, the efficiency is lower than LPM or normal mode operation.

The ULPM can be figured by register bit. Ideally, Buck 3 and Buck4 can be set at ULPM by default, so when enter PS4 mode, these two Bucks operate in ULPM to minimize the standby current and save power dissipation.

# **Synchronous Rectification**

Buck1/2/3/4 each feature integrated synchronous rectifiers (or LS FETs) to maximize efficiency and minimize the total solution size and cost by eliminating the need for external rectifiers.

### **Enable / Disable Control**

When power is applied to the IC, all converters automatically turn on according to a pre-programmed sequence. Once in normal operation (ACTIVE state), each converter can be independently disabled via I<sup>2</sup>C. Each CMI version requires a different set of command to disable a converter, so contact the factory for specific instructions if needed. Each converter contains an optional integrated discharge resistor that actively discharges the output capacitor when the regulator is disabled. The discharge function is enabled via the I<sup>2</sup>C bit DIS\_Pulldown.

#### Soft-Start

Each buck regulator contains a softstart circuit that limits the rate of change of the output voltage, minimizing input inrush current and ensuring that the outputs power up monotonically. This circuitry is effective any time the regulator is enabled, as well as after responding to a

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

short circuit or other fault condition. The Buck1 softstart time is adjustable to either 250µs or 500µs via its I<sup>2</sup>C SST register. The Buck2/3/4 softstart time is adjustable to 50µs, 100µs, 250µs, or 500µs via its I<sup>2</sup>C SST bits.

# **Output Voltage Setting**

Buck1/2/3/4 regulate to the voltage defined by I<sup>2</sup>C register VSETx.

For Buck1, the output voltage programming range is 0.6V to 3.775V in 25mV steps.

VBUCK1 = 0.6V + VSETx \* 0.025V

Where VSETx is the decimal equivalent of the value in I<sup>2</sup>C VSETx register. The VSETx registers contain an unsigned 7-bit binary value.

For Buck2, the output voltage programming range is 0.6V to 1.87V in 10mV steps.

VBUCK2 = 0.6V + VSETx \* 0.01V

For Buck3, the output voltage programming range is 0.5V to 1.77V in 10mV steps.

VBUCK3 = 0.5V + VSETx \* 0.01V

For Buck4, the output voltage programming range is 0.6V to 3.75V in 50mV steps.

VBUCK4 = 0.6V + VSETx \* 0.05V

Buck4 output voltage step can be configured for 10mV, the programming output voltage range is 0.6V to 1.23V.

VBUCK4 = 0.6V + VSETx \* 0.01V

Qorvo recommends that a buck converter's output voltage be kept within +/- 25% of the default output voltage to maintain accuracy. Voltage changes larger than +/- 25% may require different factory trim settings (new CMI) to maintain accuracy.

### 100% Duty Cycle Operation

Buck1 supports 100% duty cycle operation. This allows operating conditions where the output voltage is very close to the input voltage. During 100% duty cycle operation, the P-ch high-side power MOSFET is turned on continuously, providing a direct connection from the input to the output (through the inductor), ensuring the lowest possible dropout voltage in battery powered applications.

Because Buck2/3/4 operate in ACOT mode, they require a minimum off-time every switching cycle. The required off-time is 40ns. Buck4 has an additional option that allows almost 100% duty cycle when VIN is close to VOUT. This option, frequency foldback, starts increasing the on-time when the input voltage drops be-



low 125% of the programmed output voltage. This effectively reduces the switching frequency. As the input voltage drops, the on-time increases until it reaches the maximum allowable on-time of 3.5µs. This results in >98% duty cycle with a switching frequency of 285kHz, which supports very low dropout voltages. Enable this option by setting EN\_FRQ\_FB\_HDTY=1.

if Buck1 is configured in bypass mode, shorting VOUT to GND or overload at OUT1 will not trigger UV\_FLT due to the Buck1 shutdowns quickly to protect from damaging so does not have enough time to report UV to the MSTR.

# **Dynamic Voltage Scaling**

For Buck2/3/4, if the peak switch current reaches the programmed threshold for 16 consecutive switching cycles, the IC asserts the Buck2/3/4 ILIM bit and asserts nIRQ low. If the short circuit condition causes UV fault. the IC immediately shuts down all supplies and restarts system in 200ms with EN ILIMSD=0. UV\_FLT\_MSK=0, DISOVUVSD=0. If Buck2, Buck3, or EN ILIMSD=1. ILIM FLTMSK=0 DISOVUVSD=1, and the short condition lasts for 32 consecutive switching cycles, the output automatically tries to restart in 14ms.

Buck3 supports Dynamic Voltage Scaling (DVS). DVS allows the user to optimize the processor's energy to complete tasks by lowering the processor's operating frequency and input voltage when lower performance is acceptable. In normal operation, each output regulates to the voltage programmed in its I<sup>2</sup>C register VSET0/1/2. During DVS, the output regulates to VSET3. The output transitions from VSET0/1/2 to VSET3 at a rate determined by the output capacitance and the load current. The outputs transition between VSET3 and VSET0/1/2 by the rate determined by the I<sup>2</sup>C bits DVS\_SET. VSET3 must always be set equal to or lower than VSET0/1/2.

When an overcurrent condition is reported in the ILIM I<sup>2</sup>C registers, the contents of these registers are latched until read via I<sup>2</sup>C. Overcurrent and short circuit conditions can be masked via the I<sup>2</sup>C bit ILIM\_FLTMSK. Note that ILIM\_FLTMSK, ILIM\_WARN\_FLTMSK, OV\_FLTMSK and UV\_FLTMSK default to 1 (masked) at power up. The user can un-mask faults by setting these bits to 0 via I<sup>2</sup>C.

For fault free operation, the user must ensure output load conditions plus the current required to charge the output capacitance during a DVS rising voltage condition does not exceed the current limit setting of the regulator. As with any power supply, changing an output voltage too fast can require a current higher than the current limit setting. The user must ensure that the voltage step, slew rate, and load current conditions do not result in an instantaneous loading that results in a current limit condition.

After a buck converter starts up (internal POK=1), if its output voltage drops below the POK falling threshold longer than the blanking time (~28µs to 56µs), the converter enters foldback current mode. This reduces the current limit to 1.25A to reduce output voltage overshoot when the load current drops and the converter recovers from the short circuit condition.

# **Optimizing Noise**

When the on-time is less than 120ns, the high side FET overcurrent circuitry will not have enough time to react. All buck converters include a low-side current limit setting, to account for this condition. When this current limit threshold is reached, the low side FET stays on until the inductor current decays lower than the programmed current threshold. The high side FET cannot turn on again until the low side FET current drops below this value. The Buck1/3 have four low side overcurrent thresholds. The Buck2 low side overcurrent threshold is 3A when ILIM=0 and 4.8A when ILIM=1. The Buck4 low side overcurrent threshold is 2.4A when ILIM=0 and 4.25A when ILIM=1. This function also protects the inductor by preventing current runaway which could saturate the inductor.

The internal FET rise and fall times can be optimized to minimize switching noise at the cost of lower efficiency via the DRVADJ I<sup>2</sup>C bit.

### Compensation

#### **Overcurrent and Short Circuit Protection**

The buck converters utilize a proprietary internal compensation scheme to simultaneously simplify external component selection and optimize transient performance over their full operating range. No compensation

Each buck converter provides overcurrent and short circuit protection. Overcurrent protection is achieved with cycle-by-cycle current limiting. The peak current threshold is set by the ILIM SET I<sup>2</sup>C bits.

For Buck1, if the peak switch current reaches the programmed threshold for 16 consecutive switching cycles, the IC asserts the Buck1 ILIM\_WARN bit and pulls nIRQ low. A short circuit condition that results in the peak switch current being 122% of the value set by ILIM\_SET for more than 2 switching cycles immediately shuts down all supplies, asserts the ILIM bit, and restarts the system in 200ms when EN\_ILIM2 (0x4Dh[5])=1, ILIM\_FLTMSK=0 and DISOVUVSD=0. BUCK1 automatically tries to restart in 14ms if EN\_ILIM2=1 and its faults are masked.



design is required; simply follow a few simple guidelines described below when choosing external components.

voltage fault condition and moves the IC into the OVUVFLT state. This immediately shuts down all regulators including the bypass switch.

#### **Minimum On-Time**

The system restarts in 200ms, following the programmed startup sequencing. This fault is disabled by default but can be enabled by setting the  $I^2C$  bit  $UV_FLTMSK = 0$ . Note that in bypass mode, the overvoltage protection is

The ACT88420 Buck1 minimum on-time is 85ns and the Buck2/3 minimum on-time is 40ns. If the calculated ontime is less than the allowable minimum, then the user must configure the converter to switch at a lower frequency. For Buck1, setting I2C bit HalfFreq = 0 sets Fsw = 2.25MHz and setting it to 1 sets Fsw = 1.125MHz. For Buck2/3, the I2C FREQ SEL bits set Fsw to 1.5MHz, 2.0MHz, 2.5MHz, or 3.3MHz. The following equation calculates the on-time.

set to 3.8V with a 10µs deglitch time. If AVIN goes above 3.8V, the bypass switch is turned off and retries after 200ms If OV FLTMSK=0 and DISOVUVSD=0 Buck1 can be configured to enter bypass mode with a

$$T_{ON} = \frac{V_{OUT}}{V_{IN} * F_{SW}}$$

GPIO pin. With this configuration, the GPIO is called the MODE pin. Pulling MODE low puts Buck1 in Buck mode. Pulling MODE high puts Buck1 in bypass mode. Note that the MODE pin must be fixed either high or low at startup and that it cannot be changed on-the-fly.

Where Vout is the output voltage, Vin is the input voltage, and F<sub>SW</sub> is the switching frequency.

# **Buck4 LDO Operation**

# **BUCK1 Bypass Switch**

Buck 4 also integrates a LDO with 400mA current capability. The Buck / LDO mode can be selected through CMI or GPIO. The LDO output voltage is set in VSEL2.

The ACT88420 provides a bypass mode for 3.3V systems. This allows the 3.3V input voltage to power the ACT88420 regulators and be sequenced to the downstream loads. In bypass mode, the Buck1 P-ch FET acts as a switch and the N-ch FET is disabled. The bypass switch turns on the 3.3V rail with the programmed delay and soft start time.

# Input Capacitor Selection

In bypass mode, the ACT88420 Buck1 I<sup>2</sup>C registers are reconfigured to the following settings.

Each regulator requires a high quality, low-ESR, ceramic input capacitor. Note that even though each buck converter has separate input pins, all input pins must be connected to the same voltage potential. 10µF capacitors are typically suitable, but this value can be increased without limit. Smaller capacitor values can be used with lighter output loads. Choose the input capacitor value to keep the input voltage ripple less than 50mV.

1. POK register bit is reconfigured to be the output of the Soft Start ramp. When soft start is complete and the voltage on the SW1 pin reaches VIN B1-200mV, this bit goes high to allow the sequencing of the other regulators to continue. The POK bit no longer reports the Buck1 output voltage status.

$$V_{ripple} = Iout * \frac{\frac{Vout}{Vin} * \left(1 - \frac{Vout}{Vin}\right)}{F_{SW} * Cin}$$

2. ILIM register bit is reconfigured to be the output of the internal PMOS Current Detection circuit. This is set to 4.5A typical. If the bypass current exceeds the Internal PMOS Current Detection current, ILIM triggers the nIRQ output and gets latched in the ILIM0 bit if IRQ\_nMASK = 1 (not masked). Overcurrent can also be masked with ILIM FLTMSK the register. Note ILIM FLTMSK. ILIM WARN FLTMSK, OV\_FLTMSK and UV\_FLTMSK default to 1 (masked) at power up. The user can un-mask faults by setting these bits to 0 via I<sup>2</sup>C.

Be sure to consider the capacitor's DC bias effects and maximum ripple current rating when using capacitors smaller than 0805.

The POK register bit is reconfigured to the output of the Internal PMOS circuit. The voltage threshold is set to VIN\_B1-200mV rising and VIN\_B1-300mV falling. If the bypass switch output goes below this value, it triggers an underA capacitor's actual capacitance is strongly affected by its DC bias characteristics. The input capacitor is typically an X5R, X7R, or similar dielectric. Use of Y5U, Z5U, or similar dielectrics is not recommended. Input capacitor placement is critical for proper operation. Each buck's input capacitor must be placed as close to the IC as possible. The traces from VIN\_Bx to the capacitor and from the capacitor to PGNDx should as short and wide as possible.

#### **Inductor Selection**

The ACT88420 buck converters are optimized for operation with 0.47µH to 1µH inductors. Choose an inductor with a low DC resistance and avoid inductor saturation



by choosing inductors with DC ratings that exceed the maximum output current by at least 30%. The following equation calculates the inductor ripple current.

$$\Delta I_L = \frac{\left(1 - \frac{V_{OUT}}{V_{IN}}\right) * V_{OUT}}{F_{SW} * L}$$

Where VOUT is the output voltage, VIN is the input voltage, FSW is the switching frequency, and L is the inductor value.

#### **Output Capacitor Selection**

The ACT88420 is designed to use small, low ESR, ceramic output capacitors. Bucks typically require a  $22\mu F$  output capacitor. To ensure stability, the actual Buck1/3 capacitance must be greater than  $12\mu F$  while Buck 2/4 must be greater than  $6\mu F$ . Design for an output ripple voltage less than 1% of the output voltage. The following equation calculates the output voltage ripple as a function of output capacitance.

$$V_{RIPPLE} = \frac{\Delta I_L}{8 * F_{SW} * C_{OUT}}$$

Where  $\Delta I_L$  is the inductor ripple current,  $F_{SW}$  is the switching frequency, and  $C_{OUT}$  is the output capacitance after taking DC bias into account.

Be sure to consider the capacitor's DC bias effects and maximum ripple current rating when using capacitors smaller than 0805.

A capacitor's actual capacitance is strongly affected by its DC bias characteristics. The output capacitor is typically an X5R, X7R, or similar dielectric. Use of Y5U, Z5U, or similar dielectrics are not recommended due to their wide variation in capacitance over temperature and voltage ranges.



# LDO CONVERTERS

# **General Description**

The ACT88420 contains two fully integrated low dropout linear regulators (LDO). LDO1 and LDO2 are 400mA outputs. The LDOs require only two small external components (Cin, Cout) for operation. They ship with default output voltages that can be modified via the I<sup>2</sup>C interface for systems that require advanced power management functions. Both LDOs can also be configured for load switch mode.

LDO1 has a dedicated input pin, VIN\_LDO, so it can operate from different input voltage than the Buck converters and from LDO2. LDO2 input voltage comes from the AVIN pin.

#### **Enable / Disable Control**

When power is applied to the IC, all LDOs automatically turn on according to a pre-programmed sequence. Once in normal operation (ACTIVE state), each converter can be independently disabled via I<sup>2</sup>C or GPIO. Each CMI version requires a different set of commands to disable a converter, so contact the factory for specific instructions if needed. Each converter contains an optional integrated discharge resistor that actively discharges the output capacitor when the regulator is disabled. Each LDO's discharge function is enabled via its I<sup>2</sup>C bit DIS\_PULLDOWN\_Lx.

#### **Soft-Start**

Each LDO contains a softstart circuit that limits the rate of change of the output voltage, minimizing input inrush current and ensuring that the outputs power up in a monotonically. This circuitry is effective any time the LDO is enabled, as well as after responding to a short circuit or other fault condition. Each LDO's softstart time is adjustable to either 180µs or 360µs via its I²C bits SST\_LDOx.

#### **Output Voltage Setting**

LDO1 has two default output voltage options, regulates the voltage defined by  $I^2C$  registers LDO1\_VSET0 and LDO1\_VSEL1. LDO2 regulate to the voltage defined by  $I^2C$  registers LDO2\_VSET. Unlike the LDO1, the LDO2 only have one VSET register.

The LDO output voltage programming range is 0.6V to 3.75V in 50mV steps.

 $V_{LDOx} = 0.6V + LDOx VSET * 0.05V$ 

Where LDOx\_VSETx is the decimal equivalent of the value in the register. LDOx\_VSET contains an unsigned 6-bit binary value. As an example, if LDO1's LDO1\_VSET register contains 011000b (24 decimal), the output voltage is 1.8V.

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

Qorvo recommends that an LDO's output voltage be kept within +/- 25% of the default output voltage to maintain accuracy. Voltage changes larger than +/- 25% may require different factory trim settings (new CMI) to maintain accuracy.

#### **Overcurrent and Short Circuit Protection**

Each LDO provides overcurrent and short circuit protection. The overcurrent threshold is set by their I<sup>2</sup>C bits. The LDO1 current limit is set to 0.4A or 0.5A by the ILIM\_SCL\_LDO1 I<sup>2</sup>C bit. The LDO2 current limit is set to 0.4A or 0.5A by the ILIM\_SCL\_LDO2 I<sup>2</sup>C bit.

In both an overload and a short circuit condition, the LDO limits the output current which causes the output voltage to drop. This can result in an undervoltage fault in addition to the current limit fault. When the current limiting results in a drop-in output voltage that triggers an undervoltage condition, the IC shuts down all power supplies, asserts nIRQ low, and enters the UVLOFLT state. The IC restarts in 200ms and starts up with default sequencing. Note that ILIM\_FLTMSK, ILIM\_WARN\_FLTMSK, OV\_FLTMSK and UV\_FLTMSK default to 1 (masked) at power up. The user can un-mask faults by setting these bits to 0 via I<sup>2</sup>C.

# **Input Capacitor Selection**

Each LDO requires a high quality, low-ESR, ceramic input capacitor. A 1uF is typically suitable, but this value can be increased without limit. The input capacitor should be a X5R, X7R, or similar dielectric.

#### **Output Capacitor Selection**

Each LDO requires a high quality, low-ESR, ceramic output capacitor. When LDOx\_ILIM is set to 0.4A, a 1 $\mu$ F capacitor is typically suitable. The minimum allowable capacitance value is 0.7 $\mu$ F. When LDOx\_ILIM is set to 0.5A, 2.2 $\mu$ F capacitor is typically suitable, with a minimum allowable capacitance value of 1.5 $\mu$ F. In both cases, the maximum allowable output capacitance is 100 $\mu$ F. The output capacitor should be a X5R, X7R, or similar dielectric.

#### **LDO1 Load Switch Mode**

LDO1 has the option to be used as a load switch. This option is only accessible via factory I<sup>2</sup>C bits and requires a custom CMI. When in load switch mode, LDO1 still retains overcurrent protection. Overvoltage and undervoltage protection are disabled.

In load switch mode, LDO1 has two operating options: NLSW and PLSW modes. In NLSW mode, the load switch is an n-ch FET. NLSW mode is used with an input voltage between 0.4V and AVIN-1V. Due to the lower n-ch FET Rdson, NLSW mode can operate with



up to 1A of bypass current while maintaining a low voltage drop. The NLSW current limit is set to 0.65A or 1.11A by the NLSW1\_ILIM\_SCL I<sup>2</sup>C bit.

In PLSW mode, the load switch is a p-ch FET. It can operate with an input voltage between 1.62V and AVIN. The PLSW current limit is set to 0.4A or 0.5A by the ILIM\_SCL\_LDO1 I<sup>2</sup>C bit.

NLSW and PLSW modes can only be fixed at the factory.

NLSW mode has a fixed 200µs softstart time. PLSW mode relies on the current limit setting for softstart.

NLSW mode does not have the OV protection, PLSW has the OV protection.

The LDO1 POK is functional in Load Switch mode. The POK signal is asserted when the switch is enabled and is not in current limit. In bypass mode, the over voltage protection is set at 3.8V with a 10us deglitch time. If VIN\_LDO goes above 3.8V, the load switch is turned off and retries after 200ms.

#### **LDO2 Load Switch Mode**

LDO2 has the option to be used as a load switch. When in load switch mode, LDO2 still retains overcurrent protection. Overvoltage and undervoltage protection are disabled.

LDO2 only has PLSW mode. In PLSW mode, the load switch is a p-ch FET. It can operate with an input voltage between 1.62V and AVIN. The PLSW current limit is set to 0.4A or 0.5A by the ILIM\_SCL\_LDO2 I<sup>2</sup>C bit.

Besides pre-programed in factory mode to set the LDO/LSW modes, one GPIO can be programmed as the MODE\_LDO2 to set the LDO2 at LDO mode or load switch mode as well. Before power up, ACT88420 detects MODE\_LDO2 input voltage. If the input is HIGH (> 1.2V), LDO2 will be set at LDO mode. If the input is LOW (<0.4V), LDO2 will be set at LSW mode and take AVIN as input. MODE\_LDO2 pin has an internal 200k pull down resistor, so if no input at MODE\_LDO2 pin, it is LOW and set at LSW mode. LDO2 does have OV protection.

The LDO2 POK is functional in Load Switch mode. The POK signal is asserted when the switch is enabled and is not in current limit. In bypass mode, the over voltage protection is set at 3.8V with a 10us deglitch time. If VIN\_LDO goes above 3.8V, the load switch is turned off and retries after 200ms.

#### **Ultra-Low Power Mode**

LDO1 and LDO2 have the ultra-low power mode where the stand-by currents are minimized. It is helpful to meet system power dissipation requirements like PS4. Both

# ACT88420 Advanced PMIC with 4 Bucks, 2 LDO, and Load Bypass Switches

LDO mode and LSW mode operation have ultra-low power mode. LDO1 and LDO2 have separated LPM NVM bits that enter ultra-low power mode when asserted. Ultra-low power can be entered/exited by I2C command.

Ultra-low power has some limitations like OV and ILIM protection will be disabled. NVM bits can configure whether ILIM is activated in LSW operation during ultra-low power mode.



# PC BOARD LAYOUT GUIDANCE

Proper parts placement and PCB layout are critical to the operation of switching power supplies. Follow the following layout guidelines when designing the ACT88420 PCB. Refer to the Qorvo ACT88420 Evaluation Kits for layout examples

- Place the buck input capacitors as close as possible to the IC. Connect the capacitors directly to the corresponding VIN\_Bx input pin and PGNDx power ground pin on the same PCB layer as the IC. Avoid using vias.
- Minimize the switch node trace length between each SW\_Bx pin and the inductor. Avoid routing sensitive analog signals near these high frequency, high dV/dt traces.
- Place the LDO input capacitors close to their input pins. Connect their ground pins into the ground plane that connects the IC's PGNDx pins.
- 4. The input capacitor and output capacitor grounds should be connected as close together as possible, with short, direct, and wide traces.

- Connect the PGNDx ground pins and the AGND ground pin directly to the PGND under the IC. The AGND ground plane should be routed separately from the other ground planes and only connect to the main ground plane under the IC at the AGND pin.
- 6. Connect the VIN input capacitor to the AGND ground pin.
- 7. Remember that all open drain outputs need pullup resistors.
- 8. Connect the PGND directly to the top layer ground plane. Connect the top layer ground plane to both internal ground planes and the PCB backside ground plane with thermal vias. Provide ground plane routing on multiple layers that allows the IC's heat to flow into the PCB and then spread radially from the IC. Avoid cutting the ground planes and adding vias that restrict the radial flow of heat of operating conditions and are relatively insensitive to layout considerations.

# PACKAGE OUTLINE AND DIMENSIONS





TOP VIEW (BUMPS DOWN)

**BOTTOM VIEW (BUMPS UP)** 



**SIDE VIEW** 







RECOMMENDED PCB METAL TOP VIEW

RECOMMENDED SOLDERMASK TOP VIEW