# ANALOG DEVICES

# Compact +30 V / ±15 V, 256-Position Digital Potentiometer

### **Data Sheet**

#### **FEATURES**

256 position 10 kΩ, 50 kΩ, 100 kΩ +20 V to +30 V single-supply operation ±10 V to ±15 V dual-supply operation 3-wire SPI®-compatible serial interface Low temperature coefficient 35 ppm/°C typical THD 0.006% typical Midscale preset Compact MSOP-10 package Automotive temperature range: -40°C to +125°C *i*CMOS<sup>™1</sup> process technology

#### APPLICATIONS

High voltage DAC Programmable power supply Programmable gain and offset adjustment Programmable filters and delays Actuator control Audio volume control Mechanical potentiometer replacement

### **GENERAL DESCRIPTION**

The AD5290 is one of the few high voltage, high performance, and compact digital potentiometers<sup>2, 3</sup> in the market at present. This device can be used as a programmable resistor or resistor divider. The AD5290 performs the same electronic adjustment function as mechanical potentiometers, variable resistors, and trimmers, with enhanced resolution, solid-state reliability, and superior temperature stability.

### FUNCTIONAL BLOCK DIAGRAM

AD5290



Figure 1.

With digital rather than manual control, the AD5290 provides layout flexibility and allows closed-loop dynamic controllability.

The AD5290 is available in MSOP-10 package and has 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$  options. All parts are guaranteed to operate over the -40°C to +125°C extended automotive temperature range.

<sup>1</sup> *i*CMOS<sup>™</sup> Process Technology. For analog systems designers who need high performance ICs at higher voltage levels, *i*CMOS is a technology platform that enables the development of analog ICs capable of 30 V and operating at ±15 V supplies while allowing dramatic reductions in power consumption and package size, and increased ac and dc performance.

 $^{\rm 2}$  The terms digital potentiometer and RDAC are used interchangeably.

<sup>3</sup> The RDAC segmentation is protected by U.S. Patent Number 5,495,245.

Rev. D

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change withhout notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2005-2019 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## TABLE OF CONTENTS

| Features 1                                                         |
|--------------------------------------------------------------------|
| Applications1                                                      |
| Functional Block Diagram1                                          |
| General Description                                                |
| Revision History                                                   |
| Specifications                                                     |
| Electrical Characteristics—10 k $\Omega$ Version                   |
| Electrical Characteristics—50 k $\Omega$ , 100 k $\Omega$ Versions |
| Interface Timing Characteristics7                                  |
| 3-Wire Digital Interface                                           |
| Absolute Maximum Ratings9                                          |
| ESD Caution9                                                       |
| Pin Configuration and Descriptions10                               |
| Typical Performance Characteristics11                              |
| Theory of Operation                                                |

| Programming the Variable Resistor15     |
|-----------------------------------------|
| Programming the Potentiometer Divider16 |
| 3-Wire Serial Bus Digital Interface     |
| Daisy Chain Operation16                 |
| ESD Protection17                        |
| Terminal Voltage Operating Range 17     |
| Power-Up and Power-Down Sequences       |
| Layout and Power Supply Biasing17       |
|                                         |
| Applications                            |
| Applications                            |
|                                         |
| High Voltage DAC18                      |
| High Voltage DAC                        |
| High Voltage DAC                        |

### **REVISION HISTORY**

| 11/2019—Rev. C to Rev. D                    |
|---------------------------------------------|
| Change to Programmable Power Supply Section |
| Change to Ordering Guide20                  |
| 11/2011—Rev. B to Rev. C                    |
| Change to Figure 33                         |
| 4/2010—Rev. A to Rev. B                     |
| Changes to Figure 2916                      |
| Updated Outline Dimensions                  |

| 7/2009—Rev. 0 to Rev. A |  |
|-------------------------|--|
| $C_{1}$                 |  |

| Changes to Features Section1 |
|------------------------------|
| Changes to Ordering Guide    |

12/2005—Revision 0: Initial Version

## **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS—10 kΩ VERSION**

 $V_{\text{DD}}/V_{\text{SS}} = \pm 15 \text{ V} \pm 10\%, V_{\text{A}} = V_{\text{DD}}, V_{\text{B}} = V_{\text{SS}} \text{ or } 0 \text{ V}, -40^{\circ}\text{C} < T_{\text{A}} < +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ 

| Table 1.                                         |                                                 |                                                                         |       |                  |       |             |  |  |
|--------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|-------|------------------|-------|-------------|--|--|
| Parameter                                        | Symbol                                          | Conditions                                                              | Min   | Typ <sup>1</sup> | Max   | Unit        |  |  |
| DC CHARACTERISTICS RHEOSTAT MODE                 |                                                 |                                                                         |       |                  |       |             |  |  |
| Resistor Differential NL <sup>2</sup>            | R-DNL                                           | $R_{WB}, V_A = NC$                                                      | -1    | ±0.3             | +1    | LSB         |  |  |
| Resistor Nonlinearity <sup>2</sup>               | R-INL                                           | $R_{WB}$ , $V_A = NC$                                                   | -1.5  | ±0.7             | +1.5  | LSB         |  |  |
| Nominal Resistor Tolerance                       | $\Delta R_{AB}$                                 | $T_A = +25^{\circ}C$                                                    | -30   |                  | +30   | %           |  |  |
| Resistance Temperature Coefficient <sup>3</sup>  | $(\Delta R_{AB}/R_{AB})/\Delta T \times 10^{6}$ | $V_{AB} = V_{DD}$ , wiper = no connect                                  |       | 35               |       | ppm/        |  |  |
| Wiper Resistance                                 | Rw                                              |                                                                         |       | 50               | 100   | Ω           |  |  |
| DC CHARACTERISTICS POTENTIOMETER<br>DIVIDER MODE |                                                 |                                                                         |       |                  |       |             |  |  |
| Integral Nonlinearity <sup>4</sup>               | INL                                             |                                                                         | -1    | ±0.3             | +1    | LSB         |  |  |
| Differential Nonlinearity <sup>4</sup>           | DNL                                             |                                                                         | -1    | ±0.3             | +1    | LSB         |  |  |
| Voltage Divider Temperature Coefficient          | $(\Delta V_W/V_W)/\Delta T \times 10^6$         | Code = 0x80                                                             |       | 5                |       | ppm/        |  |  |
| Full-Scale Error                                 | V <sub>WFSE</sub>                               | Code = 0xFF                                                             | -6    | -4               | 0     | LSB         |  |  |
| Zero-Scale Error                                 | V <sub>WZSE</sub>                               | Code = 0x00                                                             | 0     | +3               | +5    | LSB         |  |  |
| RESISTOR TERMINALS                               |                                                 |                                                                         |       |                  |       |             |  |  |
| Voltage Range⁵                                   | <b>V</b> A, B, W                                |                                                                         | Vss   |                  | VDD   | V           |  |  |
| Capacitance <sup>6</sup> A, B                    | C <sub>A, B</sub>                               | f = 1 MHz, measured to GND,<br>code = 0x80                              |       | 45               |       | pF          |  |  |
| Capacitance <sup>6</sup>                         | Cw                                              | f = 1 MHz, measured to GND,<br>code = 0x80                              |       | 60               |       | pF          |  |  |
| Common-Mode Leakage                              | Ісм                                             | $V_A = V_B = V_W$                                                       |       | 1                |       | nA          |  |  |
| DIGITAL INPUTS AND OUTPUTS                       |                                                 |                                                                         |       |                  |       |             |  |  |
| Input Logic High (CS, CLK, SDI)                  | VIH                                             |                                                                         | 2.4   |                  |       | V           |  |  |
| Input Logic Low (CS, CLK, SDI)                   | VIL                                             |                                                                         |       |                  | 0.8   | v           |  |  |
| Output Logic High (SDO)                          | V <sub>OH</sub>                                 | $R_{Pull-up} = 2.2 \text{ k}\Omega \text{ to } 5 \text{ V}$             | 4.9   |                  |       | v           |  |  |
| Output Logic Low (SDO)                           | VoL                                             | $I_{OL} = 1.6 \text{ mA}$                                               |       |                  | 0.4   | V           |  |  |
| Input Current                                    | l <sub>IL</sub>                                 | $V_{IN} = 0 V \text{ or } 5 V$                                          |       |                  | ±1    | μA          |  |  |
| Input Capacitance <sup>6</sup>                   | CIL                                             |                                                                         |       | 5                |       | pF          |  |  |
| POWER SUPPLIES                                   |                                                 |                                                                         |       |                  |       | · · · · · · |  |  |
| Positive Supply Current                          | I <sub>DD</sub>                                 | $V_{IH} = +5 V \text{ or } V_{IL} = 0 V,$<br>$V_{DD}/V_{SS} = \pm 15 V$ |       | 15               | 50    | μΑ          |  |  |
| Negative Supply Current                          | lss                                             | $V_{IH} = +5 V \text{ or } V_{IL} = 0 V,$<br>$V_{DD}/V_{SS} = \pm 15 V$ |       | -0.01            | -1    | μA          |  |  |
| Power Dissipation <sup>7</sup>                   | P <sub>DISS</sub>                               | $V_{IH} = +5 V \text{ or } V_{IL} = 0 V,$<br>$V_{DD}/V_{SS} = \pm 15 V$ |       |                  | 765   | μW          |  |  |
| Power Supply Rejection Ratio                     | PSRR                                            | $\Delta V_{DD}/\Delta V_{SS} = \pm 15 \text{ V} \pm 10\%$               | -0.15 | ±0.08            | +0.15 | %/%         |  |  |

### AD5290

### **Data Sheet**

| Parameter                                  | Symbol | Conditions                                            | Min Typ <sup>1</sup> | Max | Unit   |
|--------------------------------------------|--------|-------------------------------------------------------|----------------------|-----|--------|
| DYNAMIC CHARACTERISTICS <sup>6, 8, 9</sup> |        |                                                       |                      |     |        |
| Bandwidth –3 dB                            | BW     | Code = 0x80                                           | 470                  |     | kHz    |
| Total Harmonic Distortion                  | THDw   | $V_A = 1 V rms$ , $V_B = 0 V$ , $f = 1 kHz$           | 0.006                |     | %      |
| Vw Settling Time                           | ts     | $V_{A}$ = 10 V, $V_{B}$ = 0 V, $\pm 1$ LSB error band | 4                    |     | μs     |
| Resistor Noise Voltage                     | en_wb  | $R_{WB} = 5 \text{ k}\Omega, f = 1 \text{ kHz}$       | 9                    |     | nV/√Hz |

 $^{1}$  Typical represents average reading at +25°C,  $V_{\text{DD}}$  = +15 V, and  $V_{\text{SS}}$  = -15 V.

<sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper

positions. R-DNL measures the relative step change from an ideal value measured between successive tap positions. Parts are guaranteed monotonic.

<sup>3</sup> All parts have a 35 ppm/°C temperature coefficient. <sup>4</sup> INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output DAC.  $V_A = V_{DD}$  and  $V_B = 0$  V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>5</sup> Resistor Terminal A, Terminal B, and Terminal W have no limitations on polarity with respect to each other.

<sup>6</sup> Guaranteed by design and not subject to production test. <sup>7</sup> P<sub>DISS</sub> is calculated from ( $I_{DD} \times V_{DD}$ ) + abs ( $I_{SS} \times V_{SS}$ ). CMOS logic-level inputs result in minimum power dissipation.

<sup>8</sup> Bandwidth, noise, and settling times are dependent on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest bandwidth. The highest R value results in the minimum overall power consumption.

<sup>9</sup> All dynamic characteristics use  $V_{DD} = +15$  V and  $V_{SS} = -15$  V.

### ELECTRICAL CHARACTERISTICS—50 K\Omega, 100 K\Omega VERSIONS

 $V_{DD}/V_{SS} = \pm 15 \text{ V} \pm 10\%$ ,  $V_A = +V_{DD}$ ,  $V_B = V_{SS}$  or 0 V,  $-40^{\circ}C < T_A < +125^{\circ}C$ , unless otherwise noted.

| Parameter                                        | Symbol                                          | Conditions                                                              | Min   | <b>Typ</b> <sup>1</sup> | Max             | Unit   |
|--------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|-------|-------------------------|-----------------|--------|
| DC CHARACTERISTICS RHEOSTAT MODE                 |                                                 |                                                                         |       |                         |                 |        |
| Resistor Differential NL <sup>2</sup>            | R-DNL                                           | $R_{WB}$ , $V_A = NC$                                                   | -0.5  | ±0.1                    | +0.5            | LSB    |
| Resistor Nonlinearity <sup>2</sup>               | R-INL                                           | $R_{WB}$ , $V_A = NC$                                                   | -1    | ±0.5                    | +1              | LSB    |
| Nominal Resistor Tolerance                       | $\Delta R_{AB}$                                 | $T_A = +25^{\circ}C$                                                    | -30   |                         | +30             | %      |
| Resistance Temperature Coefficient <sup>3</sup>  | $(\Delta R_{AB}/R_{AB})/\Delta T \times 10^{6}$ | $V_{AB} = V_{DD}$ , wiper = no connect                                  |       | 35                      |                 | ppm/°C |
| Wiper Resistance                                 | Rw                                              |                                                                         |       | 50                      | 100             | Ω      |
| DC CHARACTERISTICS POTENTIOMETER<br>DIVIDER MODE |                                                 |                                                                         |       |                         |                 |        |
| Integral Nonlinearity <sup>4</sup>               | INL                                             |                                                                         | -1    | ±0.5                    | +1              | LSB    |
| Differential Nonlinearity <sup>4</sup>           | DNL                                             |                                                                         | -1    | ±0.5                    | +1              | LSB    |
| Voltage Divider Temperature<br>Coefficient       | $(\Delta V_W/V_W)/\Delta T \times 10^6$         | Code = 0x80                                                             |       | 5                       |                 | ppm/°C |
| Full-Scale Error                                 | Vwfse                                           | Code = 0xFF                                                             | -2.5  | -1.6                    | 0               | LSB    |
| Zero-Scale Error                                 | V <sub>WZSE</sub>                               | Code = 0x00                                                             | 0     | +0.6                    | +1.5            | LSB    |
| RESISTOR TERMINALS                               |                                                 |                                                                         |       |                         |                 |        |
| Voltage Range⁵                                   | V <sub>A, B, W</sub>                            |                                                                         | Vss   |                         | V <sub>DD</sub> | V      |
| Capacitance <sup>6</sup> A, B                    | C <sub>A, B</sub>                               | f = 1 MHz, measured to GND,<br>code = 0x80                              |       | 45                      |                 | pF     |
| Capacitance <sup>6</sup>                         | Cw                                              | f = 1 MHz, measured to GND,<br>code = 0x80                              |       | 60                      |                 | pF     |
| Common-Mode Leakage                              | I <sub>см</sub>                                 | $V_A = V_B = V_W$                                                       |       | 1                       |                 | nA     |
| DIGITAL INPUTS AND OUTPUTS                       |                                                 |                                                                         |       |                         |                 |        |
| Input Logic High (CS, CLK, SDI)                  | VIH                                             |                                                                         | 2.4   |                         |                 | V      |
| Input Logic Low (CS, CLK, SDI)                   | VIL                                             |                                                                         |       |                         | 0.8             | V      |
| Output Logic High (SDO)                          | V <sub>OH</sub>                                 | $R_{Pull-up} = 2.2 \text{ k}\Omega \text{ to } 5 \text{ V}$             | 4.9   |                         |                 | v      |
| Output Logic Low (SDO)                           | Vol                                             | $I_{OL} = 1.6 \text{ mA}$                                               |       |                         | 0.4             | v      |
| Input Current                                    | lı.                                             | $V_{IN} = 0 V \text{ or } 5 V$                                          |       |                         | ±1              | μA     |
| Input Capacitance <sup>6</sup>                   | C⊫                                              |                                                                         |       | 5                       |                 | pF     |
| POWER SUPPLIES                                   |                                                 |                                                                         |       |                         |                 |        |
| Positive Supply Current                          | l <sub>DD</sub>                                 | $V_{IH} = +5 V \text{ or } V_{IL} = 0 V,$<br>$V_{DD}/V_{SS} = \pm 15 V$ |       | 15                      | 50              | μΑ     |
| Negative Supply Current                          | I <sub>ss</sub>                                 | $V_{IH} = +5 V \text{ or } V_{IL} = 0 V,$<br>$V_{DD}/V_{SS} = \pm 15 V$ |       | -0.01                   | -1              | μΑ     |
| Power Dissipation <sup>7</sup>                   | P <sub>DISS</sub>                               | $V_{IH} = +5 V \text{ or } V_{IL} = 0 V,$<br>$V_{DD}/V_{SS} = \pm 15 V$ |       |                         | 765             | μW     |
| Power Supply Rejection Ratio                     | PSRR                                            | $\Delta V_{DD} / \Delta V_{SS} = \pm 15 \text{ V} \pm 10\%$             | -0.05 | ±0.01                   | +0.05           | %/%    |

### AD5290

| Parameter                                  | Symbol | Conditions                                        | Min | <b>Typ</b> <sup>1</sup> | Max | Unit  |
|--------------------------------------------|--------|---------------------------------------------------|-----|-------------------------|-----|-------|
| DYNAMIC CHARACTERISTICS <sup>6, 8, 9</sup> |        |                                                   |     |                         |     |       |
| Bandwidth –3 dB                            | BW     | $R_{AB} = 50 \text{ k}\Omega$ , code = 0x80       |     | 90                      |     | kHz   |
|                                            |        | $R_{AB} = 100 \text{ k}\Omega$ , code = 0x80      |     | 50                      |     | kHz   |
| Total Harmonic Distortion                  | THDw   | $V_A = 1 V rms$ , $V_B = 0 V$ , $f = 1 kHz$       |     | 0.002                   |     | %     |
| V <sub>w</sub> Settling Time               | ts     | $V_A = 10 V$ , $V_B = 0 V$ ,<br>±1 LSB error band |     | 4                       |     | μs    |
| Resistor Noise Voltage                     | en_wb  | $R_{WB} = 25 \text{ k}\Omega, f = 1 \text{ kHz}$  |     | 20                      |     | nV√Hz |

<sup>1</sup> Typical represents average reading at  $+25^{\circ}$ C, VDD = +15 V, and VSS = -15 V.

<sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper <sup>3</sup> All parts have a 35 ppm/°C temperature coefficient.
<sup>4</sup> INL and DNL are measured at WW with the RDAC configured as a potentiometer divider similar to a voltage output DAC. VA = VDD and VB = 0 V. DNL specification

limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>5</sup> Resistor Terminal A, Terminal B, and Terminal W have no limitations on polarity with respect to each other.

<sup>6</sup> Guaranteed by design and not subject to production test. <sup>7</sup> P<sub>DISS</sub> is calculated from ( $I_{DD} \times V_{DD}$ ) + abs ( $I_{SS} \times V_{SS}$ ). CMOS logic level inputs result in minimum power dissipation.

<sup>8</sup> Bandwidth, noise, and settling times are dependent on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest bandwidth. The highest R value results in the minimum overall power consumption.

<sup>9</sup> All dynamic characteristics use VDD = +15 V and VSS = -15 V.

### **INTERFACE TIMING CHARACTERISTICS**

#### Table 3.

| Parameter <sup>1, 2</sup>                  | Symbol                            | Conditions                                               | Min | Тур | Max | Unit |
|--------------------------------------------|-----------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| Clock Frequency                            | fclk                              |                                                          |     |     | 4   | MHz  |
| Input Clock Pulse Width                    | t <sub>CH</sub> , t <sub>CL</sub> | Clock level high or low                                  | 120 |     |     | ns   |
| Data Setup Time                            | t <sub>Ds</sub>                   |                                                          | 30  |     |     | ns   |
| Data Hold Time                             | t <sub>DH</sub>                   |                                                          | 20  |     |     | ns   |
| CLK to SDO Propagation Delay <sup>3</sup>  | <b>t</b> PD                       | $R_{Pull-up} = 2.2 \text{ k}\Omega, C_L < 20 \text{ pF}$ | 10  |     | 100 | ns   |
| CS Setup Time                              | t <sub>css</sub>                  |                                                          | 120 |     |     | ns   |
| CS High Pulse Width                        | t <sub>csw</sub>                  |                                                          | 150 |     |     | ns   |
| CLK Fall to $\overline{CS}$ Fall Hold Time | t <sub>CSH0</sub>                 |                                                          | 10  |     |     | ns   |
| CLK Rise to CS Rise Hold Time              | t <sub>сsн</sub>                  |                                                          | 120 |     |     | ns   |
| CS Rise to Clock Rise Setup                | t <sub>CS1</sub>                  |                                                          | 120 |     |     | ns   |

<sup>1</sup> See Figure 3 for the location of the measured values. All input control voltages are specified with  $t_R = t_F = 1$  ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of 1.6 V. Switching characteristics are measured using  $V_{DD} = +15$  V and  $V_{SS} = -15$  V. <sup>2</sup> Guaranteed by design and not subject to production test. <sup>3</sup> Propagation delay depends on the value of  $V_{DD}$ ,  $R_{Pull-up}$ , and  $C_L$ .

## **3-WIRE DIGITAL INTERFACE**

Data is loaded MSB first.

| B7             | B6 | B5 | B4 | B3 | B2 | B1 | B0             |
|----------------|----|----|----|----|----|----|----------------|
| D7             | D6 | D5 | D4 | D3 | D2 | D1 | D0             |
| MSB            |    |    |    |    |    |    | LSB            |
| 2 <sup>7</sup> |    |    |    |    |    |    | 2 <sup>0</sup> |



Figure 2. AD5290 3-Wire Digital Interface Timing Diagram  $(V_A = V_{DD}, V_B = 0 V, V_W = V_{OUT})$ 



Figure 3. Detail Timing Diagram

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = +25^{\circ}C$ , unless otherwise noted.

#### Table 5.

| Parameter                                                      | Rating          |  |  |
|----------------------------------------------------------------|-----------------|--|--|
| V <sub>DD</sub> to GND                                         | –0.3 V, +35 V   |  |  |
| Vss to GND                                                     | +0.3 V, -16.5 V |  |  |
| V <sub>DD</sub> to V <sub>SS</sub>                             | –0.3 V, +35 V   |  |  |
| V <sub>A</sub> , V <sub>B</sub> , V <sub>W</sub> to GND        | Vss, Vdd        |  |  |
| Maximum Current                                                |                 |  |  |
| Iwb, Iwa Pulsed                                                | ±20 mA          |  |  |
| $I_{WB}$ Continuous ( $R_{WB} \le 6 \text{ k}\Omega$ , A Open, | ±5 mA           |  |  |
| $V_{DD}/V_{SS} = 30 \text{ V}/0 \text{ V})^{1}$                |                 |  |  |
| Iwa Continuous (Rwa ≤ 6 kΩ, B Open,                            | ±5 mA           |  |  |
| $V_{DD}/V_{SS} = 30 \text{ V}/0 \text{ V})^{1}$                |                 |  |  |
| Digital Input and Output Voltages to GND                       | 0 V, +7 V       |  |  |
| Operating Temperature Range                                    | -40°C to +125°C |  |  |
| Maximum Junction Temperature (T <sub>JMAX</sub> ) <sup>2</sup> | +150°C          |  |  |
| Storage Temperature                                            | –65°C to +150°C |  |  |
| Lead Temperature                                               | 245°C           |  |  |
| (Soldering, 10 sec to 30 sec)                                  |                 |  |  |
| Thermal Resistance <sup>2</sup> θ <sub>JA</sub> : MSOP-10      | 230°C/W         |  |  |

<sup>1</sup> The maximum terminal current is bound by the maximum current handling of the switches, maximum power dissipation of the package, and the maximum applied voltage across any two of the following at a given resistance: A terminal, B terminal, and W terminal.

<sup>2</sup> Package power dissipation =  $(T_{JMAX} - T_A)/\theta_{JA}$ .

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. 10

## **PIN CONFIGURATION AND DESCRIPTIONS**

W Terminal.  $V_{SS} \le V_W \le V_{DD}$ .



Figure 4. AD5290 Pin Configuration

| Tuble 0. 11D 5250 Thir Function Descriptions |                 |                                                                                                                                                                                                               |  |
|----------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin No.                                      | Mnemonic        | Description                                                                                                                                                                                                   |  |
| 1                                            | А               | A Terminal. $V_{SS} \le V_A \le V_{DD}$ .                                                                                                                                                                     |  |
| 2                                            | В               | B Terminal. $V_{SS} \leq V_B \leq V_{DD}$ .                                                                                                                                                                   |  |
| 3                                            | V <sub>ss</sub> | Negative Supply. Connect to 0 V for single-supply applications.                                                                                                                                               |  |
| 4                                            | GND             | Digital Ground.                                                                                                                                                                                               |  |
| 5                                            | <u>CS</u>       | Chip Select Input; Active Low. When $\overline{CS}$ returns high, data is loaded into the wiper register.                                                                                                     |  |
| 6                                            | CLK             | Serial Clock Input. Positive edge triggered.                                                                                                                                                                  |  |
| 7                                            | SDI             | Serial Data Input Pin. Shifts in one bit at a time on positive clock CLK edges. MSB loaded first.                                                                                                             |  |
| 8                                            | SDO             | Serial Data Output Pin. Internal N-Ch FET with open-drain output that requires external pull-up resistor.<br>It shifts out the previous eight SDI bits that allow daisy-chain operation of multiple packages. |  |
| 9                                            | V <sub>DD</sub> | Positive Power Supply.                                                                                                                                                                                        |  |

### Table 6. AD5290 Pin Function Descriptions

W

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. Resistance Step Position Nonlinearity Error vs. Code



Figure 6. Resistance Step Change Differential Nonlinearity Error vs. Code



Figure 7. Potentiometer Divider Nonlinearity Error vs. Code



Figure 8. Potentiometer Divider Differential Nonlinearity Error vs. Code



Figure 9. Supply Current IDD vs. Temperature



Figure 10. Total Resistance vs. Temperature

## AD5290



### **Data Sheet**

## AD5290









Figure 19. Total Harmonic Distortion Plus Noise vs. Amplitude













Figure 23. Supply Current vs. Digital Input Voltage



Figure 24. Digital Feedthrough



Figure 25. Large Signal Settling Time, Code = 0x00 to 0xFF

### THEORY OF OPERATION PROGRAMMING THE VARIABLE RESISTOR

#### **Rheostat Operation**

The part operates in the rheostat mode when only two terminals are used as a variable resistor. The unused terminal can be floating or tied to the W terminal as shown in Figure 26.



Figure 26. Rheostat Mode Configuration

The nominal resistance between Terminal A and Terminal B,  $R_{AB}$ , is available in 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$  with ±30% tolerance and has 256 tap points accessed by the wiper terminal. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings. Figure 27 shows a simplified RDAC structure.





In order to achieve optimum cost performance, Analog Devices has patented the RDAC segmentation architecture for all the digital potentiometers. In particular, the AD5290 employs a 3-stage segmentation approach as shown in Figure 27. As a result, the general equation determining the digitally programmed output resistance between the W terminal and B terminal is as follows:

$$R_{WB}(D) = \frac{D}{256} \times R_{AB} + 3 \times R_W \tag{1}$$

where:

*D* is the decimal equivalent of the binary code loaded in the 8-bit RDAC register from 0 to 255.  $R_{AB}$  is the end-to-end resistance.  $R_W$  is one of the wiper resistances contributed by the on resistance of an internal switch.

The AD5290 wiper switch is designed with the transmission gate CMOS topology and with the gate voltage derived from  $V_{DD}$ . The wiper resistance, RW, is a function of  $V_{DD}$  and temperature. Contrary to the temperature coefficient of the R<sub>AB</sub>, which is only 35 ppm/°C, the temperature coefficient of the wiper resistance is significantly higher because the wiper resistance doubles from 25°C to 125°C. As a result, the user must take into consideration the contribution of RW on the desirable resistance. On the other hand, the wiper resistance is insensitive to the tap point potential. As a result, RW remains relatively flat at a given  $V_{DD}$  and temperature at various codes.

Assuming that an ideal 10 k $\Omega$  part is used, the wiper's first connection starts at the B terminal for the programming code of 0x00 where SWB is closed. The minimum resistance between Terminal W and Terminal B is, therefore, generally 150  $\Omega$ . The second connection is the first tap point, which corresponds to 189  $\Omega$  ( $R_{WB} = 1/256 \times R_{AB} + 3R_W = 39 \Omega + 150 \Omega$ ) for code 0x01, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,110  $\Omega$ .

In the zero-scale condition, a finite total wiper resistance of 150  $\Omega$  is present. Regardless of which setting the part is operating in, care should be taken to limit the current between the A terminal to B terminal, W terminal to A terminal, and W terminal to B terminal, to the maximum dc current of 5 mA or pulse current of 20 mA. Otherwise, degradation, or possible destruction of the internal switch contact, can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between the W terminal and the A terminal also produces a digitally controlled complementary resistance, R<sub>WA</sub>. R<sub>WA</sub> starts at the maximum resistance value and decreases as the data loaded into the latch increases. The general equation for this operation is as follows:

$$R_{WA}(D) = \frac{256 - D}{256} \times R_{AB} + 3 \times R_{W}$$
(2)

#### **PROGRAMMING THE POTENTIOMETER DIVIDER**

#### Voltage Output Operation

The digital potentiometer easily generates a voltage divider at wiper to B and wiper to A proportional to the input voltage at A to B. Unlike the polarity of  $V_{DD}$  to GND, which must be positive, voltage across A to B, W to A, and W to B can be at either polarity.



Figure 28. Potentiometer Mode Configuration

If ignoring the effect of the wiper resistance for simplicity, connecting the A terminal to 30 V and the B terminal to ground produces an output voltage at the Wiper W to Terminal B ranging from 0 V to 1 LSB less than 30 V. Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B, divided by the 256 positions of the potentiometer divider. The general equation defining the output voltage at V<sub>w</sub> with respect to ground for any valid input voltage applied to Terminal A and Terminal B is as follows:

$$V_W(D) = \frac{D}{256} \times V_A + \frac{256 - D}{256} \times V_B$$
(3)

Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors  $R_{WA}$  and  $R_{WB}$  and not the absolute values. Therefore, the temperature drift reduces to 5 ppm/°C.

### **3-WIRE SERIAL BUS DIGITAL INTERFACE**

The AD5290 contains a 3-wire digital interface ( $\overline{CS}$ , CLK, and SDI). The 8-bit serial word must be loaded MSB first. The format of the word is shown in Table 4. The positive edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. When  $\overline{CS}$  is low, the clock loads data into the serial register on each positive clock edge.

The data setup and data hold times in the Specifications section determine the valid timing requirements. The AD5290 uses an 8-bit serial input data register word that is transferred to the internal RDAC register when the  $\overline{\text{CS}}$  line returns to logic high. Extra MSB bits are ignored.

### DAISY CHAIN OPERATION

SDO shifts out the SDI content in the previous frame; thus it can be used for daisy-chaining multiple devices. The SDO pin contains an open drain N-Ch MOSFET and requires a pullup resistor if the SDO function is used. Users need to tie the SDO pin of one package to the SDI pin of the next package. Users may need to increase the clock period because the pull-up resistor and the capacitive loading at the SDO to SDI interface can induce time delay to the subsequent devices.

For example, in Figure 29, if two AD5290 devices are daisychained, a total of 16 bits of data are required for each operation. The first set of eight bits goes to U2, and the second set of eight bits goes to U1. The  $\overline{CS}$  should be kept low until all 16 bits are clocked into their respective serial registers. The  $\overline{CS}$  is then pulled high to complete the operation.



Figure 29. Daisy Chain Configuration

### ESD PROTECTION

All digital inputs are protected with a series input resistor and a Zener ESD structure, as shown in Figure 30. These structures apply to digital input pins, Pin  $\overline{\text{CS}}$ , Pin CLK, Pin SDI, and Pin SDO.



Figure 30. Equivalent ESD Protection Circuit

All analog terminals are also protected by Zener ESD protection diodes, as shown in Figure 31.



Figure 31. Equivalent ESD Protection Analog Pins

### **TERMINAL VOLTAGE OPERATING RANGE**

The AD5290  $V_{DD}$  and  $V_{SS}$  power supplies define the boundary conditions for proper 3-terminal digital potentiometer operation. The AD5290 can operate in single supply from +4.5 V to +33 V or dual supply from ±4.5 V to ±16.5 V. The AD5290 is functional at low supply voltages such as 4.5 V, but the performance parameters are not guaranteed.

The voltages present on Terminal A, Terminal B, and Terminal W that are more positive than  $V_{DD}$  or more negative than  $V_{SS}$  are clamped by the internal forward-biased diodes (Figure 31).

### POWER-UP AND POWER-DOWN SEQUENCES

Because of the ESD protection diodes that limit the voltage compliance at Terminal A, Terminal B, and Terminal W (Figure 31), it is important to power  $V_{DD}/V_{SS}$  before applying any voltage to Terminal A, Terminal B, and Terminal W. Otherwise, the diodes are forward-biased such that  $V_{DD}/V_{SS}$  are powered unintentionally and affect the system. Similarly,  $V_{DD}/V_{SS}$  should be powered down last. The ideal power-up sequence is as follows: GND,  $V_{DD}$ ,  $V_{SS}$ , digital inputs, and  $V_A/V_B/V_W$ . The order of powering  $V_A$ ,  $V_B$ ,  $V_W$ , and the digital inputs is not important, as long as they are powered after  $V_{DD}/V_{SS}$ .

### LAYOUT AND POWER SUPPLY BIASING

It is good practice to use a compact, minimum lead-length layout design. The leads to the input should be as direct as possible, with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors. Low equivalent series resistance (ESR), 1  $\mu$ F to 10  $\mu$ F tantalum or electrolytic capacitors, should be applied at the supplies to minimize any transient disturbance and to filter low frequency ripple. Figure 32 illustrates the basic supply-bypassing configuration for the AD5290.

The ground pin of the AD5290 is a digital ground reference. To minimize the digital ground bounce, the AD5290 digital ground terminal should be joined remotely to the analog ground (Figure 32).



Figure 32. Power Supply Bypassing

### APPLICATIONS HIGH VOLTAGE DAC

AD5290 can be configured as a high voltage DAC, with output voltage as high as 30 V. The circuit is shown in Figure 33. The output is as follows:

$$V_O(D) = \frac{D}{256} \times [1.2 \text{ V} \times (1 + \frac{R_2}{R_1})]$$
(4)

where D is the decimal code from 0 to 255.



### **PROGRAMMABLE POWER SUPPLY**

With a boost regulator, such as ADP1612, AD5290 can be used as the variable resistor at the regulator's FB pin to provide the programmable power supply (Figure 34). The output is as follows:

$$V_{O} = 1.23 \text{ V} \times [1 + \frac{(D_{256}) - R_{AB}}{R_2}]$$
 (5)

AD5290 devices  $V_{DD}$  is derived from the output. Initially, L1 acts as a short, and  $V_{DD}$  is one diode voltage drop below +5 V. The output slowly establishes the final value.



### AUDIO VOLUME CONTROL

Because of its good THD performance and high voltage capability, AD5290 can be used as a digital volume control. If AD5290 is used directly as an audio attenuator or gain amplifier, a large step change in the volume level at any arbitrary time can lead to an abrupt discontinuity of the audio signal causing an audible zipper noise. To prevent this, a zerocrossing window detector can be inserted to the  $\overline{CS}$  line to delay the device update until the audio signal crosses the window. Since the input signal can operate on top of any dc level rather than absolute zero volt level, zero-crossing in this case means the signal is ac-coupled, and the dc offset level is the signal zero reference point.

The configuration to reduce zipper noise (Figure 35) and the results of using this configuration are shown in Figure 36. The input is ac-coupled by C1 and attenuated down before feeding into the window comparator formed by U2, U3, and U4B (Figure 35). U<sub>6</sub> is used to establish the signal zero reference. The upper limit of the comparator is set above its offset and, therefore, the output pulses high whenever the input falls between 2.502 V and 2.497 V (or 0.005 V window) in this example. This output is AND'ed with the chip select signal such that the AD5290 updates whenever the signal crosses the window. To avoid a constant update of the device, the chip select signal should be programmed as two pulses, rather than as one shown in Figure 36.

In Figure 35, the lower trace shows that the volume level changes from a quarter-scale to full-scale when a signal change occurs near the zero-crossing window.



Figure 35. Audio Volume Control with Zipper Noise Reduction



Figure 36. Input (Trace 1) and Output (Trace 2) of the Circuit in Figure 35 (The Command of Volume Change May Occur at Any Time, but the Level Change Occurs Only Near the Zero-Crossing Window)