

# 385 MHz BW IF Diversity Receiver

# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**

## <span id="page-0-0"></span>**FEATURES**

**JESD204B (Subclass 1) coded serial digital outputs In band SFDR = 83 dBFS at 340 MHz (750 MSPS) In band SNR = 66.7 dBFS at 340 MHz (750 MSPS) 1.4 W total power per channel at 750 MSPS (default settings) Noise density = −153 dBFS/Hz at 750 MSPS 1.25 V, 2.5 V, and 3.3 V dc supply operation Flexible input range [AD6674-750](http://www.analog.com/ad6674?doc=ad6674.pdf) an[d AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf)**

**1.46 V p-p to 1.94 V p-p (1.70 V p-p nominal) [AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf)**

**1.46 V p-p to 2.06 V p-p (2.06 V p-p nominal) 95 dB channel isolation/crosstalk**

- **Amplitude detect bits for efficient automatic gain control (AGC) implementation**
- **Noise shaping requantizer (NSR) option for main receiver function**

**Variable dynamic range (VDR) option for digital predistortion (DPD) function**

**2 integrated wideband digital processors per channel 12-bit numerically controlled oscillator (NCO), up to** 

**4 cascaded half-band filters**

**Differential clock inputs**

**Integer clock divide by 1, 2, 4, or 8**

**Energy saving power-down modes**

**Flexible JESD204B lane configurations**

<span id="page-0-3"></span>**Small signal dither**

## <span id="page-0-1"></span>**APPLICATIONS**

**Diversity multiband, multimode digital receivers 3G/4G, TD-SCDMA, W-CDMA, GSM, LTE, LTE-A DOCSIS 3.0 CMTS upstream receive paths HFC digital reverse path receivers**

## <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is a 385 MHz bandwidth mixed-signal intermediate frequency (IF) receiver. It consists of two, 14-bit 1.0 GSPS/750 MSPS/500 MSPS analog-to-digital converters (ADC) and various digital signal processing blocks consisting of four wideband DDCs, an NSR, and VDR monitoring. It has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed to support communications applications capable of sampling wide bandwidth analog signals of up to 2 GHz. The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.

The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.



### **Rev. D [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD6674.pdf&product=AD6674&rev=D)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2014–2018 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)**

## **TABLE OF CONTENTS**





 $\mathbf{1}$ 

 $\mathbf 1$ 

 $\mathbf 1$  $\mathfrak{Z}$ 

## <span id="page-2-0"></span>**REVISION HISTORY**



## **8/2016—Rev. B to Rev. C**



### **4/2015—Rev. A to Rev. B**



**12/2014—Revision A: Initial Version**

The analog input and clock signals are differential inputs. The ADC data outputs are internally connected to four DDCs through a crossbar mux. Each DDC consists of up to five cascaded signal processing stages: a 12-bit frequency translator (NCO), and up to four half-band decimation filters.

Each ADC output is connected internally to an NSR block. The integrated NSR circuitry allows improved SNR performance in a smaller frequency band within the Nyquist bandwidth. The device supports two different output modes selectable via the SPI. With the NSR feature enabled, the outputs of the ADCs are processed such that th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) supports enhanced SNR performance within a limited portion of the Nyquist bandwidth while maintaining a 9-bit output resolution. NSR is enabled by default on th[e AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf)

Each ADC output is also connected internally to a VDR block. This optional mode allows full dynamic range for defined input signals. Inputs that are within a defined mask (based on DPD applications) are passed unaltered. Inputs that violate this defined mask result in the reduction of the output resolution.

With VDR, the dynamic range of the observation receiver is determined by a defined input frequency mask. For signals falling within the mask, the outputs are presented at the maximum resolution allowed. For signals exceeding defined power levels within this frequency mask, the output resolution is truncated. This mask is based on DPD applications and supports tunable real IF sampling, and zero IF or complex IF receive architectures.

Operation of the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) between the DDC, NSR, and VDR modes is selectable via SPI-programmable profiles.

In addition to the DDC blocks, the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has several functions that simplify the AGC function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect control bits in Register 0x245 of the ADC. If the input signal level exceeds the programmable threshold, the fast detect

indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input. Besides the fast detect outputs, th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) also offers signal monitoring capability. The signal monitoring block provides additional information about the signal being digitized by the ADC.

Users can configure the Subclasss 1 JESD204B-based high speed serialized output in a variety of two-lane and four-lane configurations, depending on the DDC configuration and the acceptable lane rate of the receiving logic device. Multidevice synchronization is supported through the SYSREF± and SYNCINB± input pins.

Th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 1.8 V capable 3-wire serial port interface (SPI).

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is available in a Pb-free, 64-lead LFCSP, specified over the −40°C to +85°C industrial temperature range. This product is protected by a U.S. patent.

## <span id="page-3-0"></span>**PRODUCT HIGHLIGHTS**

- 1. Wide full power bandwidth supports IF sampling of signals up to 2 GHz.
- 2. Buffered inputs with programmable input termination eases filter design and implementation.
- 3. Four integrated wideband decimation filters and numerically controlled oscillator (NCO) blocks supporting multiband receivers.
- 4. Flexible SPI controls various product features and functions to meet specific system requirements.
- 5. Programmable fast overrange detection and signal monitoring.
- 6. Programmable fast overrange detection.
- 7.  $9 \text{ mm} \times 9 \text{ mm}$  64-lead LFCSP.

## <span id="page-4-0"></span>**SPECIFICATIONS DC SPECIFICATIONS**

<span id="page-4-1"></span>AVDD1 = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, AVDD1\_SR = 1.25 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V, specified maximum sampling rate, 1.0 V internal reference (VREF), A<sub>IN</sub> = −1.0 dBFS, clock divider = 2, default SPI settings, T<sub>A</sub> = 25°C, unless otherwise noted.

## **Table 1.**



<span id="page-5-1"></span>

<sup>1</sup> Differential capacitance is measured between the VIN+x and VIN−x pins (x = A, B).

<sup>2</sup> Measured with a low input frequency, full-scale sine wave.

<sup>3</sup> All lanes running. Power dissipation on DRVDD changes with lane rate and number of lanes used.

<sup>4</sup> L is the number of lanes per converter device (lanes per link).

<sup>5</sup> N/A means not applicable. At the maximum sample rate, it is not applicable to use L = 2 mode on the JESD204B output interface because this exceeds the maximum lane rate of 12.5 Gbps. L = 2 mode is supported when the equation ((M × N' × (10/8) × f<sub>out</sub>)/L) results in a lane rate that is ≤12.5 Gbps. f<sub>out</sub> is the output sample rate and is denoted by  $f_S/DCM$ , where  $DCM =$  decimation ratio.

<sup>6</sup> Can be controlled by the SPI.

### <span id="page-5-0"></span>**AC SPECIFICATIONS**

AVDD1 = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, AVDD1\_SR = 1.25 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V, specified maximum sampling rate, 1.0 V internal reference,  $A_{IN} = -1.0$  dBFS, clock divider = 2, default SPI settings,  $T_A = 25$ °C, unless otherwise noted.

### **Table 2.**



<span id="page-6-0"></span>

<sup>1</sup> See th[e AN-835 Application Note,](http://www.analog.com/an-835?doc=ad6674.pdf) *Understanding High Speed ADC Testing and Evaluation*, for definitions and for details on how these tests were completed. <sup>2</sup> Noise density is measured at low analog input frequency (30 MHz).

<sup>3</sup> Se[e Table 10](#page-31-0) for recommended device settings to achieve stated typical performance.

<sup>4</sup> When NSR is activated on the AD6674-750 and AD6674-1000, the decimating half-band filter is also enabled.

<sup>5</sup> Crosstalk is measured at 185 MHz with −1.0 dBFS analog input on one channel and no input on the adjacent channel.

## <span id="page-7-0"></span>**DIGITAL SPECIFICATIONS**

AVDD1 = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, AVDD1\_SR = 1.25 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V, specified maximum sampling rate, 1.0 V internal reference, A<sub>IN</sub> = −1.0 dBFS, clock divider = 2, default SPI settings, T<sub>A</sub> = 25°C, unless otherwise noted.





<sup>1</sup> Differential and common-mode return loss is measured from 100 MHz to 0.75  $\times$  baud rate.

## <span id="page-8-0"></span>**SWITCHING SPECIFICATIONS**

AVDD1 = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, AVDD1\_SR = 1.25 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V, specified maximum sampling rate, 1.0 V internal reference,  $A_{IN} = -1.0$  dBFS, clock divider = 2, default SPI settings,  $T_A = 25$ °C, unless otherwise noted.

### **Table 4.**



<sup>1</sup> The maximum sample rate is the clock rate after the divider.

<sup>2</sup> The minimum sample rate operates at 300 MSPS with  $L = 2$  or  $L = 1$ .

<sup>3</sup> Baud rate = 1/UI. A subset of this range can be supported.

<sup>4</sup> At full baud rate (12.5 Gbps), each ADC outputs data on two differential pair lanes.

<sup>5</sup> Wake-up time is defined as the time required to return to normal operation from power-down mode or standby mode.

## <span id="page-8-1"></span>**TIMING SPECIFICATIONS**

**Table 5.** 



12400-002



<span id="page-9-0"></span>*Figure 4. Serial Port Interface Timing Diagram* 

## <span id="page-10-0"></span>ABSOLUTE MAXIMUM RATINGS

<span id="page-10-3"></span>**Table 6.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## <span id="page-10-1"></span>**THERMAL CHARACTERISTICS**

Typical  $\theta_{JA}$ ,  $\Psi_{JB}$ , and  $\theta_{JC}$  are specified vs. the number of printed circuit board (PCB) layers in different airflow velocities (in m/sec). Airflow increases heat dissipation, effectively reducing θ<sub>JA</sub> and Ψ<sub>JB</sub>. In addition, metal in direct contact with the package leads and exposed pad from metal traces, through holes, ground, and power planes reduces the  $\theta_{JA}$ . Thermal performance for actual applications requires careful inspection of the conditions in an application. The use of appropriate thermal management techniques is recommended to ensure that the maximum junction temperature does not exceed the limits shown i[n Table 6.](#page-10-3)

### **Table 7. Thermal Resistance Values**



<sup>1</sup> Per JEDEC 51-7, plus JEDEC 51-5 2s2p test board.

<sup>2</sup> Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).

<sup>3</sup> Per JEDEC JESD51-8 (still air).

<sup>4</sup> N/A means not applicable.

<sup>5</sup> Per MIL-STD 883, Method 1012.1.

### <span id="page-10-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-11-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



**NOTES 1. EXPOSED PAD. THE EXPOSED THERMAL PAD ON THE BOTTOM OF THE PACKAGE PROVIDES THE GROUND REFENCE FOR AVDDx. THIS EXPOSED PAD MUST BE CONNECTED TO GROUND FOR PROPER OPERATION.** 12400-005

12400-005

*Figure 5. Pin Configuration* 





## <span id="page-12-0"></span>Data Sheet [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)



<sup>1</sup> To ensure proper ADC operation, connect AVDD1\_SR and AGND separately from the AVDD1 and EPAD connection. For more information, see th[e Applications](#page-94-0)  [Information](#page-94-0) section.

## <span id="page-13-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

## <span id="page-13-1"></span>**[AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf)**

AVDD1 = 1.25 V, AVDD1\_SR = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V,  $A_{IN} = -1.0$  dBFS, VDR mode (no violation of VDR mask), clock divider = 2, otherwise default SPI settings,  $T_A = 25^{\circ}C$ , 128k FFT sample, unless otherwise noted. See [Table 10](#page-31-0) for recommended settings.



12400-201





*Figure 18. Two-Tone FFT; fIN1 = 184 MHz, fIN2 = 187 MHz*



*Figure 19. Two-Tone FFT; fIN1 = 338 MHz, fIN2 = 341 MHz*





*Figure 21. Two-Tone IMD3/SFDR vs. Input Amplitude (A<sub>IN</sub>) with f<sub>IN1</sub> = 338 MHz and fIN2 = 341 MHz* 



*Figure 22. SNR/SFDR vs. Input Amplitude (A<sub>IN</sub>), f<sub>IN</sub> = 170.3 MHz* 



*Figure 23. SNR/SFDR vs. Temperature, fIN = 170.3 MHz*



*Figure 24. Power Dissipation vs. Sampel Rate (fS) (Default SPI)* 

## <span id="page-17-0"></span>**[AD6674-750](http://www.analog.com/ad6674?doc=ad6674.pdf)**

AVDD1 = 1.25 V, AVDD1\_SR = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V,  $A_{IN} = -1.0$  dBFS, VDR mode (no violation of VDR mask), clock divider = 2, otherwise default SPI settings,  $T_A = 25^{\circ}C$ , 128k FFT sample, unless otherwise noted. See [Table 10](#page-31-0) for recommended settings.





12400-428

12400-429



*Figure 38. Two-Tone FFT; fIN1 = 338 MHz, fIN2 = 341 MHz*



### **120**  $\overline{\phantom{a}}$ **SFDR (dBFS) 100** SNR/SFDR (dBc AND dBFS) **SNR/SFDR (dBc AND dBFS) 80 SNR (dBFS) 60**  $\overline{\phantom{a}}$ **SFDR (dBc) 40 SNR (dBc) 20 0 –5 0** 2400-430 **–90 –85 –80 –75 –70 –65 –60 –55 –50 –45 –40 –35 –30 –25 –20 –15 –10** 12400-430 **INPUT AMPLITUDE (dBFS)**

*Figure 41. SNR/SFDR vs. Input Amplitude (A<sub>IN</sub>), f<sub>IN</sub> = 170.3 MHz* 



*Figure 42. SNR/SFDR vs. Temperature, f<sub>IN</sub>* = 170.3 MHz



*Figure 43. Power Dissipation vs. Sample Rate (fS); L = 4, M = 2, F = 1 for fS ≥ 625 MSPS and L= 2, M = 2, F = 2 for fS < 625 MSPS (Default SPI)*

## <span id="page-21-0"></span>**[AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf)**

AVDD1 = 1.25 V, AVDD1\_SR = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V,  $A_{IN} = -1.0$  dBFS, VDR mode (no violation of VDR mask), clock divider = 2, otherwise default SPI settings,  $T_A = 25^{\circ}C$ , 128k FFT sample, unless otherwise noted. See [Table 10](#page-31-0) for recommended settings.









*Figure 57. Two-Tone FFT; fIN1 = 338 MHz, fIN2 = 341 MHz*



*Figure 58. Two-Tone SFDR/IMD3 vs. Input Amplitude (A<sub>IN</sub>) with f<sub>IN1</sub> = 184 MHz and*  $f_{1N2} = 187$  *MHz* 



*Figure 59. Two-Tone SFDR/IMD3 vs. Input Amplitude (AIN) with f<sub>IN1</sub>* = 338 MHz and f<sub>IN2</sub> = 341 MHz



*Figure 60. SNR/SFDR vs. Input Amplitude (A<sub>IN</sub>), f<sub>IN</sub> = 170.3 MHz* 



*Figure 61. SNR/SFDR vs. Temperature, f<sub>IN</sub>* = 170.3 MHz



*Figure 62. Power Dissipation vs. Sample Rate (fS) (Default SPI)*

<span id="page-25-1"></span><span id="page-25-0"></span>

*Figure 66. Digital Outputs*



*Figure 67. SYNCINB± Inputs*



*Figure 68. SCLK Inputs*







*Figure 70. SDIO* 



*Figure 72. PDWN/STBY Input*

## [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Data Sheet

## <span id="page-27-0"></span>THEORY OF OPERATION

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has two analog input channels and two JESD204B output lane pairs. The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is designed to sample wide bandwidth analog signals of up to 2 GHz. The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.

The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has several functions that simplify the AGC function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect bits of the ADC output data stream, which are enabled and programmed via Register 0x245 through Register 0x24C. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly lower the system gain to avoid an overrange condition at the ADC input.

The Subclass 1 JESD204B-based high speed serialized output data rate can be configured in one-lane  $(L = 1)$  and two-lane  $(L = 2)$  configurations depending upon the sample rate and the decimation ratio. Multidevice synchronization is supported through the SYSREF± and SYNCINB± input pins.

## <span id="page-27-1"></span>**ADC ARCHITECTURE**

The architecture consists of an input buffered pipelined ADC. The input buffer is designed to provide a termination impedance to the analog input signal. This termination impedance can be changed using the SPI to meet the termination needs of the driver/amplifier. The default termination value is set to 400 Ω. The equivalent circuit diagram of the analog input termination is shown i[n Figure 63.](#page-25-1) The input buffer is optimized for high linearity, low noise, and low power.

The input buffer provides a linear high input impedance (for ease of drive) and reduces the kickback from the ADC. The quantized outputs from each stage are combined into a final 16-bit result in the digital correction logic. The pipelined architecture permits the first stage to operate with a new input sample while the remaining stages operate with preceding samples. Sampling occurs on the rising edge of the clock.

## <span id="page-27-2"></span>**ANALOG INPUT CONSIDERATIONS**

The analog input to the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is a differential buffer. The internal common-mode voltage of the buffer is 2.05 V. The clock signal alternately switches the input circuit between sample mode and hold mode. When the input circuit is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within one-half of a clock cycle. A small resistor, in series with each input, can help reduce the peak transient current inserted from the output stage of the

driving source. In addition, low Q inductors or ferrite beads can be placed on each section of the input to reduce high differential capacitance at the analog inputs and, thus, achieve the maximum bandwidth of the ADC. Such use of low Q inductors or ferrite beads is required when driving the converter front end at high IF frequencies. Place either a differential capacitor or two single-ended capacitors on the inputs to provide a matching passive network. This ultimately creates a low-pass filter at the input, which limits unwanted broadband noise. For more information, refer to th[e AN-742 Application Note,](http://www.analog.com/AN-742?doc=AD6674.pdf) th[e AN-827](http://www.analog.com/AN-827?doc=ad6674.pdf)  [Application Note,](http://www.analog.com/AN-827?doc=ad6674.pdf) and the *Analog Dialogue* article ["Transformer-](http://www.analog.com/transformer-coupled-fe?doc=ad6674.pdf)[Coupled Front-End for Wideband A/D Converters"](http://www.analog.com/transformer-coupled-fe?doc=ad6674.pdf) (Volume 39, April 2005) a[t www.analog.com.](http://www.analog.com/) In general, the precise values depend on the application.

For best dynamic performance, match the source impedances driving VIN+x and VIN−x such that common-mode settling errors are symmetrical. These errors are reduced by the common-mode rejection of the ADC. An internal reference buffer creates a differential reference that defines the span of the ADC core.

Maximum SNR performance is achieved by setting the ADC to the largest span in a differential configuration. In the case of the [AD6674,](http://www.analog.com/ad6674?doc=ad6674.pdf) the available span is programmable through the SPI port from 1.46 V p-p to 2.06 V p-p differential, with 1.70 V p-p differential being the default for th[e AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf) an[d AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf) whereas the default for the [AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf) is 2.06 V p-p.

### *Differential Input Configurations*

There are several ways to drive th[e AD6674,](http://www.analog.com/ad6674?doc=ad6674.pdf) either actively or passively. However, optimum performance is achieved by driving the analog input differentially.

For applications where SNR and SFDR are key parameters, differential transformer coupling is the recommended input configuration (see [Figure 74](#page-27-3) an[d Table 9\)](#page-28-0) because the noise performance of most amplifiers is not adequate to achieve the true performance of th[e AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf)

For low to midrange frequencies, it is recommended to use a double balun or double transformer network (see [Figure 74\)](#page-27-3) for optimum performance from the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) For higher frequencies in the second or third Nyquist zone, it is better to remove some of the front-end passive components to ensure wideband operation (see [Figure 74](#page-27-3) an[d Table 9\)](#page-28-0).



<span id="page-27-3"></span>*Figure 74. Differential Transformer Coupled Configuration fo[r AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)*

| <b>Device</b> | <b>Frequency Range</b> | <b>Transformer</b>   | $R1(\Omega)$ | $R2(\Omega)$ | $R3(\Omega)$ | C1(pF) | C2(pF) |
|---------------|------------------------|----------------------|--------------|--------------|--------------|--------|--------|
| AD6674-500    | DC to 250 MHz          | ETC1-1-13            | 10           | 50           | 10           | 4      |        |
|               | 250 MHz to 2 GHz       | BAL0006/BAL0006SMG   | 10           | 50           | 10           | 4      |        |
| AD6674-750    | DC to 375 MHz          | ETC1-1-13            | 10           | 50           | 10           | 4      |        |
|               | 375 MHz to 2 GHz       | BAL0006/BAL0006SMG   | 10           | 50           | 10           | 4      |        |
| AD6674-1000   | DC to 500 MHz          | ECT1-1-13/BAL0006SMG | 25           | 25           | 10           | 4      |        |
|               | 500 MHz to 2 GHz       | BAL0006/BAL0006SMG   | 25           | 25           |              | Open   | Open   |

<span id="page-28-0"></span>**Table 9. Differential Transformer Coupled Input Configuration Component Values**

## *Input Common Mode*

The analog inputs of the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) are internally biased to the common mode, as shown in [Figure 75.](#page-28-1) The common-mode buffer has limited range in that the performance suffers greatly if the common-mode voltage drops by more than 100 mV. Therefore, in dc-coupled applications, set the common-mode voltage to 2.05 V  $\pm$  100 mV to ensure proper ADC operation.

### *Analog Input Controls and SFDR Optimization*

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) offers flexible controls for the analog inputs such as input termination, input capacitance, buffer current, and input full-scale adjustment. All of the available controls are shown in [Figure 75.](#page-28-1)



*Figure 75. Analog Input Controls*

<span id="page-28-1"></span>Use Register 0x018, Register 0x019, Register 0x01A, Register 0x11A, Register 0x934, and Register 0x935 to adjust the buffer behavior on each channel to optimize the SFDR over various input frequencies and bandwidths of interest.

## **Input Buffer Control Registers (Register 0x018, Register 0x019, Register 0x01A, Register 0x934, Register 0x935, Register 0x11A)**

The input buffer has many registers that set the bias currents and other settings for operation at different frequencies. These bias currents and settings can be changed to suit the input frequency range of operation. Register 0x018 controls the buffer bias current to reduce the effects of charge kickback from the ADC core. This setting can be scaled from a low setting of 1.0× to

a high setting of 8.5×. The default setting in Register 0x018 is 3.0× for the [AD6674-750](http://www.analog.com/ad6674?doc=ad6674.pdf) an[d AD6674-1000,](http://www.analog.com/ad6674?doc=ad6674.pdf) whereas the default for th[e AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf) is 2.0×. These settings are sufficient for operation in the first Nyquist zone. As the input buffer currents are set, the amount of current required by the AVDD3 supply changes. This relationship is shown in [Figure 76.](#page-28-2) For a complete list of buffer current settings, se[e Table 45](#page-80-1) for more details.



*Figure 76. IAVDD3 vs. Buffer Current Setting in Register 0x018*

<span id="page-28-2"></span>Register 0x019, Register 0x01A, Register 0x11A, and Register 0x935 offer secondary bias controls for the input buffer for frequencies >500 MHz. Register 0x934 can be used to reduce input capacitance to achieve wider signal bandwidth but doing so may result in slightly lower linearity and noise performance. These register settings do not affect the AVDD3 power as much as Register 0x018 does. For frequencies <500 MHz, it is recommended to use the default settings for these registers[. Table 10](#page-31-0) shows the recommended values for the buffer current control registers for various speed grades.

Use Register 0x11A when sampling in higher Nyquist zones (>500 MHz for th[e AD6674-1000\)](http://www.analog.com/ad6674?doc=ad6674.pdf). This setting enables the ADC sampling network to optimize the sampling and settling times internal to the ADC for high frequency operation. For frequencies greater than 500 MHz, it is recommended to operate the ADC core at a 1.46 V full-scale setting irrespective of the speed grade. This setting offers better SFDR without any significant decrease in SNR.

[Figure 77,](#page-29-0) [Figure 78,](#page-29-1) an[d Figure 79](#page-29-2) show the SFDR vs. analog input frequency for various buffer settings (IBUFF) for the [AD6674-1000.](http://www.analog.com/ad6674?doc=ad6674.pdf)

12400-517

The recommended settings shown i[n Table 10](#page-31-0) were used to collect the data while changing only the contents of Register 0x018.



<span id="page-29-0"></span>*Figure 77. Buffer Current Sweeps[, AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 10 MHz < fIN < 500 MHz; Front-End Network Shown i[n Figure 74](#page-27-3)*



<span id="page-29-1"></span>*Figure 78. Buffer Current Sweeps[, AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 500 MHz < fIN < 1500 MHz; Front-End Network Shown i[n Figure 74](#page-27-3)*



<span id="page-29-2"></span>*Figure 79. Buffer Current Sweeps[, AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 1500 MHz < fIN < 2 GHz; Front-End Network Shown i[n Figure 74](#page-27-3)*

In certain high frequency applications, the SFDR can be improved by reducing the full-scale setting, as shown i[n Table 10.](#page-31-0)  At high frequencies, the performance of the ADC core is limited by jitter. The SFDR can be improved by reducing the full-scale level.



*Figure 80. SNR/SFDR vs. Input Level and Input Frequencies[, AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf)*

[Figure 81,](#page-29-3) [Figure 82,](#page-29-4) an[d Figure 83](#page-30-0) show the SFDR vs. analog input frequency for various buffer settings for the [AD6674-500.](http://www.analog.com/ad6674?doc=ad6674.pdf) The recommended settings shown i[n Table 10](#page-31-0) were used to take the data while changing the contents of register 0x018 only.



<span id="page-29-3"></span>*Figure 81. Buffer Current Sweeps[, AD6674-750](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 10 MHz < fIN < 450 MHz; Front-End Network Shown i[n Figure 74](#page-27-3)*



<span id="page-29-4"></span>



<span id="page-30-0"></span>*Figure 83. Buffer Current Sweeps[, AD6674-750](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 800 MHz < fIN < 2 GHz; Front-End Network Shown i[n Figure 74](#page-27-3)*

[Figure 84,](#page-30-1) [Figure 85,](#page-30-2) an[d Figure 86](#page-30-3) show the SFDR vs. analog input frequency for various buffer settings for the [AD6674-500.](http://www.analog.com/ad6674?doc=ad6674.pdf) The recommended settings shown i[n Table 10](#page-31-0) were used to take the data while changing the contents of register 0x018 only.



<span id="page-30-1"></span>*Figure 84. Buffer Current Sweeps[, AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 10 MHz < fIN < 450 MHz; Front-End Network Shown i[n Figure 74](#page-27-3)*



<span id="page-30-2"></span>*Figure 85. Buffer Current Sweeps[, AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 450 MHz < fIN < 1000 MHz; Front-End Network Shown i[n Figure 74](#page-27-3)*



<span id="page-30-3"></span>*Figure 86. Buffer Current Sweeps, [AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf) (SFDR vs. Input Frequency and IBUFF); 1 GHz < fIN < 2 GHz; Front-End Network Shown i[n Figure 74](#page-27-3)*



### <span id="page-31-0"></span>**Table 10[. AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Performance Optimization for Input Frequencies**

<sup>1</sup> The input termination can be changed to accommodate the application with little or no impact to ac performance.

<sup>2</sup> The input capacitance can be set to 1.5 pF to achieve wider input bandwidth but results in slightly lower linearity and noise performance.

## *Absolute Maximum Input Swing*

The absolute maximum input swing allowed at the inputs of the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is 4.3 V p-p differential. Signals operating near or at this level can cause permanent damage to the ADC.

## <span id="page-32-0"></span>**VOLTAGE REFERENCE**

A stable and accurate 1.0 V voltage reference is built into the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) This internal 1.0 V reference sets the full-scale input range of the ADC. The full-scale input range can be adjusted via Register 0x025. For more information on adjusting the input swing, se[e Table 45.](#page-80-1) [Figure 87](#page-32-1) shows the block diagram of the internal 1.0 V reference controls.



*Figure 87. Internal Reference Configuration and Controls*

<span id="page-32-1"></span>Register 0x024 enables the user to either use this internal 1.0 V reference or to provide an external 1.0 V reference. When using an external voltage reference, provide a 1.0 V reference. The full-scale adjustment is made using the SPI, irrespective of the

reference voltage. For more information on adjusting the fullscale level of th[e AD6674,](http://www.analog.com/ad6674?doc=ad6674.pdf) refer to th[e Memory Map Register](#page-80-0)  [Table](#page-80-0) section.

The use of an external reference may be necessary, in some applications, to enhance the gain accuracy of the ADC or improve thermal drift characteristics[. Figure 88](#page-32-2) shows the typical drift characteristics of the internal 1.0 V reference.



<span id="page-32-2"></span>The external reference must be a stable 1.0 V reference. The [ADR130](http://www.analog.com/ADR130?doc=AD6674.pdf) is a good option for providing the 1.0 V reference. [Figure 89](#page-32-3) shows how th[e ADR130](http://www.analog.com/ADR130?doc=AD6674.pdf) can be used to provide the external 1.0 V reference to the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) The grayed out areas show unused blocks within the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) while the [ADR130](http://www.analog.com/ADR130?doc=AD6674.pdf) provides the external reference.

<span id="page-32-3"></span>

*Figure 89. External Reference Using the [ADR130](http://www.analog.com/ADR130?doc=AD6674.pdf)*

## <span id="page-33-0"></span>**CLOCK INPUT CONSIDERATIONS**

For optimum performance, drive the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) sample clock inputs (CLK+ and CLK−) with a differential signal. This signal is typically ac-coupled to the CLK+ and CLK− pins via a transformer or clock drivers. These pins are biased internally and require no additional biasing.

[Figure 90](#page-33-1) shows one preferred method for clocking the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) The low jitter clock source is converted from a singleended signal to a differential signal using an RF transformer.



*Figure 90. Transformer Coupled Differential Clock* 

<span id="page-33-1"></span>Another option is to ac couple a differential CML or LVDS signal to the sample clock input pins as shown i[n Figure 91](#page-33-2) and [Figure 92.](#page-33-3)

<span id="page-33-2"></span>

<span id="page-33-3"></span>**150Ω RESISTORS ARE OPTIONAL.**

*Figure 92. Differential LVDS Sample Clock*

**CLK–**

12400-037

2400-037

**0.1µF**

### *Clock Duty Cycle Considerations*

**50Ω1 50Ω1**

ᡛ

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals. As a result, these ADCs may be sensitive to clock duty cycle. Commonly, a 5% tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. In applications where the clock duty cycle cannot be guaranteed to be 50%, a higher multiple frequency clock can be supplied to the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) For example, the [AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf) can be clocked at 2 GHz with the internal clock divider set to 2. This ensures a 50% duty cycle, high slew rate internal clock for the ADC. See th[e Memory Map](#page-79-0) section for more details on using this feature.

## *Input Clock Divider*

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) contains an input clock divider with the ability to divide the Nyquist input clock by 1, 2, 4, or 8. The divide ratios can be selected using Register 0x10B. This is shown in [Figure 93.](#page-33-4)  The maximum frequency at the output of the divider is 1.0 GHz.

The maximum frequency at the CLK± inputs is 4 GHz. This is the limit of the divider. In applications where the clock input is a multiple of the sample clock, take care to program the appropriate divider ratio into the clock divider before applying the clock signal. This ensures that the current transients during device startup are controlled.



*Figure 93. Clock Divider Circuit*

<span id="page-33-4"></span>The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) clock divider can be synchronized using the external SYSREF± input. A valid SYSREF± causes the clock divider to reset to a programmable state. This feature is enabled by setting Bit 7 of Register 0x10D. This synchronization feature allows multiple devices to have their clock dividers aligned to guarantee simultaneous input sampling.

After programming the desired clock divider settings, changing the input clock frequency, or glitching the input clock, a datapath soft reset is recommended by writing 0x02 to Register 0x001. This reset function restarts all the datapath and clock generation circuitry in the device. The reset occurs on the first clock cycle after the register is programmed, and the device requires 5 ms to recover. This reset does not affect the contents of the memory map registers.

### *Input Clock Divider ½ Period Delay Adjustment*

The input clock divider inside the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) provides phase delay in increments of ½ the input clock cycle. Program Register 0x10C to enable this delay independently for each channel. Changing the register does not affect the stability of the JESD204B link.

### *Clock Fine Delay Adjustment*

Adjust th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) sampling edge instant by writing to Register 0x117 and Register 0x118. Setting Bit 0 of Register 0x117 enables the feature, and Register 0x118, Bits[7:0], set the value of the delay. This value can be programmed individually for each channel. The clock delay can be adjusted from −151.7 ps to +150 ps in ~1.7 ps increments. The clock delay adjustment takes effect immediately when it is enabled via SPI writes. Enabling the clock fine delay adjustment in Register 0x117 causes a datapath reset. However, the contents of Register 0x118 can be changed without affecting the stability of the JESD204B link.

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency  $(f_A)$  due only to aperture jitter  $(t_J)$  is calculated by

 $SNR = 20 \times \log 10(2 \times \pi \times f_A \times t_J)$ 

In this equation, the rms aperture jitter represents the root mean square of all jitter sources, including the clock input, analog input signal, and ADC aperture jitter specifications. IF undersampling applications are particularly sensitive to jitter (see [Figure 94\)](#page-34-1).



*Figure 94. Ideal SNR vs. Analog Input Frequency and Jitter*

<span id="page-34-1"></span>Treat the clock input as an analog signal in cases where aperture jitter may affect the dynamic range of th[e AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) Separate power supplies for clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. If the clock is generated from another type of source (by gating, dividing, or other methods), retime it using the original clock at the last step. See th[e AN-501 Application Note](http://www.analog.com/AN-501?doc=ad6674.pdf) and the [AN-756](http://www.analog.com/AN-756?doc=ad6674.pdf)  [Application Note](http://www.analog.com/AN-756?doc=ad6674.pdf) for more in-depth information about jitter performance as it relates to ADCs.

[Figure 95](#page-34-2) shows the estimated SNR of th[e AD6674-1000](http://www.analog.com/ad6674?doc=ad6674.pdf) across input frequency for different clock induced jitter values. The SNR can be estimated by using the following equation:



<span id="page-34-2"></span>*Input Frequency and Jitter*

## <span id="page-34-0"></span>**POWER-DOWN/STANDBY MODE**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has a PDWN/STBY pin that can be used to configure the device in power-down or standby mode. The default operation is the PDWN function. The PDWN/STBY pin is a logic high pin. When in power-down mode, the JESD204B link is disrupted. The power-down option can also be set via Register 0x03F and Register 0x040.

In standby mode, the JESD204B link is not disrupted and transmits zeros for all converter samples. This can be changed using Register 0x571[7] to select /K/ characters.

## <span id="page-35-0"></span>**TEMPERATURE DIODE**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) contains a diode-based temperature sensor for measuring the temperature of the die. This diode outputs a voltage and serve as a coarse temperature sensor to monitor the internal die temperature.

The temperature diode voltage can be output to the FD\_A pin using the SPI. Use Register 0x028[0] to enable or disable the diode. Register 0x028 is a local register. Channel A must be selected in the device index register (Register 0x008) to enable the temperature diode readout. Configure the FD\_A pin to output the diode voltage by programming Register 0x040[2:0]. See [Table 45](#page-80-1) for more information.

The voltage response of the temperature diode (with SPIVDD = 1.8 V) is shown i[n Figure 96.](#page-35-1)

<span id="page-35-1"></span>
# ADC OVERRANGE AND FAST DETECT

In receiver applications, it is desirable to have a mechanism to reliably determine when the converter is about to be clipped. The standard overrange bit in the JESD204B outputs provides information on the state of the analog input that is of limited usefulness. Therefore, it is helpful to have a programmable threshold below full scale that allows time to reduce the gain before the clip actually occurs. In addition, because input signals can have significant slew rates, the latency of this function is of major concern. Highly pipelined converters can have significant latency. The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) contains fast detect circuitry for individual channels to monitor the threshold and assert the FD\_A and FD\_B pins.

## **ADC OVERRANGE (OR)**

The ADC overrange indicator is asserted when an overrange is detected on the input of the ADC. The overrange indicator can be embedded within the JESD204B link as a control bit (when CSB > 0). The latency of this overrange indicator matches the sample latency.

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) constantly monitors the analog input level and records any overrange condition in any of the eight virtual converters. For more information on the virtual converters, refer t[o Figure 102.](#page-41-0) The overrange status of each virtual converter is registered as a sticky bit (that is, it is set until cleared) in Register 0x563. Clear the contents of Register 0x563 using Register 0x562 by toggling the bits corresponding to the virtual converter to set and reset the position.

# **FAST THRESHOLD DETECTION (FD\_A AND FD\_B)**

The fast detect (FD) bit (enabled in the control bits via Register 0x559 and Register 0x55A) is immediately set whenever the absolute value of the input signal exceeds the programmable upper threshold level. The FD bit is only cleared when the absolute value of the input signal drops below the lower threshold level for greater than the programmable dwell

time. This provides hysteresis and prevents the FD bit from excessively toggling.

The operation of the upper threshold and lower threshold registers, along with the dwell time registers, is shown i[n Figure 97.](#page-36-0)

The FD x indicator is asserted if the input magnitude exceeds the value programmed in the fast detect upper threshold registers, located in Register 0x247 and Register 0x248. The selected threshold register is compared with the signal magnitude at the output of the ADC. The fast upper threshold detection has a latency of 28. The approximate upper threshold magnitude is defined by

*Upper Threshold Magnitude* (dBFS) = 20 log (*Threshold Magnitude*/213)

The FD\_x indicators are not cleared until the signal drops below the lower threshold for the programmed dwell time. The lower threshold is programmed in the fast detect lower threshold registers, located in Register 0x249 and Register 0x24A. The fast detect lower threshold register is a 13-bit register that is compared with the signal magnitude at the output of the ADC. This comparison is subject to the ADC pipeline latency but is accurate in terms of converter resolution. The lower threshold magnitude is defined by

*Lower Threshold Magnitude* (dBFS) = 20 log (*Threshold Magnitude*/213)

For example, to set an upper threshold of −6 dBFS, write 0x0FFF to Register 0x247 and Register 0x248; and to set a lower threshold of −10 dBFS, write 0x0A1D to Register 0x249 and Register 0x24A.

The dwell time can be programmed from 1 to 65,535 sample clock cycles by placing the desired value in the fast detect dwell time registers, located in Register 0x24B and Register 0x24C. See th[e Memory Map](#page-79-0) section (Register 0x245 to Register 0x24C in [Table 45\)](#page-80-0) for more details.

<span id="page-36-0"></span>

*Figure 97. Threshold Settings for FD\_A and FD\_B Signals*

# SIGNAL MONITOR

The signal monitor block provides additional information about the signal being digitized by the ADC. The signal monitor computes the peak magnitude of the digitized signal. This information can be used to drive an AGC loop to optimize the range of the ADC in the presence of real-world signals.

The results of the signal monitor block can be obtained either by reading back the internal values from the SPI port or by embedding the signal monitoring information into the JESD204B interface as special control bits. A global, 24-bit programmable period controls the duration of the measurement. [Figure 98](#page-37-0) shows the simplified block diagram of the signal monitor block.



*Figure 98. Signal Monitor Block*

<span id="page-37-0"></span>The peak detector captures the largest signal within the observation period. This period observes only the magnitude of the signal. The resolution of the peak detector is a 13-bit value, and the observation period is 24 bits and represents converter output samples. The peak magnitude is derived by using the following equation:

*Peak Magnitude* (dBFS) = 20 log(*Peak Detector Value*/213)

The magnitude of the input port signal is monitored over a programmable time period that is determined by the signal monitor period registers (SMPRs). Only even values of the SMPR are supported. The peak detector function is enabled by setting Bit 1 of Register 0x270 in the signal monitor control register. The 24-bit SMPR must be programmed before activating this mode.

After enabling this mode, the value in the SMPR is loaded into a monitor period timer that decrements at the decimated clock rate. The magnitude of the input signal is compared with the value in the internal magnitude storage register (not accessible to the user), and the greater of the two is updated as the current peak level. The initial value of the magnitude storage register is set to the current ADC input signal magnitude. This comparison continues until the monitor period timer reaches a count of 1.

When the monitor period timer reaches a count of 1, the 13-bit peak level value is transferred to the signal monitor holding register, which can be read through the memory map or output through the serial port (SPORT) over the JESD204B interface. The monitor period timer is reloaded with the value in the SMPR, and the countdown is restarted. In addition, the magnitude of the first input sample is updated in the internal magnitude storage register, and the comparison and update procedure, as explained previously, continues.

# **SPORT OVER JESD204B**

The signal monitor data can also be serialized and sent over the JESD204B interface as control bits. These control bits must be deserialized from the samples to reconstruct the statistical data. This signal control monitor function is enabled by setting Bits[1:0] of Register 0x279 and Bit 1 of Register 0x27A.

[Figure 99](#page-38-0) shows two different example configurations for the signal monitor control bit locations inside the JESD204B samples. There are a maximum of three control bits that can be inserted into the JESD204B samples; however, only one control bit is required for the signal monitor. Control bits are inserted from MSB to LSB. If only one control bit is to be inserted  $(CS = 1)$ , only the most significant control bit is used (see Configuration 1 and Configuration 2 i[n Figure 99\)](#page-38-0). To select the SPORT over JESD204B option, program Register 0x559, Register 0x55A, and Register 0x58F. See th[e Memory Map Register Table](#page-80-1) section for more information on setting these bits.

[Figure 100](#page-38-1) shows the 25-bit frame data that encapsulates the peak detector value. The frame data is transmitted MSB first with five 5-bit subframes. Each subframe contains a start bit that can be used by a receiver to validate the deserialized data. [Figure 101](#page-39-0) shows the SPORT over the JESD204B signal monitor frame data with a monitor period timer set to 80 samples.

# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**



<span id="page-38-0"></span>*Figure 99. Signal Monitor Control Bit Example Configurations*



<span id="page-38-1"></span>*Figure 100. SPORT over JESD204B Signal Monitor Frame Data*

<span id="page-39-0"></span>

Rev. D | Page 40 of 96

# DIGITAL DOWNCONVERTER (DDC)

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) includes four digital downconverters (DDCs) that provide filtering and reduce the output data rate. This digital processing section includes an NCO, a half-band decimating filter, an FIR filter, a gain stage, and a complex to real conversion stage. Each of these processing blocks has control lines that allow it to be independently enabled and disabled to provide the desired processing function. The digital downconverter can be configured to output either real data or complex output data.

The DDCs output a 16-bit stream. To enable this operation, the converter number of bits, N, is set to a default value of 16, even though the analog core only outputs 14 bits. In full bandwidth operation, the ADC outputs are the 14-bit word followed by two zeros, unless the tail bits are enabled.

# **DDC I/Q INPUT SELECTION**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has two ADC channels and four DDC channels. Each DDC channel has two input ports that can be paired to support both real and complex inputs through the I/Q crossbar mux. For real signals, both DDC input ports must select the same ADC channel (that is, DDC Input Port I = ADC Channel A and DDC Input Port  $Q = ADC$  Channel A). For complex signals, each DDC input port must select different ADC channels (that is, DDC Input Port  $I = ADC$  Channel A and DDC Input Port Q = ADC Channel B).

The inputs to each DDC are controlled by the DDC input selection registers (Register 0x311, Register 0x331, Register 0x351, and Register 0x371). See [Table 45](#page-80-0) for information on how to configure the DDCs.

# **DDC I/Q OUTPUT SELECTION**

Each DDC channel has two output ports that can be paired to support both real and complex outputs. For real output signals, only the DDC Output Port I is used (the DDC Output Port Q is invalid). For complex I/Q output signals, both DDC Output Port I and DDC Output Port Q are used.

The I/Q outputs to each DDC channel are controlled by the DDC complex to real enable bit, Bit 3, in the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370).

The Chip Q ignore bit in the chip mode register (Register 0x200[5]) controls the chip output muxing of all the DDC channels. When all DDC channels use real outputs, set this bit high to

ignore all DDC Q output ports. When any of the DDC channels are set to use complex I/Q outputs, the user must clear this bit to use both DDC Output Port I and DDC Output Port Q. For more information, see [Figure 110.](#page-52-0)

## **DDC GENERAL DESCRIPTION**

The four DDC blocks are used to extract a portion of the full digital spectrum captured by the ADC(s). They are intended for IF sampling or oversampled baseband radios requiring wide bandwidth input signals.

Each DDC block contains the following signal processing stages:

- Frequency translation stage (optional)
- Filtering stage
- Gain stage (optional)
- Complex to real conversion stage (optional)

## *Frequency Translation Stage (Optional)*

This stage consists of a 12-bit complex NCO and quadrature mixers that can be used for frequency translation of both real and complex input signals. This stage shifts a portion of the available digital spectrum down to baseband.

## *Filtering Stage*

After shifting down to baseband, this stage decimates the frequency spectrum using a chain of up to four half-band lowpass filters for rate conversion. The decimation process lowers the output data rate, which in turn reduces the output interface rate.

## *Gain Stage (Optional)*

Due to losses associated with mixing a real input signal down to baseband, this stage compensates by adding an additional 0 dB or 6 dB of gain.

## *Complex to Real Conversion Stage (Optional)*

When real outputs are necessary, this stage converts the complex outputs back to real by performing an fs/4 mixing operation plus a filter to remove the complex component of the signal.

[Figure 102](#page-41-0) shows the detailed block diagram of the DDCs implemented in th[e AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf)

[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Data Sheet





<span id="page-41-0"></span>[Figure 103](#page-42-0) shows an example usage of one of the four DDC blocks with a real input signal and four half-band filters (HB4 + HB3 + HB2 + HB1). It shows both complex (decimate by 16) and real (decimate by 8) output options.

When DDCs have different decimation ratios, the chip decimation ratio (Register 0x201) must be set to the lowest decimation ratio of all the DDC blocks. In this scenario, samples of higher decimation ratio DDCs are repeated to match the chip decimation ratio sample rate. Whenever the NCO frequency is set or changed, the DDC soft reset must be issued.

If the DDC soft reset is not issued, the output may potentially show amplitude variations.

[Table 11,](#page-43-0) [Table 12,](#page-43-1) [Table 13,](#page-44-0) [Table 14,](#page-44-1) and [Table 15](#page-44-2) show the DDC samples when the chip decimation ratio is set to 1, 2, 4, 8, or 16, respectively. When DDCs have different decimation ratios, the chip decimation ratio must be set to the lowest decimation ratio of all the DDC channels. In this scenario, samples of higher decimation ratio DDCs are repeated to match the chip decimation ratio sample rate.

# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**



<span id="page-42-0"></span>*Figure 103. DDC Theory of Operation Example (Real Input, Decimate by 16)*



<span id="page-43-0"></span>**Table 11. DDC Samples When Chip Decimation Ratio = 1**

<sup>1</sup> DCM = decimation.

<span id="page-43-1"></span>



<span id="page-44-3"></span>

<sup>1</sup> DCM = decimation.

## <span id="page-44-0"></span>**Table 13. DDC Samples When Chip Decimation Ratio = 4**



<sup>1</sup> DCM = decimation.

## <span id="page-44-1"></span>**Table 14. DDC Samples When Chip Decimation Ratio = 8**



<sup>1</sup> DCM = decimation.

## <span id="page-44-2"></span>**Table 15. DDC Samples When Chip Decimation Ratio = 16**



<sup>1</sup> DCM -= decimation.

For example, if the chip decimation ratio is set to decimate by 4, DDC 0 is set to use HB2 + HB1 filters (complex outputs, decimate by 4) and DDC 1 is set to use HB4 + HB3 + HB2 + HB1 filters

(real outputs, decimate by 8). DDC 1 repeats its output data two times for every one DDC 0 output. The resulting output samples are shown i[n Table 16.](#page-45-0)

<span id="page-45-0"></span>



 $1$  DCM = decimation.

# FREQUENCY TRANSLATION **GENERAL DESCRIPTION**

Frequency translation is accomplished by using a 12-bit complex NCO with a digital quadrature mixer. This stage translates either a real or complex input signal from an IF to a baseband complex digital output (carrier frequency = 0 Hz).

The frequency translation stage of each DDC can be controlled individually and supports four different IF modes using Bits[5:4] of the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370). These IF modes are

- Variable IF mode
- 0 Hz IF or zero IF (ZIF) mode
- fs/4 Hz IF mode
- Test mode

## *Variable IF Mode*

NCO and mixers are enabled. NCO output frequency can be used to digitally tune the IF frequency.

## *0 Hz IF (ZIF) Mode*

The mixers are bypassed, and the NCO is disabled.

## *fS/4 Hz IF Mode*

The mixers and the NCO are enabled in special downmixing by f<sub>s</sub>/4 mode to save power.

### *Test Mode*

Input samples are forced to 0.999 to positive full scale. The NCO is enabled. This test mode allows the NCOs to directly drive the decimation filters.

[Figure 104](#page-46-0) an[d Figure 105](#page-47-0) show examples of the frequency translation stage for both real and complex inputs.



<span id="page-46-0"></span>*Figure 104. DDC NCO Frequency Tuning Word Selection—Real Inputs*



*Figure 105. DDC NCO Frequency Tuning Word Selection—Complex Inputs*

## <span id="page-47-0"></span>**DDC NCO + MIXER LOSS AND SFDR**

When mixing a real input signal down to baseband, 6 dB of loss is introduced in the signal due to filtering of the negative image. An additional 0.05 dB of loss is introduced by the NCO. The total loss of a real input signal mixed down to baseband is 6.05 dB. For this reason, it is recommended that the user compensate for this loss by enabling the 6 dB of gain in the gain stage of the DDC to recenter the dynamic range of the signal within the full scale of the output bits.

When mixing a complex input signal down to baseband, the maximum value each I/Q sample can reach is 1.414 × full scale after it passes through the complex mixer. To avoid overrange of the I/Q samples and to keep the data bit-widths aligned with real mixing, 3.06 dB of loss is introduced in the mixer for complex signals. An additional 0.05 dB of loss is introduced by the NCO. The total loss of a complex input signal mixed down to baseband is −3.11 dB.

The worst case spurious signal from the NCO is greater than 102 dBc SFDR for all output frequencies.

## **NUMERICALLY CONTROLLED OSCILLATOR**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has a 12-bit NCO for each DDC that enables the frequency translation process. The NCO allows the input spectrum to be tuned to dc, where it can be effectively filtered by the subsequent filter blocks to prevent aliasing. The NCO can be set up by providing a frequency tuning word (FTW) and a phase offset word (POW).

## <span id="page-47-1"></span>*Setting Up the NCO FTW and POW*

The NCO frequency value is given by the 12-bit twos complement number entered in the NCO FTW. Frequencies between  $-f_s/2$  and  $+f_s/2$  ( $f_s/2$  excluded) are represented using the following frequency words:

- 0x800 represents a frequency of −fs/2.
- $0x000$  represents dc (frequency is  $0$  Hz).
- 0x7FF represents a frequency of  $+f_s/2 f_s/2^{12}$ .

The NCO frequency tuning word can be calculated using the following equation:

$$
NCO\_FTW = round\left(2^{12} \frac{mod(f_C, f_S)}{f_S}\right)
$$

where:

*NCO\_FTW* is a 12-bit twos complement number representing the NCO FTW.

*f*c is the desired carrier frequency in Hz.

 $f<sub>S</sub>$  is th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) sampling frequency (clock rate) in Hz. mod( ) is a remainder function. For example, mod(110,100) = 10 and for negative numbers, mod $(-32,10) = -2$ .

round() is a rounding function. For example, round(3.6) = 4 and for negative numbers, round $(-3.4) = -3$ .

Note that this equation applies to the aliasing of signals in the digital domain (that is, aliasing introduced when digitizing analog signals).

For example, if the ADC sampling frequency  $(f_s)$  is 500 MSPS and the carrier frequency  $(f_C)$  is 140.312 MHz, then

NCO\_FTW =  
round 
$$
\left( 2^{12} \frac{\text{mod}(140.312,500)}{500} \right)
$$
 = 1149 MHz

This, in turn, converts to 0x47D in the 12-bit twos complement representation for NCO\_FTW. The actual carrier frequency, f<sub>C\_ACTUAL</sub>, is calculated based on the following equation:

$$
f_{C\_ACTUAL} = \frac{NCO\_FTW \times f_S}{2^{12}} = 140.26 \text{ MHz}
$$

A 12-bit POW is available for each NCO to create a known phase relationship between multipl[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) chips or individual DDC channels inside one [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) chip.

The following procedure must be followed to update the FTW and/or POW registers to ensure proper operation of the NCO:

- 1. Write to the FTW registers for all the DDCs.
- 2. Write to the POW registers for all the DDCs.
- 3. Synchronize the NCOs either through the DDC NCO soft reset bit (Register 0x300[4]) accessible through the SPI or through the assertion of the SYSREF± pin.

It is important to note that the NCOs must be synchronized either through the SPI or through the SYSREF± pin after all writes to the FTW or POW registers have completed. This is necessary to ensure the proper operation of the NCO.

## <span id="page-48-0"></span>*NCO Synchronization*

Each NCO contains a separate phase accumulator word (PAW) that determines the instantaneous phase of the NCO. The initial reset value of each PAW is determined by the POW. The phase increment value of each PAW is determined by the FTW See the [Setting Up the NCO FTW and POW](#page-47-1) section for more information.

Use the following two methods to synchronize multiple PAWs within the chip.

- Using the SPI. Use the DDC NCO soft reset bit in the DDC synchronization control register (Register 0x300[4]) to reset all the PAWs in the chip. This is accomplished by setting the DDC NCO soft reset bit high and then setting this bit low. Note that this method can only be used to synchronize DDC channels within the sam[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) chip.
- Using the SYSREF± pin. When the SYSREF± pin is enabled in the SYSREF± control registers (Register 0x120 and Register 0x121) and the DDC synchronization is enabled in the DDC synchronization control register (Register 0x300[1:0]), any subsequent SYSREF± event resets all the PAWs in the chip. Note that this method can be used to synchronize DDC channels within the same [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) chip or DDC channels within separate [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) chips.

## *Mixer*

The NCO is accompanied by a mixer. Its operation is similar to an analog quadrature mixer. It performs the downconversion of input signals (real or complex) by using the NCO frequency as a local oscillator. For real input signals, this mixer performs a real mixer operation (with two multipliers). For complex input signals, the mixer performs a complex mixer operation (with four multipliers and two adders). The mixer adjusts its operation based on the input signal (real or complex) provided to each individual channel. The selection of real or complex inputs can be controlled individually for each DDC block using Bit 7 of the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370).

# FIR FILTERS **GENERAL DESCRIPTION**

There are four sets of decimate by 2, low-pass, half-band, finite impulse response (FIR) filters (labeled HB1 FIR, HB2 FIR, HB3 FIR, and HB4 FIR in [Figure 102\)](#page-41-0) following the frequency translation stage. After the carrier of interest is tuned down to dc (carrier frequency = 0 Hz), these filters efficiently lower the sample rate, while providing sufficient alias rejection from unwanted adjacent carriers around the bandwidth of interest.

HB1 FIR is always enabled and cannot be bypassed. The HB2, HB3, and HB4 FIR filters are optional and can be bypassed for higher output sample rates.

[Table 17](#page-49-0) shows the different bandwidths selectable by including different half-band filters. In all cases, the DDC filtering stage on the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) provides <−0.001 dB of pass-band ripple and >100 dB of stop-band alias rejection.

[Table 18](#page-49-1) shows the amount of stop-band alias rejection for multiple pass-band ripple/cutoff points. The decimation ratio of the filtering stage of each DDC can be controlled individually through Bits[1:0] of the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370).



<span id="page-49-0"></span>

<sup>1</sup> Ideal SNR improvement due to oversampling and filtering = 10log(bandwidth/(f<sub>S</sub>/2)).

#### <span id="page-49-1"></span>**Table 18. DDC Filter Alias Rejection**



<sup>1</sup> *fOUT* = *ADC input sample rate* ÷ *DDC decimation*.

# **HALF-BAND FILTERS**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) offers four half-band filters to enable digital signal processing of the ADC converted data. These half-band filters are bypassable and can be individually selected.

## *HB4 Filter*

The first decimate by 2, half-band, low-pass, FIR filter (HB4) uses an 11-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB4 filter is only used when complex outputs (decimate by 16) or real outputs (decimate by 8) are enabled; otherwise, it is bypassed[. Table 19](#page-50-0) an[d Figure 106](#page-50-1) show the coefficients and response of the HB4 filter.

<span id="page-50-0"></span>

#### **NORMALIZED FREQUENCY (× π RAD/SAMPLE)** *Figure 106. HB4 Filter Response*

**0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9**

## <span id="page-50-1"></span>*HB3 Filter*

The second decimate by 2, half-band, low-pass, FIR filter (HB3) uses an 11-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB3 filter is only used when complex outputs (decimate by 8 or 16) or real outputs (decimate by 4 or 8) are enabled; otherwise, it is bypassed[. Table 20](#page-50-2) an[d Figure 107](#page-50-3) show the coefficients and response of the HB3 filter.

<span id="page-50-2"></span>

## <span id="page-50-3"></span>*HB2 Filter*

The third decimate by 2, half-band, low-pass, FIR filter (HB2) uses a 19-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption.

The HB2 filter is only used when complex or real outputs (decimate by 4, 8, or 16) is enabled; otherwise, it is bypassed.

[Table 21](#page-50-4) and [Figure 108](#page-51-0) show the coefficients and response of the HB2 filter.

## <span id="page-50-4"></span>**Table 21. HB2 Filter Coefficients**



12400-045

2400-045



## <span id="page-51-0"></span>*HB1 Filter*

The fourth and final decimate by 2, half-band, low-pass, FIR filter (HB1) uses a 55-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB1 filter is always enabled and cannot be bypassed. [Table 22](#page-51-1) and [Figure 109](#page-51-2) show the coefficients and response of the HB1 filter.

## <span id="page-51-1"></span>**Table 22. HB1 Filter Coefficients**





# <span id="page-51-2"></span>**DDC GAIN STAGE**

Each DDC contains an independently controlled gain stage. The gain is selectable as either 0 dB or 6 dB. When mixing a real input signal down to baseband, it is recommended that the user enable the 6 dB of gain to recenter the dynamic range of the signal within the full scale of the output bits.

When mixing a complex input signal down to baseband, the mixer has already recentered the dynamic range of the signal within the full scale of the output bits, and no additional gain is necessary. However, the optional 6 dB gain compensates for low signal strengths. The downsample by 2 portion of the HB1 FIR filter is bypassed when using the complex to real conversion stage.

# **DDC COMPLEX TO REAL CONVERSION**

Each DDC contains an independently controlled complex to real conversion block. The complex to real conversion block reuses the last filter (HB1 FIR) in the filtering stage along with an  $f_s/4$  complex mixer to upconvert the signal. After upconverting the signal, the Q portion of the complex mixer is no longer needed and is dropped.

[Figure 110](#page-52-0) shows a simplified block diagram of the complex to real conversion.



### *Figure 110. Complex to Real Conversion Block*

## <span id="page-52-0"></span>**DDC EXAMPLE CONFIGURATIONS**

[Table 23](#page-52-1) describes the register settings for multiple DDC example configurations.



<span id="page-52-1"></span>





# Data Sheet [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)

<span id="page-55-0"></span>

 $^1$  fs is the ADC sample rate. Bandwidths listed are <–0.001 dB of pass-band ripple and >100 dB of stop-band alias rejection.

 $^2$  The NCOs must be synchronized either through the SPI or through the SYSREF± pin after all writes to the FTW or POW registers have completed. This is necessary to ensure the proper operation of the NCO. See th[e NCO Synchronization](#page-48-0) section for more information.

# NOISE SHAPING REQUANTIZER (NSR)

When operating th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) with the NSR enabled, a decimating half-band filter that is optimized at certain input frequency bands can also be enabled. This filter offers the user the flexibility in signal bandwidth process and image rejection. Careful frequency planning can offer advantages in analog filtering preceding the ADC. The filter can function either in high-pass or low-pass mode. On th[e AD6674-750](http://www.analog.com/ad6674?doc=ad6674.pdf) and [AD6674-1000,](http://www.analog.com/ad6674?doc=ad6674.pdf) this filter is nonbypassable when the NSR is enabled. The filter can be optionally enabled on th[e AD6674-500](http://www.analog.com/ad6674?doc=ad6674.pdf) when the NSR is enabled. When operating with NSR enabled, the decimating half-band filter mode (low pass or high pass) is selected by setting Bit 7 in Register 0x41E.

## **DECIMATING HALF-BAND FILTER**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) decimating half-band filter reduces the input sample rate by a factor of 2 while rejecting aliases that fall into the band of interest. For an input sample clock of 1000 MHz, this reduces the output sample rate to 500 MSPS. This filter is designed to provide >40 dB of alias protection for 39.5% of the output sample rate (79% of the Nyquist band). For an ADC sample rate of 1000 MSPS, the filter provides a maximum usable bandwidth of 197.5 MHz.

## *Half-Band Filter Coefficients*

The 19-tap, symmetrical, fixed coefficient half-band filter has low power consumption due to its polyphase implementation. [Table 24](#page-56-0) lists the coefficients of the half-band filter in low-pass mode. In high-pass mode, Coefficient C9 is multiplied by −1. The normalized coefficients used in the implementation and the decimal equivalent values of the coefficients are listed. Coefficients not listed i[n Table 24](#page-56-0) are 0s.



<span id="page-56-0"></span>

## *Half-Band Filter Features*

The half-band decimating filter is designed to provide approximately 39.5% of the output sample rate in usable bandwidth (19.75% of the input sample clock). The filter provides >40 dB of rejection. The response of the half-band filter in low-pass mode is shown in [Figure 111](#page-56-1) for an input sample clock of 1000 MHz. In low-pass mode, operation is allowed in the first Nyquist zone, which includes frequencies of up to  $f<sub>s</sub>/2$ , where  $f<sub>s</sub>$ is the decimated sample rate. For example, with an input clock of 1000 MHz, the output sample rate is 500 MSPS and  $f_s/2 =$ 250 MHz.



<span id="page-56-1"></span>The half-band filter can also be utilized in high-pass mode. The usable bandwidth remains at 39.5% of the output sample rate (19.75% of the input sample clock), which is the same as in lowpass mode)[. Figure 112](#page-56-2) shows the response of the half-band filter in high-pass mode with an input sample clock of 1000 MHz. In high-pass mode, operation is allowed in the second and third Nyquist zones, which includes frequencies from  $f_s/2$  to 3  $f_s/2$ , where fs is the decimated sample rate. For example, with an input clock of 1000 MHz, the output sample rate is 500 MSPS,  $f_S/2 = 250$  MHz, and 3  $f_S/2 = 750$  MHz.



## <span id="page-56-2"></span>**NSR OVERVIEW**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) features an NSR to allow higher than 9-bit SNR to be maintained in a subset of the Nyquist band. The harmonic performance of the receiver is unaffected by the NSR feature. When enabled, the NSR contributes an additional 3.0 dB of loss to the input signal, such that a 0 dBFS input is reduced to −3.0 dBFS at the output pins. This loss does not degrade the SNR performance of the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf)

The NSR feature can be independently controlled per channel via the SPI.

Two different bandwidth modes are provided; select the mode from the SPI port. In each of the two modes, the center frequency of the band can be tuned such that IFs can be placed anywhere in the Nyquist band. The NSR feature is enabled by default on the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) The bandwidth and mode of the NSR operation are selected by setting the appropriate bits in Register 0x420 and Register 0x422. By selecting the appropriate profile and mode bits in these two registers, the NSR feature can be enabled for the desired mode of operation.

## *21% BW Mode (>75 MHz at 375 MSPS)*

The first NSR mode offers excellent noise performance across a bandwidth that is 21% of the ADC output sample rate (42% of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR mode register (Address 0x420) to 000. In this mode, set the useful frequency range using the 6-bit tuning word in the NSR tuning register (Address 0x422). There are 59 possible tuning words (TW), from 0 to 58; each step is 0.5% of the ADC sample rate.

 $f_0 = f_{ADC} \times 0.005 \times TW$ 

where: *f0* is the left band edge. *fADC* is the ADC sample rate. *TW* is the tuning word.

 $f_{CENTER} = f_0 + 0.105 \times f_{ADC}$ 

where *f<sub>CENTER</sub>* is the channel center.

 $f_1 = f_0 + 0.21 \times f_{ADC}$ 

where  $f_l$  is the right band edge.

[Figure 113](#page-57-0) t[o Figure 115](#page-57-1) show the typical spectrum that can be expected from the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) in the 21% BW mode for three different tuning words.



<span id="page-57-0"></span>*Figure 113[. AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf) f<sub>CLOCK</sub> = 750 MHz, f<sub>S</sub> = 375 MSPS, f<sub>IN</sub> = 10.3 MHz, 21% BW Mode, Tuning Word = 0* 



*Figure 114[. AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf) fCLOCK = 750 MHz, fS = 375 MSPS, fIN = 90.3 MHz, 21% BW Mode, Tuning Word = 26 (fS/4 Tuning)* 



<span id="page-57-1"></span>*Figure 115[. AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf)*  $f_{CLOCK}$  *= 750 MHz,*  $f_s$  *= 375 MSPS,*  $f_{IN}$  *= 140.3 MHz, 21% BW Mode, Tuning Word = 58* 

### *28% BW Mode (>100 MHz at 375 MSPS)*

The second NSR mode offers excellent noise performance across a bandwidth that is 28% of the ADC output sample rate (56% of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR mode register (Address 0x420) to 001. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x422). There are 44 possible tuning words (TW, from 0 to 43); each step is 0.5% of the ADC sample rate.

 $f_0 = f_{ADC} \times 0.005 \times TW$ 

where: *f0* is the left band edge.

*fADC* is the ADC sample rate. *TW* is the tuning word.

 $f_{\text{CENTER}} = f_0 + 0.14 \times f_{\text{ADC}}$ 

where  $f_{\text{CENTER}}$  is the channel center.

 $f_1 = f_0 + 0.28 \times f_{ADC}$ where  $f_l$  is the right band edge.

12400-266

1400-266

# Data Sheet **AD6674**

[Figure 116](#page-58-0) t[o Figure 118](#page-58-1) show the typical spectrum that can be expected from the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) in the 28% BW mode for three different tuning words.



<span id="page-58-0"></span>*Figure 116[. AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf) f<sub>CLOCK</sub>* = 750 MHz,  $f_s$  = 375 MSPS,  $f_{IN}$  = 10.3 MHz, *28% BW Mode, Tuning Word = 0* 



*Figure 117[. AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf) f<sub>CLOCK</sub>* = 750 MHz,  $f_s$  = 375 MSPS,  $f_{IN}$  = 90.3 MHz, 28% BW Mode, Tuning Word = 19 (fs/4 Tuning)



<span id="page-58-1"></span>*Figure 118[. AD6674-750,](http://www.analog.com/ad6674?doc=ad6674.pdf) f<sub>CLOCK</sub> = 750 MHz, f<sub>S</sub> = 375 MSPS, f<sub>IN</sub> = 140.3 MHz, 28% BW Mode, Tuning Word = 43* 

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) features a VDR digital processing block to allow up to a 14-bit dynamic range to be maintained in a subset of the Nyquist band. Across the full Nyquist band, a minimum 9-bit dynamic range is available at all times. This operation is suitable for applications such as DPD processing. The harmonic performance of the receiver is unaffected by this feature. When enabled, VDR does not contribute loss to the input signal but operates by effectively changing the output resolution at the output pins. This feature can be independently controlled per channel via the SPI.

The VDR block operates in either complex or real mode. In complex mode, VDR has selectable bandwidths of 25% and 43% of the output sample rate. In real mode, the bandwidth of operation is limited to 25% of the output sample rate. The bandwidth and mode of the VDR operation are selected by setting the appropriate bits in Register 0x430.

When the VDR block is enabled, input signals that violate a defined mask (signified by gray shaded areas i[n Figure 119\)](#page-59-0) result in the reduction of the output resolution of the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf)  The VDR block analyzes the peak value of the aggregate signal level in the disallowed zones to determine the reduction of the output resolution. To indicate that th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is reducing output, the resolution VDR punish bits and/or a VDR high/low resolution bit can optionally be inserted into the output data stream as control bits by programming the appropriate value into Register 0x559 and Register 0x55A. Up to two control bits can be used without the need to change the converter resolution parameter, N. Up to three control bits can be used, but if using three, the converter resolution parameter, N, must be changed to 13. The VDR high/low resolution bit can be programmed into either of the three available control bits and simply indicates if VDR is reducing output resolution (bit value is a 1), or if full resolution is available (bit value is a 0). Enable the two punish bits to give a clearer indication of the available resolution of the sample. To decode these two bits, see [Table 25.](#page-59-1)





<span id="page-59-1"></span>**Table 25. VDR Reduced Output Resolution Values**

The frequency zones of the mask are defined by the bandwidth mode selected in Register 0x430. The upper amplitude limit for input signals located in these frequency zones is −30 dBFS. If the input signal level in the disallowed frequency zones goes above an amplitude level of –30 dBFS (into the gray shaded areas), the VDR block triggers a reduction in the output resolution, as shown i[n Figure 119.](#page-59-0) The VDR block engages and begins limiting output resolution gradually as the signal amplitudes increase in the mask regions. As the signal amplitude level increases into the mask regions, the output resolution is gradually lowered. For every 6 dB increase in signal level above −30 dBFS, one bit of output resolution is discarded from the output data by the VDR block, as shown in [Table 26.](#page-59-2) These zones can be tuned within the Nyquist band by setting Bits[3:0] in Register 0x434 to determine the VDR center frequency ( $f_{VDR}$ ). The VDR center frequency in complex mode can be adjusted from  $1/16$  f<sub>s</sub> to  $15/16$  f<sub>s</sub> in  $1/16$  f<sub>s</sub> steps. In real mode, fypre can be adjusted from  $1/8$  fs to  $3/8$  fs in  $1/16$  fs steps.

<span id="page-59-2"></span>





<span id="page-59-0"></span>*Figure 119. VDR Operation—Reduction in Output Resolution*

# **VDR REAL MODE**

The real mode of VDR works over a bandwidth of 25% of the sample rate (50% of the Nyquist band). The output bandwidth of the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) can be 25% only when operating in real mode. [Figure 120](#page-60-0) shows the frequency zones for the 25% bandwidth real output VDR mode tuned to a center frequency ( $f_{VDR}$ ) of  $f_S/4$ (tuning word  $= 0x04$ ). The frequency zones where the amplitude may not exceed −30 dBFS are the upper and lower portions of the Nyquist band signified by the red shaded areas.



*Figure 120. 25% VDR Bandwidth, Real Mode* 

12400-125

<span id="page-60-0"></span>The center frequency ( $f_{VDR}$ ) of the VDR function can be tuned within the Nyquist band from  $1/8$  fs to  $3/8$  fs in  $1/16$  fs steps. In real mode, Tuning Word 2 (0x02) through Tuning Word 6 (0x06) are valid[. Table 27](#page-60-1) shows the relative frequency values, and [Table 28](#page-60-2) shows the absolute frequency values based on a sample rate of 737.28 MSPS.

<span id="page-60-1"></span>**Table 27. VDR Tuning Words and Relative Frequency Values, 25% BW, Real Mode**

| <b>Tuning</b><br>Word | <b>Lower Band</b><br>Edge | <b>Center</b><br><b>Frequency</b> | <b>Upper Band</b><br>Edge |  |
|-----------------------|---------------------------|-----------------------------------|---------------------------|--|
| 2(0x02)               | 0                         | $1/8$ fs                          | $1/4$ fs                  |  |
| 3(0x03)               | $1/16$ fs                 | $3/16$ fs                         | $5/16$ fs                 |  |
| 4(0x04)               | $1/8$ fs                  | $1/4$ fs                          | $3/8$ fs                  |  |
| 5(0x05)               | $3/16$ fs                 | $5/16$ fs                         | $7/16$ fs                 |  |
| 6(0x06)               | $1/4$ fs                  | $3/8$ fs                          | $1/2$ fs                  |  |

<span id="page-60-2"></span>**Table 28. VDR Tuning Words and Absolute Frequency**   $Values, 25% BW, Real Mode with  $f_s = 737.28$  MSPS$ 



# **VDR COMPLEX MODE**

The complex mode of VDR works with selectable bandwidths of 25% of the sample rate (50% of the Nyquist band) and 43% of the sample rate (86% of the Nyquist band). [Figure 121](#page-60-3) and [Figure](#page-61-0) 122 show the frequency zones for VDR in the complex mode. When operating VDR in complex mode, place I input signal data on Channel A and place Q input signal data on Channel B.

[Figure 121](#page-60-3) shows the frequency zones for the 25% bandwidth VDR mode with a center frequency of  $f_s/4$  (tuning word = 0x04). The frequency zones where the amplitude may not exceed –30 dBFS are the upper and lower portions of the Nyquist band extending into the complex domain.



<span id="page-60-3"></span>The center frequency ( $f_{VDR}$ ) of the VDR function can be tuned within the Nyquist band from 0 to  $15/16$  fs in  $1/16$  fs steps. In complex mode, Tuning Word 0 (0x00) through Tuning Word 15 (0x0F) are valid. [Table 29](#page-60-4) and [Table 30](#page-61-1) show the tuning words and frequency values for the 25% complex mode. [Table 29](#page-60-4) shows the relative frequency values, and [Table 30](#page-61-1) shows the absolute frequency values based on a sample rate of 737.28 MSPS.

<span id="page-60-4"></span>





<span id="page-61-1"></span>**Table 30. VDR Tuning Words and Absolute Frequency Values, 25% BW, Complex Mode (f** $_s$  **= 737.28 MSPS)** 

[Table 31](#page-61-2) and [Table 32](#page-61-3) show the tuning words and frequency values for the 43% complex mode[. Table 31](#page-61-2) shows the relative frequency values, an[d Table 32](#page-61-3) shows the absolute frequency values based on a sample rate of 737.28 MSPS. [Figure 122](#page-61-0) shows the frequency zones for the 43% BW VDR mode with a center frequency (f<sub>VDR</sub>) of f<sub>S</sub>/4 (tuning word = 0x04). The frequency zones where the amplitude may not exceed –30 dBFS are the upper and lower portions of the Nyquist band extending into the complex domain.



<span id="page-61-0"></span>*Figure 122. 43% VDR Bandwidth, Complex Mode*



<span id="page-61-2"></span>

<span id="page-61-3"></span>**Table 32. VDR Tuning Words and Absolute Frequency**   $Values, 43% BW, Complex Mode (fs = 737.28 MSPS)$ 

|                    |                   | Center    |                   |
|--------------------|-------------------|-----------|-------------------|
|                    | <b>Lower Band</b> | Frequency | <b>Upper Band</b> |
| <b>Tuning Word</b> | Edge (MHz)        | (MHz)     | Edge (MHz)        |
| 0(0x00)            | $-158.80$         | 0.00      | 158.80            |
| 1(0x01)            | $-112.64$         | 46.08     | 204.80            |
| 2(0x02)            | $-67.03$          | 92.16     | 250.99            |
| 3(0x03)            | $-20.48$          | 138.24    | 296.96            |
| 4(0x04)            | 25.42             | 184.32    | 342.92            |
| 5(0x05)            | 71.68             | 230.40    | 389.12            |
| 6(0x06)            | 117.96            | 276.48    | 435.26            |
| 7(0x07)            | 163.84            | 322.56    | 481.28            |
| 8(0x08)            | 210.65            | 368.64    | 526.63            |
| 9(0x09)            | 256.00            | 414.72    | 573.44            |
| 10 (0x0A)          | 302.02            | 460.80    | 619.32            |
| 11 (0x0B)          | 348.16            | 506.88    | 665.60            |
| 12 (0x0C)          | 394.36            | 552.96    | 711.86            |
| 13 (0x0D)          | 440.32            | 599.04    | 757.76            |
| 14 (0x0E)          | 486.29            | 645.12    | 804.31            |
| 15 (0x0F)          | 532.48            | 691.20    | 849.92            |

# DIGITAL OUTPUTS **INTRODUCTION TO JESD204B INTERFACE**

Th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) digital outputs are designed to the JEDEC Standard No. JESD204B serial interface for data converters. JESD204B is a protocol to link th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) to a digital processing device over a serial interface with lane rates of up to 12.5 Gbps. The benefits of the JESD204B interface over LVDS include a reduction in required board area for data interface routing, and enabling smaller packages for converter and logic devices.

## <span id="page-62-0"></span>**JESD204B OVERVIEW**

The JESD204B data transmit block assembles the parallel data from the ADC into frames and uses 8B/10B encoding as well as optional scrambling to form serial output data. Lane synchronization is supported through the use of special control characters during the initial establishment of the link. Additional control characters are embedded in the data stream to maintain synchronization thereafter. A JESD204B receiver is required to complete the serial link. For additional details on the JESD204B interface, users are encouraged to refer to the JESD204B standard.

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) JESD204B data transmit block maps up to two physical ADCs or up to eight virtual converters (when DDCs are enabled) over a link. A link can be configured to use one, two, or four JESD204B lanes. The JESD204B specification refers to a number of parameters to define the link and these parameters must match between the JESD204B transmitter [\(AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) output) and receiver (logic device input).

The JESD204B link is described according to the following parameters:

- L is the number of lanes per converter device (lanes per link) ( $AD6674$  value = 1, 2, or 4)
- M is the number of converters per converter device (virtual converters per link)  $(AD6674 \text{ value} = 1, 2, 4, \text{ or } 8)$  $(AD6674 \text{ value} = 1, 2, 4, \text{ or } 8)$
- F is the number of octets per frame  $(AD6674 \text{ value} = 1, 2, ...)$  $(AD6674 \text{ value} = 1, 2, ...)$ 4, 8, or 16)
- N΄ is the number of bits per sample (JESD204B word size)  $(AD6674 \text{ value} = 8 \text{ or } 16)$  $(AD6674 \text{ value} = 8 \text{ or } 16)$
- N is the converter resolution [\(AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) value = 7 to 16)
- CS is the number of control bits per sample [\(AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) value  $= 0, 1, 2,$  or 3)
- K is the number of frames per multiframe [\(AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) value = 4, 8, 12, 16, 20, 24, 28, or 32 )
- S is the number of samples transmitted per single converter per frame cycle [\(AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) value = set automatically based on L, M, F, and  $N'$ )
- $HD$  is high density mode ( $AD6674$  = set automatically based on L, M, F, and N΄)
- CF is the number of control words per frame clock cycle per converter device  $(AD6674 \text{ value} = 0)$  $(AD6674 \text{ value} = 0)$

[Figure 123](#page-63-0) shows a simplified block diagram of th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) JESD204B link. By default, the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is configured to use two converters and four lanes. Converter A data is output to SERDOUT0±/SERDOUT1±, and Converter B is output to SERDOUT2±/SERDOUT3±. Th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) allows other configurations such as combining the outputs of both converters onto a single lane or changing the mapping of the A and B digital output paths. These modes are set up through a quick configuration register in the SPI register map, along with additional customizable options.

By default in th[e AD6674,](http://www.analog.com/ad6674?doc=ad6674.pdf) the 14-bit converter word from each converter is broken into two octets (eight bits of data). Bit 13 (MSB) through Bit 6 are in the first octet. The second octet contains Bit 5 through Bit 0 (LSB) and two tail bits. The tail bits can be configured as zeros or a pseudorandom number (PN) sequence. The tail bits can also be replaced with control bits indicating an overrange, SYSREF±, signal monitor output, VDR punish bits, or fast detect output. Control bits are filled and inserted MSB first, such that enabling CS = 1 activates Control Bit 2, enabling CS = 2 activates Control Bit 2 and Control Bit 1, and enabling CS = 3 activates Control Bit 2, Control Bit 1, and Control Bit 0.

The two resulting octets can be scrambled. Scrambling is optional; however, it is recommended to avoid spectral peaks when transmitting similar digital data patterns. The scrambler uses a self synchronizing, polynomial-based algorithm defined by the equation  $1 + x^{14} + x^{15}$ . The descrambler in the receiver must be a self synchronizing version of the scrambler polynomial.

The two octets are then encoded with an 8B/10B encoder. The 8B/10B encoder works by taking eight bits of data (an octet) and encoding them into a 10-bit symbol[. Figure 124](#page-63-1) shows how the 14-bit data is transferred from the ADC, the tail bits are added, the two octets are scrambled, and the octets are encoded into two 10-bit symbols[. Figure 124](#page-63-1) illustrates the default data format.

12400-052

2400-052





<span id="page-63-0"></span>



## <span id="page-63-2"></span><span id="page-63-1"></span>**FUNCTIONAL OVERVIEW**

The block diagram i[n Figure 125](#page-63-2) shows the flow of data through the JESD204B hardware from the sample input to the physical output. The processing can be divided into layers that are derived from the open-source initiative (OSI) model that is widely used to describe the abstractions layers of communications systems. These are the transport layer, data link layer, and physical layer (serializer and output driver).

## *Transport Layer*

The transport layer packs the data (consisting of samples and optional control bits) into JESD204B frames, which are mapped to 8-bit octets that are sent to the data link layer. The transport layer mapping is controlled by rules derived from the link parameters. Tail bits are added to fill gaps where required. Use the following equation to determine the number of tail bits within a sample (JESD204B word):

$$
T = N' - N - CS
$$

### *Data Link Layer*

The data link layer is responsible for the low level functions of passing data across the link. These include optionally scrambling the data, inserting control characters for multichip synchronization/lane alignment/monitoring, and encoding 8-bit octets into 10-bit symbols. The data link layer is also responsible for sending the ILAS, which contains the link configuration data, used by the receiver to verify the settings in the transport layer.

#### *Physical Layer*

The physical layer consists of the high speed circuitry clocked at the serial clock rate. In this section, parallel data is converted into one, two, or four lanes of high speed differential serial data.

## **JESD204B LINK ESTABLISHMENT**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) JESD204B Tx interface operates in Subclass 1 as defined in the JEDEC Standard No. 204B (July 2011) specification. The link establishment process is divided into the following steps: code group synchronization, ILAS, and user data.

## *Code Group Synchronization (CGS) and SYNCINB±*

Code group synchronization (CGS) is the process by which the JESD204B receiver finds the boundaries between the 10-bit symbols in the stream of data. During the CGS phase, the JESD204B transmit block transmits /K28.5/ characters. The receiver must locate /K28.5/ characters in its input data stream using clock and data recovery (CDR) techniques.

The receiver issues a synchronization request by asserting the SYNCINB± pin of the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) low. The JESD204B Tx begins sending /K/ characters. After the receiver has synchronized, it waits for the correct reception of at least four consecutive /K/ symbols. It then deasserts SYNCINB±. Th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) then transmits an ILAS on the following LMFC boundary.

For more information on the CGS phase, refer to the JEDEC Standard No. 204B (July 2011), Section 5.3.3.1.

The SYNCINB± pin operation can also be controlled by the SPI. The SYNCINB± signal is a differential LVDS mode signal by default, but it can also be driven single-ended. For more information on configuring the SYNCINB± pin operation, refer to Register 0x572. The SYNCINB± pin can also be configured to run in CMOS (single-ended) mode by setting Bit 4 in Register 0x572. When running SYNCINB± in CMOS mode, connect the CMOS SYNCINB signal to Pin 21 (SYNCINB+) and leave Pin 20 (SYNCINB–) floating.

## *Initial Lane Alignment Sequence (ILAS)*

The ILAS phase follows the CGS phase and begins on the next LMFC boundary. The ILAS consists of four multiframes, with an /R/ character marking the beginning and an /A/ character marking the end. The ILAS begins by sending an /R/ character followed by 0 to 255 ramp data for one multiframe. On the second multiframe the link configuration data is sent, starting with the third character. The second character is a /Q/ character to confirm that the link configuration data follows. All undefined data slots are filled with ramp data. The ILAS sequence is never scrambled.

The ILAS sequence construction is shown in [Figure 126.](#page-64-0) The four multiframes include the following:

- Multiframe 1: Begins with an /R/ character [K28.0] and ends with an /A/ character (K28.3).
- Multiframe 2: Begins with an /R/ character followed by a /Q/ (K28.4) character, followed by link configuration parameters over 14 configuration octets (see [Table 33\)](#page-64-1), and ends with an /A/ character. Many of the parameter values are of the value − 1 notation.
- Multiframe 3: Begins with an /R/ character (K28.0) and ends with an /A/ character (K28.3).
- Multiframe 4: Begins with an /R/ character (K28.0) and ends with an /A/ character (K28.3).

## *User Data and Error Detection*

After the ILAS is complete, the user data is sent. Normally, in a frame all characters are user data. However, to monitor the frame clock and multiframe clock synchronization, there is a mechanism for replacing characters with /F/ or /A/ alignment characters when the data meets certain conditions. These conditions are different for unscrambled and scrambled data. The scrambling operation is enabled by default but can be disabled using the SPI.

For scrambled data, any 0xFC character at the end of a frame is replaced by an /F/ and any 0x7C character at the end of a multiframe is replaced with an /A/. The JESD204B Rx checks for /F/ and /A/ characters in the received data stream and verifies that they only occur in the expected locations. If an unexpected /F/ or /A/ character is found, the receiver handles the situation by using dynamic realignment or asserting the SYNCINB± signal for more than four frames to initiate a resynchronization. For unscrambled data, if the final character of two subsequent frames is equal, the second character is replaced with an /F/ if it is at the end of a frame, and an /A/ if it is at the end of a multiframe.

Insertion of alignment characters can be modified using the SPI. The frame alignment character insertion is enabled by default. For more information on the link controls, see Register 0x571 in the [Memory Map](#page-79-0) section.

12400-053

2400-



*Figure 126. Initial Lane Alignment Sequence*

#### <span id="page-64-1"></span><span id="page-64-0"></span>**Table 33[. AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Control Characters Used in JESD204B**



<sup>1</sup> RD is running disparity.

## *8B/10B Encoder*

The 8B/10B encoder converts 8-bit octets into 10-bit symbols and inserts control characters into the stream when needed. The control characters used in JESD204B are shown in [Table 33.](#page-64-1)  The 8B/10B encoding ensures that the signal is dc balanced by using the same number of ones and zeros across multiple symbols.

The 8B/10B interface has options that can be controlled via the SPI. These operations include bypass and invert. These options are intended to be a troubleshooting tool for the verification of the digital front end (DFE). Refer to th[e Memory Map](#page-79-0) section, Register 0x572[2:1], for information on configuring the 8B/10B encoder.

## **PHYSICAL LAYER (DRIVER) OUTPUTS**

### *Digital Outputs, Timing and Controls*

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) physical layer consists of drivers that are defined in the JEDEC Standard No. 204B (July 2011). The differential digital outputs are powered up by default. The drivers use a dynamic 100 Ω internal termination to reduce unwanted reflections.

Place a 100  $\Omega$  differential termination resistor at each receiver input, which results in a nominal 300 mV p-p swing at the receiver (see [Figure 127\)](#page-65-0). Alternatively, single-ended 50  $\Omega$ termination resistors can be used. When single-ended termination is used, the termination voltage is DRVDD/2; otherwise, 0.1 μF ac coupling capacitors can be used to terminate to any single-ended voltage.



<span id="page-65-0"></span>*Figure 127. AC-Coupled Digital Output Termination Example*

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) digital outputs can interface with custom ASICs and FPGA receivers, providing superior switching performance in noisy environments. Single point-to-point network topologies are recommended with a single differential 100  $\Omega$  termination resistor placed as close to the receiver inputs as possible. The common mode of the digital output automatically biases itself to half the DRVDD supply of 1.2 V ( $V_{CM} = 0.6 V$ ). Se[e Figure 128](#page-65-1) for an example of dc coupling the outputs to the receiver logic.



<span id="page-65-1"></span>If there is no far-end receiver termination, or if there is poor

differential trace routing, timing errors may result. To avoid such timing errors, it is recommended that the trace length be less than six inches, and that the differential output traces be close together and at equal lengths.

[Figure 129](#page-66-0) t[o Figure 131,](#page-66-1) [Figure 132](#page-66-2) t[o Figure 134,](#page-66-3) an[d Figure 135](#page-66-4) to [Figure 137](#page-66-5) show examples of the digital output data eye, time interval error (TIE) jitter histogram, and bathtub curve for one [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) lane running at 10 Gbps, 7.37 Gbps, and 6 Gbps, respectively. The format of the output data is twos complement by default. To change the output data format, see th[e Memory](#page-79-0)  [Map](#page-79-0) section (Register 0x561 i[n Table 45\)](#page-80-0).

### *De-Emphasis*

De-emphasis enables the receiver eye diagram mask to be met in conditions where the interconnect insertion loss does not meet the JESD204B specification. Use the de-emphasis feature only when the receiver is unable to recover the clock due to excessive insertion loss. Under normal conditions, it is disabled to conserve power. Additionally, enabling and setting too high a de-emphasis value on a short link may cause the receiver eye diagram to fail. Use the de-emphasis setting with caution because it may increase EMI. See th[e Memory Map](#page-79-0) section (Register 0x5C1 to Register 0x5C5 i[n Table 45\)](#page-80-0) for more information.

### *PLL*

The PLL is used to generate the serializer clock, which operates at the JESD204B lane rate. The JESD204B lane rate control bit (Register 0x56E[4]) must be set to correspond with the lane rate.

# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**



<span id="page-66-0"></span>*Figure 129. Digital OutputData Eye, External 100 Ω Terminations at 10 Gbps*



*Figure 130. Histogram, External 100 Ω Terminations at 10 Gbps*



<span id="page-66-1"></span>*Figure 131. Bathtub, External 100 Ω Terminations at 10 Gbps*



<span id="page-66-2"></span>*Figure 132. Digital Output Data Eye, External 100 Ω Terminations at 7.37 Gbps*

12400-591



*Figure 133. Histogram, External 100 Ω Terminations at 7.37 Gbps*



<span id="page-66-3"></span>*Figure 134. Bathtub, External 100 Ω Terminations at 7.37 Gbps*



<span id="page-66-4"></span>*Figure 135. Digital Output Data Eye, External 100 Ω Terminations at 6 Gbps*



*Figure 136. Histogram, External 100 Ω Terminations at 6 Gbps*



<span id="page-66-5"></span>*Figure 137. Bathtub, External 100 Ω Terminations at 6 Gbps*



*Figure 138. DDCs and Virtual Converter Mapping*

## <span id="page-67-1"></span>**JESD204B Tx CONVERTER MAPPING**

To support the different chip operating modes, th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) design treats each sample stream (real or I/Q) as originating from separate virtual converters. The I/Q samples are always mapped in pairs with the I samples mapped to the first virtual converter, and the Q samples mapped to the second virtual converter. With this transport layer mapping, the number of virtual converters are the same whether a single real converter is used along with a DDC block producing I/Q outputs, or an analog downconversion is used with two real converters producing I/Q outputs.

[Figure 139](#page-67-0) shows a block diagram of the two scenarios described for I/Q transport layer mapping.





*Figure 139. I/Q Transport Layer Mapping*

<span id="page-67-0"></span>The JESD204B Tx block for [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) supports up to four digital DDC blocks. Each DDC block outputs either two sample streams (I/Q) for the complex data components (real + imaginary) or one sample stream for real (I) data. The JESD204B interface can be configured to use up to eight virtual converters depending on the DDC configuration[. Figure 138](#page-67-1) shows the virtual converters and their relationship to DDC outputs when complex outputs are used[. Table 34](#page-68-0) shows the virtual converter mapping for each chip operating mode when channel swapping is disabled.

## **CONFIGURING THE JESD204B LINK**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has one JESD204B link. It offers an easy way to set up the JESD204B link through the quick configuration register (Register 0x570). The serial outputs (SERDOUT0± to SERDOUT3±) are considered to be part of one JESD204B link. The basic parameters that determine the link setup are

- Number of lanes per link (L)
- Number of converters per link (M)
- Number of octets per frame (F)

If the internal DDCs are used for on-chip digital processing, the M value represents the number of virtual converters. The virtual converter mapping setup is shown in [Figure 138.](#page-67-1)

The maximum lane rate allowed by the JESD204B specification is 12.5 Gbps. The lane rate is related to the JESD204B parameters using the following equation:

J

Lane Line Rate = 
$$
\frac{\left(M \times N' \times \left(\frac{10}{8}\right) \times f_{OUT}\right)}{L}
$$

where:

$$
f_{OUT} = \frac{f_{ADC\_CLOCK}}{Decimation Ratio}
$$

The decimation ratio (DCM) is the parameter programmed in Register 0x201.

Use the following steps to configure the output:

- 1. Power down the link.
- 2. Select the quick configuration options.
- 3. Configure detailed options.
- 4. Set output lane mapping (optional).
- 5. Set additional driver configuration options (optional).
- 6. Power up the link.

If the lane rate calculated is less than 6.25 Gbps, select the low lane rate option by programming a value of 0x10 to Register 0x56E.

# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**

[Table 35](#page-68-1) and [Table 36](#page-69-0) show the JESD204B output configurations supported for both  $N' = 16$  and  $N' = 8$ , respectively, for a given number of virtual converters. Take care to ensure that the serial lane rate for a given configuration is within the supported range of 3.125 Gbps to 12.5 Gbps.

See the [Example 1: ADC with DDC Option \(Two](#page-69-1) ADCs + Four [DDCs\)](#page-69-1) section and the [Example 2: ADC with NSR Option](#page-69-2)  (Two ADCs [+ NSR\)](#page-69-2) section for two examples describing which JESD204B transport layer settings are valid for a given chip mode.

## <span id="page-68-0"></span>**Table 34. Virtual Converter Mapping**



## <span id="page-68-1"></span>**Table 35. JESD204B Output Configurations for N΄ = 16**



<sup>1</sup> f<sub>out</sub> is the output sample rate. *f<sub>out</sub>* = *ADC sample rate/chip decimation*. The JESD204B serial lane rate must be ≥3.125 Gbps and ≤12.5 Gbps; when the serial lane rate is ≤12.5 Gbps and ≥6.25 Gbps, the low lane rate mode must be disabled (set Bit 4 to 0x0 in Register 0x56E). When the serial lane rate is <6.25 Gbps and ≥3.125 Gbps, the low lane rate mode must be enabled (set Bit 4 to 0x1 in Register 0x56E).

<sup>2</sup> JESD204B transport layer descriptions are as described in th[e JESD204B Overview](#page-62-0) section.

 $3$  For F = 1, K = 20, 24, 28, and 32. For F = 2, K = 12, 16, 20, 24, 28, and 32. For F = 4, K = 8, 12, 16, 20, 24, 28, and 32. For F = 8 and F = 16, K = 4, 8, 12, 16, 20, 24, 28, and 32.

### <span id="page-69-0"></span>**Table 36. JESD204B Output Configurations for N΄ = 8**



<sup>1</sup> f<sub>out</sub> is the output sample rate. f<sub>out</sub> = *ADC sample rate/chip decimation*. The JESD204B serial lane rate must be ≥3.125 Gbps and ≤12.5 Gbps; when the serial lane rate is ≤12.5 Gbps and ≥6.25 Gbps, the low lane rate mode must be disabled (set Bit 4 to 0x0 in Register 0x56E). When the serial lane rate is <6.25 Gbps and ≥3.125 Gbps, the low lane rate mode must be enabled (set Bit 4 to 0x1 in Register 0x56E).

<sup>2</sup> JESD204B transport layer descriptions are as described in th[e JESD204B Overview](#page-62-0) section.

 $3$  For F = 1, K = 20, 24, 28, and 32. For F = 2, K = 12, 16, 20, 24, 28, and 32. For F = 4, K = 8, 12, 16, 20, 24, 28, and 32. For F = 8 and F = 16, K = 4, 8, 12, 16, 20, 24, 28, and 32.

### <span id="page-69-1"></span>*Example 1: ADC with DDC Option (Two ADCs + Four DDCs)*

The chip application mode is four-DDC mode (see [Figure 140\)](#page-70-0) with the following characteristics:

- Two 14-bit converters at 1 GSPS
- Four DDCs application layer mode with complex outputs  $(I/Q)$
- Chip decimation ratio = 16
- DDC decimation ratio = 16 (se[e Table 15\)](#page-44-2)

The JESD204B output configuration is as follows:

- Virtual converters required  $= 8$  (se[e Table 35\)](#page-68-1)
- Output sample rate  $(f_{\text{OUT}}) = 1000/16 = 62.5$  MSPS

Supported JESD204B output configurations (see [Table 35\)](#page-68-1) include

- $N' = 16$  bits
- $N = 14$  bits
- $L = 1$ ,  $M = 8$ , and  $F = 16$ ; or  $L = 2$ ,  $M = 8$ , and  $F = 8$  (quick configuration =  $0x1C$  or  $0x5B$ )
- $CS = 0$  to 1
- $K = 32$
- Output serial lane rate = 10 Gbps per lane  $(L = 1)$  or 5 Gbps per lane  $(L = 2)$
- For  $L = 1$ , low lane rate mode disabled
- For  $L = 2$ , low lane rate mode enabled

Example 1 shows the flexibility in the digital and lane configurations for th[e AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) The sample rate is 1 GSPS, but the outputs are all combined into either one or two lanes depending on the I/O speed capability of the receiving device.

#### <span id="page-69-2"></span>*Example 2: ADC with NSR Option (Two ADCs + NSR)*

The chip application mode is NSR mode (see [Figure 141\)](#page-70-1) with the following characteristics:

- Two 14-bit converters at 500 MSPS
- NSR blocks enabled for each channel
- Chip decimation ratio  $= 1$

The JESD204B output configuration is as follows:

- Virtual converters required  $= 2$  (se[e Table 35\)](#page-68-1)
- Output sample rate  $(f_{\text{OUT}}) = 500$  MSPS

Supported JESD204B output configurations (see [Table 35\)](#page-68-1) include

- $N' = 16$  bits
- $N = 9$  bits
- $L = 2$ ,  $M = 2$ , and  $F = 2$ ;  $L = 4$ ,  $M = 2$ , and  $F = 1$  (quick configuration =  $0x49$  or  $0x88$ )
- $CS = 0$  to 2
- $K = 32$
- Output serial lane rate = 10 Gbps per lane  $(L = 2)$  or 5 Gbps per lane  $(L = 4)$
- For  $L = 2$ , low lane rate mode disabled
- For  $L = 4$ , low lane rate mode enabled

Example 2 shows the flexibility in the digital and lane configurations for th[e AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) The sample rate is 500 MSPS, but the outputs are all combined into either two or four lanes depending on the I/O speed capability of the receiving device.

# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**

<span id="page-70-0"></span>

<span id="page-70-1"></span>*Figure 141. Two-ADC + NSR Mode* 

# MULTICHIP SYNCHRONIZATION

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has a SYSREF± input that allows the user flexible options for synchronizing the internal blocks. The SYSREF± input is a source synchronous system reference signal that enables multichip synchronization. The input clock divider, DDCs, signal monitor block, and JESD204B link can be synchronized using the SYSREF± input. For the highest level of timing accuracy, SYSREF± must meet setup and hold requirements relative to the CLK± input.

The flowchart i[n Figure 142](#page-72-0) describes the internal mechanism by which multichip synchronization can be achieved in the

[AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) Th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) supports several features that aid users in meeting the requirements for capturing a SYSREF± signal. The SYSREF± sample event is defined as either a synchronous low to high transition or a synchronous high to low transition. Additionally, the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) allows the SYSREF± signal to be sampled using either the rising edge or falling edge of the CLK± input. The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) also has the ability to ignore a programmable number (up to 16) of SYSREF± events. The SYSREF± control options can be selected using Register 0x120 and Register 0x121.


*Figure 142. Multichip Synchronization*

## **SYSREF± SETUP/HOLD WINDOW MONITOR**

To assist in ensuring a valid SYSREF± capture, th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has a SYSREF± setup and hold window monitor. This feature allows the system designer to determine the location of the SYSREF± signals relative to the CLK± signals by reading back the amount of setup/hold margin on the interface through the memory map. [Figure 143](#page-73-0) an[d Figure 144](#page-74-0) show both the setup and hold

status values for different phases of SYSREF±. The setup detector returns the status of the SYSREF± signal before the CLK± edge and the hold detector returns the status of the SYSREF± signal after the CLK± edge. Register 0x128 stores the status of SYSREF± and lets the user know if the SYSREF± signal was successfully captured by the ADC.



<span id="page-73-0"></span>*Figure 143. SYSREF± Setup Detector*



<span id="page-74-0"></span>[Table 37](#page-74-1) shows the description of the contents of Register 0x128 and how to interpret them.

| Register 0x128[7:4] Hold<br><b>Status</b> | Register 0x128[3:0] Setup<br><b>Status</b> | <b>Description</b>                                                          |
|-------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------|
| 0x0                                       | $0x0$ to $0x7$                             | Possible setup error; the smaller this number, the smaller the setup margin |
| 0x0 to 0x8                                | 0x8                                        | No setup or hold error (best hold margin)                                   |
| 0x8                                       | $0x9$ to $0xF$                             | No setup or hold error (best setup and hold margin)                         |
| 0x8                                       | 0x0                                        | No setup or hold error (best setup margin)                                  |
| $0x9$ to $0xF$                            | 0x0                                        | Possible hold error; the larger this number, the smaller the hold margin    |
| 0x0                                       | 0x0                                        | Possible setup or hold error                                                |

<span id="page-74-1"></span>**Table 37. SYSREF± Setup/Hold Monitor, Register 0x128**

## TEST MODES **ADC TEST MODES**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has various test options that aid in the system level implementation. The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) has ADC test modes that are available in Register 0x550. These test modes are described in [Table 38.](#page-75-0) When an output test mode is enabled, the analog section of the ADC is disconnected from the digital back-end blocks and the test pattern is run through the output formatting block. Some of the test patterns are subject to output formatting, and some are not. The PN generators from the PN sequence tests can be reset by setting Bit 4 or Bit 5 of Register 0x550. These tests can be performed with or without an analog signal (if present, the analog signal is ignored), but they do require an encode clock.

If the application mode is set to select a DDC mode of operation, the test modes must be enabled for each DDC enabled. The test patterns can be enabled via Bit 2 and Bit 0 of Register 0x327, Register 0x347, and Register 0x367, depending on which DDC(s) are selected. The (I) data uses the test patterns selected for Channel A and the (Q) data uses the test patterns selected for Channel B. For the case of DDC3 only, the (I) data uses the test patterns from Channel A, and the (Q) data does not output test patterns. Bit 0 of Register 0x387 selects the Channel A test patterns to be used for the (I) data. For more information, see th[e AN-877 Application Note,](http://www.analog.com/an-877?doc=ad6674.pdf) *Interfacing to High Speed ADCs via SPI*.

### <span id="page-75-0"></span>**Table 38. ADC Test Modes**

### **JESD204B BLOCK TEST MODES**

In addition to the ADC test modes, th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) also has flexible test modes in the JESD204B block. These test modes are listed in Register 0x573 and Register 0x574. These test patterns can be inserted at various points along the output data path. These test insertion points are shown in [Figure 124.](#page-63-0) [Table 39](#page-75-1) describes the various test modes available in the JESD204B block. For the [AD6674,](http://www.analog.com/ad6674?doc=ad6674.pdf) a transition from the test modes (Register 0x573  $\neq$  $0x00$ ) to normal mode  $(0x573 = 0x00)$  require a SPI soft reset. This is done by writing 0x81 to Register 0x00 (self cleared).

### *Transport Layer Sample Test Mode*

The transport layer samples are implemented in th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) as defined by Section 5.1.6.3 in the JEDEC JESD204B specification. These tests are enabled via Register 0x571[5]. The test pattern is equivalent to the raw samples from the ADC.

### *Interface Test Modes*

The interface test modes are described in Register 0x573, Bits[3:0]. These test modes are also explained in [Table 39.](#page-75-1) The interface tests can be inserted at various points along the data. Se[e Figure 124](#page-63-0) for more information on the test insertion points. Register 0x573, Bits[5:4], show where these tests are inserted.



<span id="page-75-1"></span>



## Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**

[Table 40,](#page-76-0) [Table 41,](#page-76-1) an[d Table 42](#page-77-0) show examples of some of the test modes when inserted at the JESD204B sample input, physical layer (PHY) 10-bit input, and scrambler 8-bit input. UP in th[e Table 40](#page-76-0) to [Table 42](#page-77-0) represent the user pattern control bits from the memory map register table (see [Table 45\)](#page-80-0).

## *Data Link Layer Test Modes*

The data link layer test modes are implemented in th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) as defined by Section 5.3.3.8.2 in the JEDEC JESD204B specification. These tests are shown in Register 0x574, Bits[2:0]. Test patterns inserted at this point are useful for verifying the functionality of the data link layer. When the data link layer test modes are enabled, disable SYNCINB± by writing 0xC0 to Register 0x572.



## <span id="page-76-0"></span>**Table 40. JESD204B Sample Input for M = 2, S = 2, N΄ = 16 (Register 0x573[5:4] = 'b00)**

### <span id="page-76-1"></span>**Table 41. Physical Layer 10-Bit Input (Register 0x573[5:4] = 'b01)**





## <span id="page-77-0"></span>**Table 42. Scrambler 8-Bit Input (Register 0x573[5:4] = 'b10)**

## SERIAL PORT INTERFACE (SPI)

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) SPI allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the serial port. Memory is organized into bytes that can be further divided into fields. These fields are documented in th[e Memory Map](#page-79-0) section. For detailed operational information, see the *[Serial Control Interface Standard](http://www.analog.com/serial_control_interface_standard?doc=ad6674.pdf)*.

## **CONFIGURATION USING THE SPI**

Three pins define the SPI of this ADC: the SCLK pin, the SDIO pin, and the CSB pin (se[e Table 43\)](#page-78-0). The SCLK (serial clock) pin is used to synchronize the read and write data presented from/to the ADC. The SDIO (serial data input/output) pin is a dual-purpose pin that allows data to be sent and read from the internal ADC memory map registers. The CSB (chip select bar) pin is an active low control that enables or disables the read and write cycles.

### <span id="page-78-0"></span>**Table 43. Serial Port Interface Pins**



The falling edge of CSB, in conjunction with the rising edge of SCLK, determines the start of the framing. See [Figure 4](#page-9-0) and [Table 5](#page-8-0) for an example of the serial timing and its definitions.

Other modes involving the CSB pin are available. The CSB pin can be held low indefinitely, which permanently enables the device; this is called streaming. The CSB can stall high between bytes to allow additional external timing. When CSB is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions.

All data is composed of 8-bit words. The first bit of each individual byte of serial data indicates whether a read or write command is issued. This bit allows the SDIO pin to change direction from an input to an output.

In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the SDIO pin to change direction from an input to an output at the appropriate point in the serial frame.

Data can be sent in MSB first mode or in LSB first mode. MSB first is the default on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the *[Serial Control Interface Standard](http://www.analog.com/serial_control_interface_standard?doc=ad6674.pdf)*.

## **HARDWARE INTERFACE**

The pins described in [Table 43](#page-78-0) comprise the physical interface between the user programming device and the serial port of the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) The SCLK pin and the CSB pin function as inputs when using the SPI. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.

The SPI interface is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in the [AN-812 Application Note,](http://www.analog.com/AN-812?doc=AD6674.pdf) *Microcontroller-Based Serial Port Interface (SPI) Boot Circuit*.

Do not activate the SPI port during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the CSB signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) to prevent these signals from transitioning at the converter inputs during critical sampling periods.

## **SPI ACCESSIBLE FEATURES**

[Table 44](#page-78-1) provides a brief description of the general features that are accessible via the SPI. These features are described in detail in the *[Serial Control Interface Standard](http://www.analog.com/serial_control_interface_standard?doc=ad6674.pdf)*. Th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) device specific features are described in the [Memory Map](#page-79-0) section.

<span id="page-78-1"></span>



## <span id="page-79-0"></span>MEMORY MAP **READING THE MEMORY MAP REGISTER TABLE**

Each row in the memory map register table has eight bit locations. The memory map is roughly divided into seven sections: the Analog Devices SPI registers, the analog input buffer control registers, ADC function registers, the DDC function registers, NSR decimate by 2 and noise shaping requantizer registers, variable dynamic range registers, and the digital outputs and test modes registers.

[Table 45](#page-80-0) (see the [Memory Map Register Table](#page-80-1) section) documents the default hexadecimal value for each hexadecimal address shown. The column with the heading Bit 7 (MSB) is the start of the default hexadecimal value given. For example, Address 0x561, the output mode register, has a hexadecimal default value of  $0x01$ . This means that Bit  $0 = 1$ , and the remaining bits are 0s. This setting is the default output format value, which is twos complement. For more information on this function and others, see the [Table 45.](#page-80-0) 

### *Open and Reserved Locations*

All address and bit locations that are not included in [Table 45](#page-80-0) are not currently supported for this device. Write unused bits of a valid address location with 0s unless the default value is set otherwise. Writing to these locations is required only when part of an address location is open (for example, Address 0x561). If the entire address location is open (for example, Address 0x013), do not write to this address location.

### *Default Values*

After the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) is reset, critical registers are loaded with default values. The default values for the registers are given in the memory map register table[, Table 45.](#page-80-0)

## *Logic Levels*

An explanation of logic level terminology follows:

• "Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit."

- "Clear a bit" is synonymous with "bit is set to Logic 0" or "writing Logic 0 for the bit."
- "X" denotes a "don't care".

## *Channel Specific Registers*

Some channel setup functions such as buffer input termination (Register 0x016) can be programmed to a different value for each channel. In these cases, channel address locations are internally duplicated for each channel. These registers and bits are designated i[n Table 45](#page-80-0) as local. These local registers and bits can be accessed by setting the appropriate Channel A or Channel B bits in Register 0x008. If both bits are set, the subsequent write affects the registers of both channels. In a read cycle, set only Channel A or Channel B to read one of the two registers. If both bits are set during an SPI read cycle, the device returns the value for Channel A. Registers and bits designated as global i[n Table 45](#page-80-0) affect the entire device and the channel features for which independent settings are not allowed between channels. The settings in Register 0x008 do not affect the global registers and bits.

### *SPI Soft Reset*

After issuing a soft reset by programming 0x81 to Register 0x000, th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) requires 5 ms to recover. Therefore, when programming the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) for application setup, ensure that an adequate delay is programmed into the firmware after asserting the soft reset and before starting the device setup.

### *Datapath Soft Reset*

After programming the desired settings to the SPI registers, issue a datapath soft reset by programming 0x02 to Register 0x001. This reset function is implemented upon the next rising edge of the input clock, after the register is programmed to issue the datapath soft reset. This reset does not affect the contents of the memory map registers; it only resets the datapath.

## <span id="page-80-1"></span>**MEMORY MAP REGISTER TABLE**

All address and bit locations that are not included in [Table 45](#page-80-0) are not currently supported for this device.

## <span id="page-80-0"></span>**Table 45. Memory Map Registers**







# [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Data Sheet



# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**





# Data Sheet **[AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)**







# [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Data Sheet









# [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) Data Sheet



## APPLICATIONS INFORMATION **POWER SUPPLY RECOMMENDATIONS**

The [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) must be powered by the following seven supplies:  $AVDD1 = 1.25$  V,  $AVDD2 = 2.5$  V,  $AVDD3 = 3.3$  V,  $AVDD1$  SR  $= 1.25$  V, DVDD  $= 1.25$  V, DRVDD  $= 1.25$  V, SPIVDD  $= 1.8$  V. For applications requiring an optimal high power efficiency and low noise performance, it is recommended that the [ADP2164](http://www.analog.com/adp2164?doc=ad6674.pdf) an[d ADP2370 s](http://www.analog.com/adp2370?doc=ad6674.pdf)witching regulators be used to convert the 3.3 V, 5.0 V, or 12 V input rails to an intermediate rail (1.8 V and 3.8 V). These intermediate rails are then postregulated by very low noise, low dropout (LDO) regulators [\(ADP1741,](http://www.analog.com/adp1741?doc=ad6674.pdf) [ADM7172,](http://www.analog.com/adm7172?doc=ad6674.pdf)  an[d ADP125\)](http://www.analog.com/adp125?doc=ad6674.pdf)[. Figure 145 s](#page-94-0)hows the recommended method. For more detailed information on the recommended power solution, refer to the [AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) evaluation board documentation.



<span id="page-94-0"></span>Figure 145. High Efficiency, Low Noise Power Solution for th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) 

It is not necessary to split all of these power domains in all cases. The recommended solution shown in [Figure 145](#page-94-0) provides the lowest noise, highest efficiency power delivery system for the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) If only one 1.25 V supply is available, it must be routed to AVDD1 first and then tapped off and isolated with a ferrite bead or a filter choke preceded by decoupling capacitors for AVDD1\_SR, DVDD, and DRVDD, in that order. The user can use several different decoupling capacitors to cover both high and low frequencies. These must be located close to the point of entry at the PCB level and close to the devices, with minimal trace lengths.

## **EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS**

It is required that the exposed pad on the underside of the ADC be connected to ground to achieve the best electrical and thermal performance of the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) Connect an exposed

continuous copper plane on the PCB to th[e AD6674 e](http://www.analog.com/ad6674?doc=ad6674.pdf)xposed pad, Pin 0. The copper plane must have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. These vias must be solder filled or plugged. The number of vias and the fill determine the resultant  $θ<sub>JA</sub>$  measured on the board.

To maximize the coverage and adhesion between the ADC and PCB, partition the continuous copper plane by overlaying a silkscreen on the PCB into several uniform sections. This provides several tie points between the ADC and PCB during the reflow process, whereas using one continuous plane with no partitions only guarantees one tie point. See [Figure 146](#page-94-1) for a PCB layout example. For detailed information on packaging and the PCB layout of chip scale packages, see th[e AN-772](http://www.analog.com/an-772?doc=ad6674.pdf)  [Application Note,](http://www.analog.com/an-772?doc=ad6674.pdf) *A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP)*.



Figure 146. Recommended PCB Layout of Exposed Pad for th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf)

## <span id="page-94-1"></span>**AVDD1\_SR (PIN 57) AND AGND (PIN 56, PIN 60)**

AVDD1\_SR (Pin 57) and AGND (Pin 56 and Pin 60) can be used to provide a separate power supply node to the SYSREF± circuits of the [AD6674.](http://www.analog.com/ad6674?doc=ad6674.pdf) If running in Subclass 1, th[e AD6674](http://www.analog.com/ad6674?doc=ad6674.pdf) can support periodic one-shot or gapped signals. To minimize the coupling of this supply into the AVDD1 supply node, adequate supply bypassing is needed.