<span id="page-0-0"></span>

# Low Power, 350 MHz Voltage Feedback Amplifiers AD8038/AD8039

#### **FEATURES**

**Low power: 1 mA supply current/amp High speed 350 MHz, −3 dB bandwidth (G = +1) 425 V/μs slew rate Low cost Low noise 8 nV/√Hz @ 100 kHz 600 fA/√Hz @ 100 kHz Low input bias current: 750 nA maximum Low distortion −90 dB SFDR @ 1 MHz −65 dB SFDR @ 5 MHz Wide supply range: 3 V to 12 V Small packaging: 8-lead SOT-23, 5-lead SC70, and 8-lead SOIC** 

#### **APPLICATIONS**

**Battery-powered instrumentation Filters A/D drivers Level shifting Buffering Photo multipliers** 

### **GENERAL DESCRIPTION**

The AD8038 (single) and AD8039 (dual) amplifiers are high speed (350 MHz) voltage feedback amplifiers with an exceptionally low quiescent current of 1.0 mA/amplifier typical (1.5 mA maximum). The AD8038 single amplifier in the 8-lead SOIC package has a disable feature. Despite being low power and low cost, the amplifier provides excellent overall performance. Additionally, it offers a high slew rate of 425 V/μs and a low input offset voltage of 3 mV maximum.

The Analog Devices, Inc., proprietary XFCB process allows low noise operation (8 nV/ $\sqrt{\text{Hz}}$  and 600 fA/ $\sqrt{\text{Hz}}$ ) at extremely low quiescent currents. Given a wide supply voltage range (3 V to 12 V), wide bandwidth, and small packaging, the AD8038 and AD8039 amplifiers are designed to work in a variety of applications where power and space are at a premium.

The AD8038 and AD8039 amplifiers have a wide input commonmode range of 1 V from either rail and swing to within 1 V of each rail on the output. These amplifiers are optimized for driving capacitive loads up to 15 pF. If driving larger capacitive loads, a small series resistor is needed to avoid excessive peaking or overshoot.

#### **FUNCTIONAL BLOCK DIAGRAM**



The AD8039 amplifier is available in a 8-lead SOT-23 package, and the single AD8038 is available in both an 8-lead SOIC and a 5-lead SC70 package. These amplifiers are rated to work over the industrial temperature range of −40°C to +85°C.



#### **Rev. G**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2002–2009 Analog Devices, Inc. All rights reserved.** 

## <span id="page-1-0"></span>**TABLE OF CONTENTS**



### **REVISION HISTORY**

#### $8/09$ —Rev. F to Rev. G





#### $5/02$ —Rev. A to Rev. B





### <span id="page-2-0"></span>**SPECIFICATIONS**

T<sub>A</sub> = 25°C, V<sub>S</sub> = ±5 V, R<sub>L</sub> = 2 k $\Omega$ , Gain = +1, unless otherwise noted.

### **Table 1.**



<sup>1</sup> Only available in AD8038 8-lead SOIC package.

<span id="page-3-0"></span>T<sub>A</sub> = 25°C, V<sub>S</sub> = 5 V, R<sub>L</sub> = 2 k $\Omega$  to V<sub>S</sub>/2, Gain = +1, unless otherwise noted.

#### **Table 2.**



1 Only available in AD8038 8-lead SOIC package.

### <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 3.**



<span id="page-4-1"></span>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **MAXIMUM POWER DISSIPATION**

The maximum safe power dissipation in the AD8038/AD8039 package is limited by the associated rise in junction temperature  $(T<sub>1</sub>)$  on the die. The plastic encapsulating the die locally reaches the junction temperature. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8038/AD8039. Exceeding a junction temperature of 175°C for an extended time can result in changes in the silicon devices, potentially causing failure.

The still-air thermal properties of the package and PCB  $(\theta_{JA})$ , ambient temperature  $(T_A)$ , and total power dissipated in the package  $(P_D)$  determine the junction temperature of the die. The junction temperature can be calculated as

 $T_I = T_A + (P_D \times \theta_{IA})$ 

The power dissipated in the package  $(P_D)$  is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins  $(V_s)$  multiplied by the quiescent current  $(I<sub>S</sub>)$ . Assuming the load  $(R<sub>L</sub>)$  is referenced to midsupply, then the total drive power is  $V_s/2 \times I_{\text{OUT}}$ , some of which is dissipated in the package and some in the load ( $V_{\text{OUT}} \times I_{\text{OUT}}$ ). The difference between the total drive power and the load power is the drive power dissipated in the package.

*PD* = *quiescent power* + (*total drive power* − *load power*)  $P_D = [V_S \times I_S] + [(V_S/2) \times (V_{OUT}/R_L)] - [V_{OUT}/R_L]$ 



Figure 5. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

RMS output voltages should be considered. If RL is referenced to  $V<sub>S−</sub>$ , as in single-supply operation, then the total drive power is  $V_s \times I_{\text{OUT}}$ . If the rms signal levels are indeterminate, consider the worst case, when  $V_{\text{OUT}} = V_s / 4$  for  $R_L$  to midsupply

$$
P_D = (V_s \times I_s) + (V_s/4)^2/R_L
$$

In single-supply operation with RL referenced to Vs-, worst case is  $V_{\text{OUT}} = V_s/2$ .

Airflow increases heat dissipation, effectively reducing  $\theta_{JA}$ . In addition, more metal directly in contact with the package leads from metal traces, throughholes, ground, and power planes reduce the  $\theta_{IA}$ . Care must be taken to minimize parasitic capacitances at the input leads of high speed op amps as discussed in the [Layout, Grounding, and Bypassing Considerations](#page-12-1) section.

[Figure 5](#page-4-1) shows the maximum safe power dissipation in the package vs. the ambient temperature for the 8-lead SOIC (125°C/W), 5-lead SC70 (210°C/W), and 8-lead SOT-23 (160°C/W) packages on a JEDEC standard 4-layer board.  $\theta$ <sub>JA</sub> values are approximations.

### **OUTPUT SHORT CIRCUIT**

Shorting the output to ground or drawing excessive current from the AD8038/AD8039 will likely cause a catastrophic failure.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-5-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

Default Conditions: ±5 V, C<sub>L</sub> = 5 pF, G = +2, R<sub>G</sub> = R<sub>F</sub> = 1 kΩ, R<sub>L</sub> = 2 kΩ, V<sub>O</sub> = 2 V p-p, Frequency = 1 MHz, T<sub>A</sub> = 25°C.





Figure 11. Large Signal Frequency Response for Various RL,  $V_{OUT} = 4 V p-p, V_S = \pm 5 V$ 

02951-015

02951-015

02951-016

02951-017

<span id="page-6-0"></span>

Figure 17. Harmonic Distortion vs. Frequency for Various Loads,  $V_s = \pm 5 V$ ,  $V_{OUT} = 2 V p - p$ ,  $G = +2$ 

<span id="page-6-1"></span>Figure 14. Frequency Response for Various Output Voltage Levels







Figure 19. Harmonic Distortion vs. Frequency for Various Gains,  $V_S = \pm 5$  V,  $V_{OUT} = 2 V p-p$ 







Figure 21. Harmonic Distortion vs.  $V_{OUT}$  Amplitude for Various Frequencies,  $V_S = \pm 5 V$ ,  $G = +2$ 



Figure 23. Input Voltage Noise vs. Frequency





Figure 27. Small Signal Transient Response for Various  $C_L$ ,  $V_S = 5$  V



Figure 28. Small Signal Transient Response for Various  $C_L$ ,  $V_S = \pm 5$  V



Figure 29. Large Signal Transient Response for Various R<sub>L</sub>,  $V_S = 5$  V

<span id="page-8-0"></span>

<span id="page-8-1"></span>Figure 25. Small Signal Transient Response for Various  $R_L$ ,  $V_S = 5$  V



Figure 26. Small Signal Transient Response for Various  $R_L$ ,  $V_S = \pm 5$  V



Figure 30. Large Signal Transient Response for Various R<sub>L</sub>,  $V_S = \pm 5$  V



Figure 31. Large Signal Transient Response for Various C<sub>L</sub>,  $V_S = 5$  V



Figure 32. Large Signal Transient Response for Various C<sub>L</sub>,  $V_S = \pm 5$  V



Figure 33. Input Overdrive Recovery, Gain =  $+1$ 



Figure 34. Output Overdrive Recovery, Gain =  $+2$ 



Figure 35.0.1% Settling Time  $V_{OUT} = 2 V p-p$ 



<span id="page-11-0"></span>

### <span id="page-12-1"></span><span id="page-12-0"></span>LAYOUT, GROUNDING, AND BYPASSING CONSIDERATIONS **DISABLE**

The AD8038 in the 8-lead SOIC package provides a disable feature. This feature disables the input from the output (see [Figure 42](#page-11-0) for input-output isolation) and reduces the quiescent current from typically 1 mA to 0.2 mA. When the DISABLE node is pulled below 4.5 V from the positive supply rail, the part becomes disabled. To enable the part, the DISABLE node needs to be pulled to greater than  $(V<sub>S</sub> – 2.5)$ .

### **POWER SUPPLY BYPASSING**

Power supply pins are actually inputs, and care must be taken so that a noise-free stable dc voltage is applied. The purpose of bypass capacitors is to create low impedances from the supply to ground at all frequencies, thereby shunting or filtering a majority of the noise.

Decoupling schemes are designed to minimize the bypassing impedance at all frequencies with a parallel combination of capacitors. The 0.01 μF or 0.001 μF (X7R or NPO) chip capacitors are critical and should be placed as close as possible to the amplifier package. Larger chip capacitors, such as 0.1 μF capacitors, can be shared among a few closely spaced active components in the same signal path. A 10 μF tantalum capacitor is less critical for high frequency bypassing and, in most cases, only one per board is needed at the supply inputs.

### **GROUNDING**

A ground plane layer is important in densely packed PC boards to spread the current minimizing parasitic inductances. However, an understanding of where the current flows in a circuit is critical to implementing effective high speed circuit design. The length of the current path is directly proportional to the magnitude of parasitic inductances and, therefore, the high frequency impedance of the path. High speed currents in an inductive ground return create an unwanted voltage noise.

The length of the high frequency bypass capacitor leads is most critical. A parasitic inductance in the bypass grounding works against the low impedance created by the bypass capacitor. Because load currents flow from the supplies as well, the ground for the load impedance should be at the same physical location as the bypass capacitor grounds. For the larger value capacitors, which are intended to be effective at lower frequencies, the current return path distance is less critical.

### **INPUT CAPACITANCE**

Along with bypassing and ground, high speed amplifiers can be sensitive to parasitic capacitance between the inputs and ground. A few picofarads of capacitance reduces the input impedance at high frequencies, in turn increasing the gain of the amplifiers, causing peaking of the frequency response, or even oscillations if severe enough. It is recommended that the external passive components that are connected to the input pins be placed as close as possible to the inputs to avoid parasitic capacitance. The ground and power planes must be kept at a distance of at least 0.05 mm from the input pins on all layers of the board.

### **OUTPUT CAPACITANCE**

To a lesser extent, parasitic capacitances on the output can cause peaking of the frequency response. Two methods to minimize this effect include the following:

- Put a small value resistor in series with the output to isolate the load capacitor from the output stage of the amplifier, see [Figure 12,](#page-6-0) [Figure 13,](#page-6-1) [Figure 27](#page-8-0), and [Figure 28.](#page-8-1)
- Increase the phase margin with higher noise gains or add a pole with a parallel resistor and capacitor from −IN to the output.

### **INPUT-TO-OUTPUT COUPLING**

The input and output signal traces should not be parallel to minimize capacitive coupling between the inputs and outputs, avoiding any positive feedback.

<span id="page-13-0"></span>APPLICATIONS INFORMATION

#### **LOW POWER ADC DRIVER 8 1 0.1µF 10µF 0.1µF 10µF +5V 7 0.1µF 10µF –5V 3 2 6 <sup>5</sup> <sup>4</sup> AD8039 1kΩ 1kΩ 1kΩ 1kΩ VINP VINN REF 50Ω 50Ω AD9203 1kΩ 1kΩ 1kΩ 1kΩ VIN 0V 3V 2.5V**

Figure 43. Schematic to Drive AD9203 with the AD8039

<span id="page-13-1"></span>The AD9203 is a low power (125 mW on a 5 V supply), 40 MSPS 10-bit converter. As such, the low power, high performance AD8039 is an appropriate amplifier choice to drive it.

<span id="page-13-2"></span>In low supply voltage applications, differential analog inputs are needed to increase the dynamic range of the ADC inputs. Differential driving can also reduce second and other even-order distortion products. The AD8039 can be used to make a dccoupled, single-ended-to-differential driver for driving these ADCs. [Figure 43](#page-13-1) is a schematic of such a circuit for driving the AD9203, 10-bit, 40 MSPS ADC.

The AD9203 works best when the common-mode voltage at the input is at the midsupply or 2.5 V. The output stage design of the AD8039 makes it ideal for driving these types of ADCs.

In this circuit, one of the op amps is configured in the inverting mode, and the other is in the noninverting mode. However, to provide better bandwidth matching, each op amp is configured for a noise gain of  $+2$ . The inverting op amp is configured for a gain of −1, and the noninverting op amp is configured for a gain of +2. Each has a very similar ac response. The input signal to the noninverting op amp is divided by 2 to normalize its voltage level and make it equal to the inverting output.

<span id="page-13-3"></span>The outputs of the op amps are centered at 2.5 V, which is the midsupply level of the ADC. This is accomplished by first taking the 2.5 V reference output of the ADC and dividing it by 2 with a pair of 1 k $\Omega$  resistors. The resulting 1.25 V is applied to the positive input of each op amp. This voltage is then multiplied by the gain of the op amps to provide a 2.5 V level at each output.

### **LOW POWER ACTIVE VIDEO FILTER**

Some composite video signals derived from a digital source contain clock feedthrough that can limit picture quality. Active filters made from op amps can be used in this application, but they consume 25 mW to 30 mW for each channel. In powersensitive applications, this can be too much, requiring the use of passive filters that can create impedance matching problems when driving any significant load.

The AD8038 can be used to make an effective low-pass active filter that consumes one-fifth of the power consumed by an active filter made from an op amp. [Figure 44](#page-13-2) shows a circuit that uses a AD8038 with ±2.5 V supplies to create a three-pole Sallen-Key filter. This circuit uses a single RC pole in front of a standard 2-pole active section.



[Figure 45](#page-13-3) shows the frequency response of this filter. The response is down 3 dB at 6 MHz; therefore, it passes the video band with little attenuation. The rejection at 27 MHz is 45 dB, which provides more than a factor of 100 in suppression of the clock components at this frequency.



02951-043

### <span id="page-14-0"></span>OUTLINE DIMENSIONS



**012407-A**

Figure 47. 5-Lead Thin Shrink Small Outline Transistor Package [SC70] (KS-5) Dimensions shown in millimeters