

# High Speed, Triple Differential Receiver with Comparators

# <span id="page-0-0"></span>**FEATURES**

High speed: 500 MHz, 2000 V/µs @ G = 1, V<sub>OUT</sub> = 2 V p-p **0.1 dB flatness out to 75 MHz High CMRR: 69 dB @ 10 MHz High differential input impedance: 1 MΩ Wide input common-mode range: ±3.5 V (±5 V supplies) On-chip, gain setting resistors can be configured for gain of 1 or 2 Fast settling: 15 ns to 0.1% @ 2 V p-p Low input referred noise: 13 nV/√Hz Disable feature Small packaging: 32-lead, 5 mm × 5 mm LFCSP AEC-Q10 qualified [\(AD8145W\)](http://www.analog.com/AD8145?doc=AD8145.pdf)**

## <span id="page-0-1"></span>**APPLICATIONS**

**RGB video receivers YPbPr video receivers Keyboard, video, mouse (KVM) Unshielded twisted pair (UTP) receivers Qualified for automotive applications Automotive driver assistance [\(AD8145W\)](http://www.analog.com/AD8145?doc=AD8145.pdf) Automotive Infotainment [\(AD8145W\)](http://www.analog.com/AD8145?doc=AD8145.pdf)**

## <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) is a triple, low cost, differential-to-single-ended receiver specifically designed for receiving red-green-blue (RGB) video signals over twisted pair cable or differential printed circuit board (PCB) traces. It can also be used to receive any type of analog signal or high speed data transmission. Two auxiliary comparators with hysteresis are provided that can be used to decode video sync signals, which are encoded on the received common-mode voltages, to receive digital signals or as generalpurpose comparators. The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) can be used in conjunction with th[e AD8133](http://www.analog.com/AD8133?doc=AD8145.pdf) o[r AD8134](http://www.analog.com/AD8134?doc=AD8145.pdf) triple differential drivers to provide a complete low cost solution for RGB over Category 5 UTP cable applications, including KVM.

The excellent common-mode rejection (69 dB @ 10 MHz) of the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) allows for the use of low cost, unshielded twisted pair cables in noisy environments.

# Data Sheet **[AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf)**

## **FUNCTIONAL BLOCK DIAGRAM**

<span id="page-0-2"></span>

<span id="page-0-4"></span>Th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) can be configured for a differential-to-single-ended gain of 1 or 2 by connecting the GAIN\_x pin of each channel to its respective output  $(G = 1)$  or connecting it to a reference voltage  $(G = 2)$ , which is normally grounded.

A REF x input is provided on each channel that allows designers to level shift the output signals.

The [AD8145W](http://www.analog.com/AD8145?doc=AD8145.pdf) is the automotive grade version that is qualified for use in automotive applications. See th[e Automotive Products](#page--1-0) section for more details.

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) is available in a 5 mm  $\times$  5 mm, 32-lead LFCSP and is rated to work over the extended industrial temperature range of −40°C to +105°C.

### **Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD8145.pdf&product=AD8145&rev=B)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

# TABLE OF CONTENTS



# <span id="page-1-0"></span>**REVISION HISTORY**

# **12/14—Rev. A to Rev. B**



# **1/10—Rev. 0 to Rev. A**



**10/06—Revision 0: Initial Version** 



# <span id="page-2-0"></span>**SPECIFICATIONS**

T<sub>A</sub> = 25°C, V<sub>S</sub> = ±5 V, REF\_x = 0 V, R<sub>L</sub> = 150  $\Omega$ , C<sub>L</sub> = 2 pF, G = 1, T<sub>MIN</sub> to T<sub>MAX</sub> = -40°C to +105°C, unless otherwise noted.

# **Table 1.**





T<sub>A</sub> = 25°C, V<sub>S</sub> = ±2.5 V, REF\_x = 0 V, R<sub>L</sub> = 1 kΩ, C<sub>L</sub> = 2 pF, G = 1, T<sub>MIN</sub> to T<sub>MAX</sub> = -40°C to +105°C, unless otherwise noted.





# <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

### **Table 3.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## <span id="page-6-1"></span>**THERMAL RESISTANCE**

θ<sub>JA</sub> is specified for the worst-case conditions, that is, θ<sub>JA</sub> is specified for a device soldered in the circuit board with its exposed paddle soldered to a pad on the PCB surface, which is thermally connected to a copper plane.

### **Table 4. Thermal Resistance**





<span id="page-6-4"></span>*Figure 2. Maximum Power Dissipation vs. Temperature for a 4-Layer Board*

# <span id="page-6-2"></span>**MAXIMUM POWER DISSIPATION**

The maximum safe power dissipation in th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) package is limited by the associated rise in junction temperature  $(T_J)$  on the die. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the [AD8145.](http://www.analog.com/AD8145?doc=AD8145.pdf) Exceeding a junction temperature of 150°C for an extended period can result in changes in the silicon devices, potentially causing failure.

The power dissipated in the package  $(P_D)$  is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins  $(V<sub>s</sub>)$  times the quiescent current (IS). The power dissipated due to the load drive depends on the particular application. For each output, the power due to load drive is calculated by multiplying the load current by the associated voltage drop across the device. The power dissipated due to all of the loads is equal to the sum of the power dissipation due to each individual load. RMS voltages and currents must be used in these calculations.

Airflow increases heat dissipation, effectively reducing  $\theta_{IA}$ . In addition, more metal directly in contact with the package leads from metal traces, through-holes, ground, and power planes reduces the  $\theta_{IA}$ . The exposed paddle on the underside of the package must be soldered to a pad on the PCB surface, which is thermally connected to a copper plane to achieve the specified  $\theta_{JA}$ .

[Figure 2](#page-6-4) shows the maximum safe power dissipation in the package vs. the ambient temperature for the 32-lead LFCSP (47°C/W) on a JEDEC standard 4-layer board with the underside paddle soldered to a pad, which is thermally connected to a PCB plane.

## <span id="page-6-3"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTION



### **Table 5. Pin Function Descriptions**



# <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise noted, G = 1, R<sub>L</sub> = 150  $\Omega$ , C<sub>L</sub> = 2 pF, REF\_x = midsupply, V<sub>s</sub> = ±5 V, T<sub>A</sub> = 25°C. Refer to the circuit in [Figure 35.](#page-15-1)



*Figure 4. Small Signal Frequency Response at Various Power Supplies, G = 1*



*Figure 5. Small Signal Frequency Response at Various Power Supplies, G = 2*



*Figure 6. Small Signal Frequency Response at Various Gains and 10 pF Capacitive Load Buffered by 20 Ω Resistor*



*Figure 7. Large Signal Frequency Response at Various Power Supplies, G = 1*



*Figure 8. Large Signal Frequency Response at Various Power Supplies, G = 2*



*Figure 9. Large Signal Frequency Response at Various Gains and 10 pF Capacitive Load Buffered by 20 Ω Resistor*



*Figure 10. Small Signal Frequency Response at Various Gains*



*Figure 11. 0.1 dB Flatness for Various Power Supplies and Gains*



*Figure 12. Common-Mode Rejection vs. Frequency at Various Supplies*



*Figure 13. Large Signal Frequency Response at Various Gains*



*Figure 14. Input Referred Voltage Noise vs. Frequency*



*Figure 15. Differential Input Operating Range*

# Data Sheet **AD8145**



*Figure 16. Small Signal Transient Response at Various Power Supplies, G = 1*



*Figure 17. Small Signal Transient Response at Various Power Supplies, G = 2*



*Figure 18. Small Signal Transient Response at Various Gains and 10 pF Capacitive Load Buffered by 20 Ω Resistor*



*Figure 19. Large Signal Transient Response at Various Power Supplies, G = 1*



*Figure 20. Large Signal Transient Response at Various Power Supplies, G = 2*



*Figure 21. Large Signal Transient Response at Various Gains and 10 pF Capacitive Load Buffered by 20 Ω Resistor*



*Figure 22. Settling Time*



*Figure 23. Second Harmonic Distortion vs. Frequency and Power Supplies,*   $V_{OUT} = 2 V p-p$ ,  $G = 1$ 



*Figure 24. Second Harmonic Distortion vs. Frequency and Power Supplies,*   $V_{OUT} = 2 V p-p, G = 2$ 



*Figure 25. Slew Rate vs. Output Voltage Swing*



*Figure 26. Third Harmonic Distortion vs. Frequency and Power Supplies,*   $V_{OUT} = 2 V p-p, G = 1$ 



*Figure 27. Third Harmonic Distortion vs. Frequency and Power Supplies, VOUT = 2 V p-p, G = 2*

# Data Sheet **AD8145**



*Figure 28. Power Supply Current vs. Temperature*



*Figure 29. Positive Power Supply Rejection Ratio (PSRR) vs. Frequency*



*Figure 30. Comparator Hysteresis*



*Figure 31. Output Overdrive Recovery*



*Figure 32. Negative Power Supply Rejection Ratio (PSRR) vs. Frequency*

# <span id="page-13-0"></span>THEORY OF OPERATION

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) amplifiers use an architecture called active feedback, which differs from that of conventional op amps. The most obvious differentiating feature is the presence of two separate pairs of differential inputs compared to a conventional op amp's single pair. Typically, for the active feedback architecture, one of these input pairs is driven by a differential input signal while the other is used for the feedback. This active stage in the feedback path is where the term active feedback is derived. The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) has an internal feedback resistor from each amplifier output to the negative input of its feedback input stage. This limits the possible closed-loop gain configurations for the [AD8145.](http://www.analog.com/AD8145?doc=AD8145.pdf)

The active feedback architecture offers several advantages over a conventional op amp in several types of applications. Among these are excellent common-mode rejection, wide input commonmode range, and a pair of inputs that are high impedance and completely balanced in a typical application. In addition, while an external feedback network establishes the gain response as in a conventional op amp, its separate path makes it entirely independent of the signal input. This eliminates any interaction between the feedback and input circuits, which traditionally causes problems with CMRR in conventional differential-input op amp circuits.

Another advantage of active feedback is the ability to change the polarity of the gain merely by switching the differential inputs. A high input impedance inverting amplifier can therefore be made. Besides high input impedance, a unity-gain inverter with the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) has a noise gain of unity, producing lower output noise and higher bandwidth than op amps that have noise gain equal to 2 for a unity-gain inverter.

The two differential input stages of the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) are each transconductance stages that are well matched. These stages convert the respective differential input voltages to internal currents. The currents are then summed and converted to a voltage, which is buffered to drive the output. The compensation capacitor is included in the summing circuit. When the feedback path is closed around the part, the output drives the feedback input to the voltage that causes the internal currents to sum to zero. This occurs when the two differential inputs are equal and opposite; that is, their algebraic sum is zero.

In a closed-loop application, a conventional op amp has its differential input voltage driven to near zero under nontransient conditions. Th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) generally has differential input voltages at each of its input pairs, even under equilibrium conditions. As a practical consideration, it is necessary to limit the differential input voltage internally with a clamp circuit. Therefore, the input dynamic ranges are limited to approximately 2.5 V (see th[e Specifications](#page-2-0) section for more details). For this reason, it is not recommended to reverse the input and feedback stages of th[e AD8145,](http://www.analog.com/AD8145?doc=AD8145.pdf) even though some normal functionality may be observed under some conditions.

# <span id="page-14-1"></span><span id="page-14-0"></span>APPLICATIONS INFORMATION **OVERVIEW**

Th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) contains three independent active feedback amplifiers that can be effectively applied as differential line receivers for red-green-blue (RGB) signals or component video signals, such as YPbPr, transmitted over UTP cable. Th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) also contains two general-purpose comparators with hysteresis that can be used to receive digital signals or to extract video synchronization pulses from received common-mode signals that contain encoded synchronization signals.

The comparators, which receive power from the positive supply, are referenced to GND and require greater than 4.5 V on the positive supply for proper operation. If the comparators are not used, then a split  $\pm 2.5$  V can be used with the amplifiers operating normally.

Th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) includes a power-down feature that can be asserted to reduce the supply current when a particular device is not in use.

# <span id="page-14-2"></span>**BASIC CLOSED-LOOP GAIN CONFIGURATIONS**

Each amplifier in th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) comprises two transconductance amplifiers—one for the input signal and one for negative feedback. Note that the closed-loop gain of the amplifier used in the signal path is defined as the single-ended output voltage of the amplifier divided by its differential input voltage. Therefore, each amplifier in the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) provides differential-to-single-ended gain. Additionally, the amplifier used for feedback has two high impedance inputs—the feedback input, where the negative feedback is applied, and the REF input, that can be used as an independent single-ended input to apply a dc offset to the output signal.

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) contains on-chip feedback networks between each amplifier output and its respective feedback input. The closedloop gain of the amplifier is set to 1 by connecting the amplifier output directly to its respective GAIN\_x pin. Doing this places the on-chip resistors and capacitor in parallel across the amplifier output and feedback pin. The small feedback capacitor mitigates the effects of the summing-node capacitance, which is most problematic in the unity gain case. Closed-loop gain of an amplifier is set to 2 by connecting the respective GAIN\_x pin to a reference voltage, often directly to ground. I[n Figure 1,](#page-0-4)   $R = 350 \Omega$  and  $C = 2 pF$ .

Some basic gain configurations implemented with an [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) amplifier are shown i[n Figure 33](#page-14-3) through [Figure 36.](#page-15-2)



*Figure 33. Basic Gain = 1 Circuit:*  $V_{OUT} = V_{IN} + V_{REF}$ 

<span id="page-14-3"></span>The gain equation for the circuit in [Figure 33](#page-14-3) is

$$
V_{OUT} = V_{IN} + V_{REF} \tag{1}
$$

In this configuration, the voltage applied to the REF pin appears at the output with a gain of 1.

[Figure 34](#page-14-4) illustrates one way to operate a[n AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) amplifier with a gain of 2.



*Figure 34. Basic Gain = 2 Circuit:*  $V_{OUT} = 2(V_{IN} + V_{REF})$ 

<span id="page-14-4"></span>The gain equation for the circuit in [Figure 34](#page-14-4) is

$$
V_{OUT} = 2(V_{IN} + V_{REF})
$$
 (2)

To achieve unity gain from  $V_{REF}$  to  $V_{OUT}$  in this configuration, divide  $V_{REF}$  by the same factor used in the feedback loop; the divider resistors,  $R_D$ , need not be the same values used in the internal feedback loop. [Figure 35](#page-15-1) illustrates this approach.



*Figure 35. Basic Gain Circuit:*  $V_{OUT} = 2V_{IN} + V_{REF}$ 

<span id="page-15-1"></span>The gain equation for the circuit in [Figure 35](#page-15-1) is

 $V_{OUT} = 2V_{IN} + V_{REF}$  (3)

Another configuration that provides the same gain equation as Equation 3 is shown i[n Figure 36.](#page-15-2) In this configuration, it is important to keep the source resistance of  $V_{REF}$  much smaller than 350  $\Omega$  to avoid gain errors.



*Figure 36. Basic Gain Circuit:*  $V_{OUT} = 2V_{IN} + V_{REF}$ 

<span id="page-15-2"></span>For stability reasons, the inductance of the trace connected to the REF\_x pin must be kept to less than 10 nH. The typical inductance of 50  $\Omega$  traces on the outer layers of the FR-4 boards is 7 nH/in, and on the inner layers, it is typically 9 nH/in. Vias must be accounted for as well. The inductance of a typical via in a 0.062-inch board is 1.5 nH. If longer traces are required, a 200  $\Omega$ resistor should be placed in series with the trace to reduce the Q-factor of the inductance.

In many dual-supply applications, VREF can be directly connected to ground right at the device.

# <span id="page-15-0"></span>**TERMINATING THE INPUT**

One of the key benefits of the active feedback architecture is the separation that exists between the differential input signal and the feedback network. Because of this separation, the differential input maintains its high CMRR and provides high differential and common-mode input impedances, making line termination a simple task.

Most applications that use th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) involve transmitting broadband video signals over 100  $\Omega$  UTP cables and use dc-coupled terminations. The two most common types of dc-coupled terminations are differential and common-mode. Differential termination of 100  $\Omega$  UTP cables is implemented by simply connecting a 100  $\Omega$  resistor across the amplifier input, as shown in [Figure 37.](#page-15-3)



*Figure 37. Differential-Mode Termination with G = 1*

<span id="page-15-3"></span>Some applications require common-mode terminations for common-mode currents generated at the transmitter. In these cases, the 100  $\Omega$  termination resistor is split into two 50  $\Omega$ resistors. The required common-mode termination voltage is applied at the tap between the two resistors. In many of these applications, the common-mode tap is connected to ground ( $V<sub>TERM</sub>$  (CM) = 0). This scheme is illustrated i[n Figure 38.](#page-15-4)



<span id="page-15-4"></span>*Figure 38. Common-Mode Termination with G = 1*

# <span id="page-16-0"></span>**INPUT CLAMPING**

The differential input that is assigned to receive the input signal includes clamping diodes that limit the differential input swing to approximately 5.5 V p-p at 25°C. Because of this, the input and feedback stages should never be interchanged.

The supply current drawn by th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) has a strong dependence on the input signal magnitude because the input transconductance stages operate with differential input signals that can be up to a few volts peak-to-peak. This behavior is distinctly different from that of traditional op amps, where the differential input signal is driven to essentially 0 V by negative feedback.

For most applications, including receiving RGB video signals, the input signal magnitudes encountered are well within the safe operating limits of th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) over its full power supply and operating temperature ranges. In some extreme applications where large differential and/or common-mode voltages are encountered, external clamping may be necessary. External common-mode clamping is also sometimes required when an unpowered [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) receives a signal from an active driver. In this case, external diodes are required when the current drawn by the internal ESD diodes cannot be kept to less than 5 mA.

[Figure 39](#page-16-1) shows a general approach to external differential-mode clamping.



*Figure 39. Differential-Mode Clamping with G = 1*

<span id="page-16-1"></span>The positive and negative clamps are nonlinear devices that exhibit very low impedance when the voltage across them reaches a critical threshold (clamping voltage), thereby limiting the voltage across th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) input. The positive clamp has a positive threshold, and the negative clamp has a negative threshold.

A diode is a simple example of such a clamp. Schottky diodes generally have lower clamping voltages than typical signal diodes. The clamping voltage should be larger than the largest expected signal amplitude, with enough margin to ensure that the received signal passes without being distorted.

A simple way to implement a clamp is to use a number of diodes in series. The resultant clamping voltage is then the sum of the clamping voltages of individual diodes.

A 1N4448 diode has a forward voltage of approximately 0.70 V to 0.75 V at typical current levels that are seen when it is being used as a clamp, and 2 pF maximum capacitance at 0 V bias. (The capacitance of a diode decreases as its reverse-bias voltage is increased.) The series connection of two 1N4448 diodes, therefore, has a clamping voltage of 1.4 V to 1.5 V. [Figure 40](#page-16-2) shows how to limit the differential input voltage applied to an [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) amplifier to  $\pm$ 1.4 V to  $\pm$ 1.5 V (2.8 V p-p to 3.0 V p-p). Note that the capacitance of the two series diodes is half that of one diode. Different numbers of series diodes can be used to obtain different clamping voltages.

 $R<sub>T</sub>$  is the differential termination resistor, and the series resistances, RS, limit the current into the diodes. The series resistors should be highly matched in value to preserve high frequency CMRR.



*Figure 40. Using Two 1N4448 Diodes in Series as a Clamp*

<span id="page-16-2"></span>Many other nonlinear devices can be used as clamps. The best choice for a particular application depends upon the desired clamping voltage, response time, parasitic capacitance, and other factors.

When using external differential-mode clamping, it is important to ensure that the series resistors  $(R<sub>s</sub>)$ , the sum of the parasitic capacitance of the clamping devices, and the input capacitance of the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) are small enough to preserve the desired signal bandwidth.

[Figure 41](#page-17-1) shows a specific example of external common-mode clamping.



*Figure 41. External Common-Mode Clamping*

<span id="page-17-1"></span>The series resistances, R<sub>s</sub>, limit the current in each leg, and the Schottky diodes limit the voltages on each input to approximately 0.3 V to 0.4 V over the positive power supply, V+, and to 0.3 V to 0.4 V below the negative power supply, V−. The required signal bandwidth, the line impedance, and the effective differential capacitance due to th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) inputs and the diodes determine the maximum R<sub>s</sub> value.

As with the differential clamp, the series resistors should be highly matched in value to preserve high frequency CMRR.

# <span id="page-17-0"></span>**PCB LAYOUT CONSIDERATIONS**

The two most important issues with regard to PCB layout are minimizing parasitic signal trace reactances in the feedback network and providing sufficient thermal relief.

Excessive parasitic reactances in the feedback network cause excessive peaking in the frequency response of the amplifier and excessive overshoot in its step response due to a reduction in phase margin. Oscillation occurs when these parasitic reactances are increased to a critical point where the phase margin is reduced to zero. Minimizing these reactances is important to obtain optimal performance from th[e AD8145.](http://www.analog.com/AD8145?doc=AD8145.pdf) General high speed layout practices should be adhered to when applying the [AD8145.](http://www.analog.com/AD8145?doc=AD8145.pdf) Controlled impedance transmission lines are required for incoming and outgoing signals, referenced to a ground plane.

Typically, the input signals are received over 100  $\Omega$  differential transmission lines. A 100 Ω differential transmission line is readily realized on the PCB using two well-matched, closely-spaced, 50  $Ω$  single-ended traces that are coupled through the ground plane. The traces that carry the single-ended output signals are most often 75  $\Omega$  for video signals. Output signal connections should include series termination resistors that are matched to the impedance of the line they are driving. When driving high impedance loads over very short traces, impedance matching is not required. In these cases, small series resistors should be used to buffer the capacitance presented by the load.

Broadband power supply decoupling networks should be placed as close as possible to the supply pins. Small surface-mount ceramic capacitors are recommended for these networks, and tantalum capacitors are recommended for bulk supply decoupling.

# *Minimizing Parasitic Feedback Reactances*

Parasitic trace capacitance and inductance are both reduced in the unity-gain configuration when the feedback trace that connects the OUT\_x pin to the GAIN\_x pin is reduced in length. Removing the copper from the planes below the trace reduces trace capacitance, but increases trace inductance, because the loop area formed by the trace and ground plane is increased. A reasonable compromise that works well is to void all copper directly under the feedback trace and component pads with margins on each side approximately equal to one trace width. Combining this technique with minimizing trace length is effective in keeping parasitic trace reactance in the unity-gain feedback loop to a minimum.

# *Maximizing Heat Removal*

A square array of thermal vias works well to connect the exposed paddle to internal ground planes. The vias should be placed inside the PCB pad that is soldered to the exposed paddle and should connect to all ground planes.

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) includes ground connections on its corner pins. These pins can be used to provide additional heat removal from the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) by connecting them between the PCB pad that is soldered to the exposed paddle and a ground plane on the component side of the board. This layout technique lowers the overall package thermal resistance. Use of this technique is not required, but it does result in a lower junction temperature. Designs must often conform to Design for Manufacturing (DFM) rules that stipulate how to lay out PCBs in such a way as to facilitate the manufacturing process. Some of these rules require thermal relief on pads that connect to planes, and the rules may limit the extent to which this technique can be used.

# <span id="page-18-0"></span>**DRIVING A CAPACITIVE LOAD**

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) typically drives either high impedance loads over short PCB traces, such as crosspoint switch inputs, or doubly terminated coaxial cables. A gain of 1 is commonly used in the high impedance case because a 6 dB transmission line termination loss is not incurred. A gain of 2 is required when driving cables to compensate for the 6 dB termination loss.

In all cases, the output must drive the parasitic capacitance of the feedback loop, conservatively estimated to be 1 pF, in addition to the capacitance presented by the actual load. When driving a high impedance input, it is recommended that a small series resistor be used to buffer the input capacitance of the device being driven. Clearly, the resistor value must be small enough to preserve the required bandwidth. In the ideal doubly terminated cable case, th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) output sees a purely resistive load. In reality, there is some residual capacitance, which is buffered by the series termination resistor[. Figure 42](#page-18-3) illustrates the high impedance case, an[d Figure 43](#page-18-4) illustrates the cable driving case.



<span id="page-18-3"></span>*Figure 42. Buffering the Input Capacitance of a High-Z Load with G = 1*



<span id="page-18-4"></span>*Figure 43. Driving a Doubly Terminated Cable with G = 2*

# <span id="page-18-1"></span>**POWER-DOWN**

The power-down feature can be used to reduce power consumption when a particular device is not in use and does not place the output in a high-Z state when asserted. The power-down feature is asserted when the voltage applied to the power-down pin drops to approximately 2 V below the positive supply. The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) is enabled by pulling the power-down pin to the positive supply.

# <span id="page-18-2"></span>**COMPARATORS**

In addition to general-purpose applications, the two on-chip comparators can be used to decode video sync pulses from the received common-mode voltages or to receive differential digital information. Built-in hysteresis helps to eliminate false triggers from noise.

The comparator outputs are designed to drive source-terminated transmission lines. The source termination technique uses a resistor in-series with each comparator output such that the sum of the comparator source resistance ( $\approx$ 20  $\Omega$ ) and the series resistor equals the transmission line characteristic impedance. The load end of the transmission line is high impedance. When the signal is launched into the source termination, its initial value is onehalf of its source value because its amplitude is divided-by-2 by the voltage divider formed by the source termination and the transmission line. At the load, the signal experiences nearly 100% positive reflection due to the high impedance load and is restored to nearly its full value. This technique is commonly used in PCB layouts that involve high speed digital logic.

An internal linear voltage regulator derives power for the comparators from the positive supply; therefore, the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) must always have a minimum positive supply voltage of 4.5 V.

## <span id="page-19-0"></span>**SYNC PULSE EXTRACTION USING COMPARATORS**

The [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) is particularly useful in KVM applications. KVM networks transmit and receive computer video signals that typically comprise red, green, and blue (RGB) video signals and separate horizontal and vertical sync signals. Because the sync signals are separate and not embedded in the color signals, it is advantageous to transmit them using a simple scheme that encodes them among the three common-mode voltages of the RGB signals. Th[e AD8134](http://www.analog.com/AD8134?doc=AD8145.pdf) triple differential driver is a natural complement to the [AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) and performs the sync pulse encoding with the necessary circuitry on-chip.

The [AD8134](http://www.analog.com/AD8134?doc=AD8145.pdf) encoding equations are given in Equation 4, Equation 5, and Equation 6.

$$
Red\ V_{CM} = \frac{K}{2} \Big[ V - H \Big] \tag{4}
$$

$$
Green V_{CM} = \frac{K}{2} \left[ -2 V \right] \tag{5}
$$

$$
Blue\ V_{CM} = \frac{K}{2} \Big[ V + H \Big] \tag{6}
$$

where:

*Red V<sub>CM</sub>*, *Green V<sub>CM</sub>*, and *Blue V<sub>CM</sub>* are the transmitted commonmode voltages of the respective color signals.

*K* is an adjustable gain constant that is set by th[e AD8134.](http://www.analog.com/AD8134?doc=AD8145.pdf)

*V* and *H* are the vertical and horizontal sync pulses, defined with a weight of −1 when the pulses are in their low states and a weight of +1 when they are in their high states.

The [AD8134](http://www.analog.com/AD8134?doc=AD8145.pdf) data sheet contains further details regarding the encoding scheme[. Figure 44](#page-19-1) illustrates how th[e AD8145](http://www.analog.com/AD8145?doc=AD8145.pdf) comparators can be used to extract the horizontal and vertical sync pulses that are encoded on the RGB common-mode voltages by the [AD8134.](http://www.analog.com/AD8134?doc=AD8145.pdf)



<span id="page-19-1"></span>*Figure 44. Extracting Sync Signals from Received Common-Mode Signal*