

# Wide Supply Dual, 17 MHz, Rail-to-Rail FET Input Amplifier

Data Sheet AD823A

#### **FEATURES**

Single-supply operation
Output swings rail-to-rail
Input voltage range extends below ground
Single-supply capability from 3 V to 36 V
High load drive

Capacitive load drive of 470 pF (G = +1, 25% overshoot) Linear output current of 40 mA, 0.5 V from supplies

Excellent ac performance on 2.6 mA/amplifier

-3 dB bandwidth of 17 MHz, G = +1 325 ns settling time to 0.01% (2 V step)

Slew rate of 30 V/µs

Low distortion: -108 dBc at 20 kHz (G = -1,  $R_L = 2$  k $\Omega$ )

**Good dc performance** 

 $700\,\mu V$  maximum input offset voltage

1 μV/°C offset voltage drift

25 pA maximum input bias current

Low noise: 14 nV/√Hz at 10 kHz

No phase inversion with inputs to the supply rails

#### **APPLICATIONS**

Photodiode preamps
Active filters
12-bit to 16-bit data acquisition systems
Medical instrumentation
Precision instrumentation

#### **GENERAL DESCRIPTION**

The AD823A is a dual precision, 17 MHz, JFET input op amp manufactured in the extra fast complementary bipolar (XFCB) process. The AD823A can operate from a single supply of 3 V to 36 V or from dual supplies of  $\pm 1.5$  V to  $\pm 18$  V. It has true single-supply capability with an input voltage range extending below ground in single-supply mode. Output voltage swing extends to within 20 mV of each rail for IOUT  $\leq 100~\mu A$ , providing outstanding output dynamic range. It also has a linear output current of 40 mA, 0.5 V from the supply rails.

An offset voltage of 700  $\mu V$  maximum, an offset voltage drift of 1  $\mu V/^{\circ}C$ , and typical input bias currents of 0.3 pA provide dc precision with source impedances up to 1 G $\Omega$ . The AD823A provides 17 MHz, -3 dB bandwidth, and a 30 V/ $\mu$ s slew rate with a low supply current of only 2.6 mA per amplifier. It also provides low input voltage noise of 14 nV/ $\sqrt{Hz}$  and -108 dB SFDR at 20 kHz. The AD823A has low input capacitances (0.6 pF differential and 1.3 pF common mode) and drives more than 500 pF of direct capacitive load as a follower. This lets the amplifier handle a wide range of load conditions.

#### Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **CONNECTION DIAGRAM**



Figure 1. 8-Lead SOIC



Figure 2. 8-Lead MSOP



Figure 3. Output Swing,  $+V_5 = +3 V$ , G = +1

This combination of ac and dc performance, plus the outstanding load drive capability, results in an exceptionally versatile amplifier for applications such as ADC drivers, high speed active filters, and other low voltage, high dynamic range systems.

The AD823A is available over the industrial temperature range of -40°C to +85°C and is offered in an 8-lead SOIC package and an 8-lead MSOP package.

# **TABLE OF CONTENTS**

| Features                 | I |
|--------------------------|---|
| Applications             | 1 |
| General Description      | 1 |
| Connection Diagram       | 1 |
| Revision History         | 2 |
| Specifications           | 3 |
| 5 V Operation            | 3 |
| 3.3 V Operation          | 4 |
| ±15 V Operation          | 5 |
| Absolute Maximum Ratings | 6 |
| Thermal Resistance       | 6 |
| ESD Caution              | 6 |

| Pin Configuration and Function Descriptions     |
|-------------------------------------------------|
| Typical Performance Characteristics8            |
| Theory of Operation                             |
| Output Impedance                                |
| Applications Information                        |
| Input Characteristics                           |
| Output Characteristics                          |
| Wideband Photodiode Preamp16                    |
| Active Filter                                   |
| Maximizing Performance Through Proper Layout 19 |
| Outline Dimensions                              |
| Ordering Guide                                  |

#### **REVISION HISTORY**

6/12—Rev. A to Rev. B

5/12—Revision A: Initial Version

# **SPECIFICATIONS**

## **5 V OPERATION**

 $T_{\text{A}}$  = 25°C, +V  $_{\text{S}}$  = 5 V,  $R_{\text{L}}$  = 2  $k\Omega$  to 2.5 V, unless otherwise noted.

Table 1.

| Parameter                            | Conditions                                                                             | Min        | Тур              | Max | Unit   |
|--------------------------------------|----------------------------------------------------------------------------------------|------------|------------------|-----|--------|
| DYNAMIC PERFORMANCE                  |                                                                                        |            |                  |     |        |
| -3 dB Bandwidth                      | $G = +1, V_{OUT} \le 0.2 \text{ V p-p}$                                                | 14.1       | 17               |     | MHz    |
| Full Power Response                  | $V_{OUT} = 2 V p-p$                                                                    |            | 4.8              |     | MHz    |
| Slew Rate                            | $G = -1$ , $V_{OUT} = 4 V$ step                                                        | 25         | 30               |     | V/µs   |
| Settling Time                        |                                                                                        |            |                  |     |        |
| To 0.1%                              | $G = -1$ , $V_{OUT} = 2 V$ step                                                        |            | 240              |     | ns     |
| To 0.01%                             | $G = -1$ , $V_{OUT} = 2 V$ step                                                        |            | 325              |     | ns     |
| NOISE/DISTORTION PERFORMANCE         |                                                                                        |            |                  |     |        |
| Input Voltage Noise                  | f = 10 kHz                                                                             |            | 14               |     | nV/√Hz |
| Input Current Noise                  | f = 1 kHz                                                                              |            | 1                |     | fA/√Hz |
| Harmonic Distortion (SFDR)           | $V_{OUT} = 2 \text{ V p-p, f} = 20 \text{ kHz, G} = -1, R_F = R_G = 4 \text{ k}\Omega$ |            | -108             |     | dBc    |
|                                      | $V_{OUT} = 2 V p-p, f = 20 kHz, G = +1, R_L = 1 k\Omega$                               |            | <b>-99</b>       |     | dBc    |
| Crosstalk                            |                                                                                        |            |                  |     |        |
| f = 1  kHz                           | $R_L = 5 \text{ k}\Omega$                                                              |            | -123             |     | dB     |
| f = 1 MHz                            | $R_L = 5 \text{ k}\Omega$                                                              |            | <b>–77</b>       |     | dB     |
| DC PERFORMANCE                       |                                                                                        |            |                  |     |        |
| Initial Offset                       |                                                                                        |            | 0.12             | 0.7 | mV     |
| Maximum Offset over Temperature      |                                                                                        |            | 0.2              | 1.3 | mV     |
| Offset Drift                         |                                                                                        |            | 1                |     | μV/°C  |
| Input Bias Current                   | $V_{CM} = 0 V to 4 V$                                                                  |            | 0.3              | 25  | pА     |
| At T <sub>MAX</sub>                  | $V_{CM} = 0 V to 4 V$                                                                  |            | 10               | 25  | pA     |
| Input Offset Current                 |                                                                                        |            | 0.3              | 20  | pА     |
| At T <sub>MAX</sub>                  |                                                                                        |            | 3.5              |     | pА     |
| Open-Loop Gain                       | $V_{OUT} = 0.2 \text{ V to 4 V, R}_L = 2 \text{ k}\Omega$                              | 40         | 175              |     | V/mV   |
| T <sub>MIN</sub> to T <sub>MAX</sub> |                                                                                        | 25         |                  |     | V/mV   |
| INPUT CHARACTERISTICS                |                                                                                        |            |                  |     |        |
| Input Common-Mode Voltage Range      |                                                                                        | -0.2 to +3 | -0.2 to $+3.8$   |     | V      |
| Input Resistance                     |                                                                                        |            | 10 <sup>13</sup> |     | Ω      |
| Input Capacitance                    | Differential Mode                                                                      |            | 0.6              |     | pF     |
|                                      | Common Mode                                                                            |            | 1.3              |     | рF     |
| Common-Mode Rejection Ratio          | $V_{CM} = 0 V \text{ to } 3 V$                                                         | 60         | 73               |     | dB     |
| OUTPUT CHARACTERISTICS               |                                                                                        |            |                  |     |        |
| Output Voltage Swing                 |                                                                                        |            |                  |     |        |
| $I_L = \pm 100 \ \mu A$              |                                                                                        |            | 0.009 to 4.98    |     | V      |
| $I_L = \pm 2 \text{ mA}$             |                                                                                        |            | 0.026 to 4.96    |     | V      |
| $I_L = \pm 10 \text{ mA}$            |                                                                                        |            | 0.097 to 4.88    |     | V      |
| Linear Output Current                | $V_{OUT} = 0.5 \text{ V to } 4.5 \text{ V}$                                            |            | 40               |     | mA     |
| Short-Circuit Current                | Sourcing to 2.5 V                                                                      |            | 50               |     | mA     |
|                                      | Sinking to 2.5 V                                                                       |            | 101              |     | mA     |
| Capacitive Load Drive                | G = +1                                                                                 |            | 500              |     | pF     |
| POWER SUPPLY                         |                                                                                        |            |                  |     |        |
| Operating Range                      |                                                                                        | 3          |                  | 36  | V      |
| Quiescent Current                    | T <sub>MIN</sub> to T <sub>MAX</sub> , total                                           |            | 5.1              | 5.7 | mA     |
| Power Supply Rejection Ratio         | $V_S = 5 \text{ V to } 15 \text{ V}, T_{MIN} \text{ to } T_{MAX}$                      | 70         | 94               |     | dB     |

#### **3.3 V OPERATION**

 $T_A$  = 25°C, +V  $_S$  = 3.3 V,  $R_L$  = 2  $k\Omega$  to 1.65 V, unless otherwise noted.

Table 2.

| Parameter                       | Conditions                                                                               | Min     | Тур                           | Max | Unit     |
|---------------------------------|------------------------------------------------------------------------------------------|---------|-------------------------------|-----|----------|
| DYNAMIC PERFORMANCE             |                                                                                          |         |                               |     |          |
| –3 dB Bandwidth                 | $G = +1, V_{OUT} \le 0.2 \text{ V p-p}, V_{CM} = 0.65 \text{ V}$                         | 13.8    | 17.3                          |     | MHz      |
| Full Power Response             | $V_{OUT} = 2 V p-p$                                                                      |         | 3.7                           |     | MHz      |
| Slew Rate                       | $G = -1$ , $V_{OUT} = 2 V$ step, $V_{CM} = 0.65 V$                                       | 18      | 23                            |     | V/µs     |
| Settling Time                   |                                                                                          |         |                               |     |          |
| To 0.1%                         | $G = -1$ , $V_{OUT} = 2 V$ step                                                          |         | 350                           |     | ns       |
| To 0.01%                        | $G = -1$ , $V_{OUT} = 2 V$ step                                                          |         | 460                           |     | ns       |
| NOISE/DISTORTION PERFORMANCE    | ·                                                                                        |         |                               |     |          |
| Input Voltage Noise             | f = 10 kHz                                                                               |         | 14                            |     | nV/√Hz   |
| Input Current Noise             | f = 1 kHz                                                                                |         | 1                             |     | fA/√Hz   |
| Harmonic Distortion (SFDR)      | $V_{OUT} = 2 \text{ V p-p, } f = 20 \text{ kHz, } G = -1, R_F = R_G = 4 \text{ k}\Omega$ |         | -108                          |     | dBc      |
| ,                               | $V_{OUT} = 2 \text{ V p-p, } f = 20 \text{ kHz, } G = +1, R_L = 100 \Omega$              |         | -70                           |     | dBc      |
| Crosstalk                       | , , , , , , , , , , , , , , , , , , ,                                                    |         |                               |     |          |
| f = 1 kHz                       | $R_L = 5 \text{ k}\Omega$                                                                |         | -123                          |     | dB       |
| f = 1 MHz                       | $R_L = 5 k\Omega$                                                                        |         | <b>–77</b>                    |     | dB       |
| DC PERFORMANCE                  | 1.2 5 1.22                                                                               |         |                               |     | 1        |
| Initial Offset                  |                                                                                          |         | 0.14                          | 1   | mV       |
| Maximum Offset over Temperature |                                                                                          |         | 0.3                           | 1.8 | mV       |
| Offset Drift                    |                                                                                          |         | 1                             | 1.0 | μV/°C    |
| Input Bias Current              | $V_{CM} = 0 V \text{ to } 2 V$                                                           |         | 0.3                           | 25  | pΑ       |
| At T <sub>MAX</sub>             | $V_{CM} = 0 \text{ V to } 2 \text{ V}$<br>$V_{CM} = 0 \text{ V to } 2 \text{ V}$         |         | 10                            | 25  | pΑ       |
| Input Offset Current            | VCM — O V to 2 V                                                                         |         | 0.3                           | 20  | pΑ       |
| At T <sub>MAX</sub>             |                                                                                          |         | 3.5                           | 20  | рA       |
| Open-Loop Gain                  | $V_{OUT} = 0.2 \text{ V to } 2 \text{ V}, R_L = 2 \text{ k}\Omega$                       | 16      | 63                            |     | V/mV     |
| TMIN to TMAX                    | V001 - 0.2 V to 2 V, NL - 2 K2                                                           | 14      | 03                            |     | V/mV     |
| INPUT CHARACTERISTICS           |                                                                                          | 17      |                               |     | V/IIIV   |
| Input Common-Mode Voltage Range |                                                                                          | -0.2 to | -0.2 to +1.8                  |     | V        |
| input Common-wode voitage hange |                                                                                          | +1      | -0.2 (0 +1.6                  |     | V        |
| Input Resistance                |                                                                                          |         | 10 <sup>13</sup>              |     | Ω        |
| Input Capacitance               | Differential Mode                                                                        |         | 0.6                           |     | pF       |
| input cupacitance               | Common Mode                                                                              |         | 1.3                           |     | pF       |
| Common-Mode Rejection Ratio     | $V_{CM} = 0 \text{ V to } 1 \text{ V}$                                                   | 54      | 71                            |     | dB       |
| OUTPUT CHARACTERISTICS          | VCM — O V to 1 V                                                                         | J.      | 7.1                           |     | ub ub    |
| Output Voltage Swing            |                                                                                          |         |                               |     |          |
| $I_L = \pm 100 \mu\text{A}$     |                                                                                          |         | 0.006 to 3.28                 |     | V        |
| $I_L = \pm 2 \text{ mA}$        |                                                                                          |         | 0.000 to 3.26                 |     | V        |
| $I_L = \pm 10 \text{ mA}$       |                                                                                          |         | 0.04 to 3.20<br>0.093 to 3.18 |     | V        |
| Linear Output Current           | V <sub>OUT</sub> = 0.5 V to 2.5 V                                                        |         | 40                            |     |          |
| Short-Circuit Current           | Sourcing to 1.5 V                                                                        |         | 44                            |     | mA<br>mA |
| Short-Circuit Current           | =                                                                                        |         |                               |     |          |
| Capacitive Load Prive           | Sinking to 1.5 V                                                                         |         | 86<br>500                     |     | mA<br>nE |
| Capacitive Load Drive           | G = +1                                                                                   |         | 500                           |     | pF       |
| POWER SUPPLY                    |                                                                                          |         |                               | 26  |          |
| Operating Range                 |                                                                                          | 3       | 5.0                           | 36  | V        |
| Quiescent Current               | T <sub>MIN</sub> to T <sub>MAX</sub> , total                                             | 70      | 5.0                           | 5.7 | mA       |
| Power Supply Rejection Ratio    | $V_S = 3.3 \text{ V to } 15 \text{ V}, T_{MIN} \text{ to } T_{MAX}$                      | 70      | 80                            |     | dB       |

## ±15 V OPERATION

 $T_{\text{A}}$  = 25°C,  $V_{\text{S}}$  = ±15 V,  $R_{\text{L}}$  = 2  $k\Omega$  to 0 V, unless otherwise noted.

Table 3.

| Parameter                       | Conditions                                                                               | Min          | Тур              | Max | Unit     |
|---------------------------------|------------------------------------------------------------------------------------------|--------------|------------------|-----|----------|
| DYNAMIC PERFORMANCE             |                                                                                          |              |                  |     |          |
| –3 dB Bandwidth                 | $G = +1, V_{OUT} \le 0.2 \text{ V p-p}$                                                  | 16.5         | 19               |     | MHz      |
| Full Power Response             | $V_{OUT} = 2 V p-p$                                                                      |              | 5.6              |     | MHz      |
| Slew Rate                       | $G = -1, V_{OUT} = 10 \text{ V step}$                                                    | 31           | 35               |     | V/µs     |
| Settling Time                   |                                                                                          |              |                  |     |          |
| To 0.1%                         | $G = -1, V_{OUT} = 10 \text{ V step}$                                                    |              | 380              |     | ns       |
| To 0.01%                        | $G = -1, V_{OUT} = 10 \text{ V step}$                                                    |              | 510              |     | ns       |
| NOISE/DISTORTION PERFORMANCE    | ·                                                                                        |              |                  |     |          |
| Input Voltage Noise             | f = 10 kHz                                                                               |              | 13               |     | nV/√Hz   |
| Input Current Noise             | f = 1 kHz                                                                                |              | 1                |     | fA/√Hz   |
| Harmonic Distortion (SFDR)      | $V_{OUT}$ = 10 V p-p, f = 20 kHz, G = -1, R <sub>F</sub> = R <sub>G</sub> = 4 k $\Omega$ |              | -101             |     | dBc      |
|                                 | $V_{OUT} = 10 \text{ V p-p, } f = 20 \text{ kHz, } G = +1, R_L = 600 \Omega$             |              | -89              |     | dBc      |
| Crosstalk                       |                                                                                          |              |                  |     |          |
| f = 1 kHz                       | $R_L = 5 \text{ k}\Omega$                                                                |              | -123             |     | dB       |
| f = 1 MHz                       | $R_L = 5 \text{ k}\Omega$                                                                |              | <b>–77</b>       |     | dB       |
| DC PERFORMANCE                  |                                                                                          |              |                  |     |          |
| Initial Offset                  |                                                                                          |              | 0.8              | 3.5 | mV       |
| Maximum Offset over Temperature |                                                                                          |              | 1.0              | 5   | mV       |
| Offset Drift                    |                                                                                          |              | 1                |     | μV/°C    |
| Input Bias Current              | $V_{CM} = 0 V$                                                                           |              | 1.3              | 25  | pА       |
|                                 | $V_{CM} = -10 \text{ V}$                                                                 |              | 3.5              |     | pА       |
| At T <sub>MAX</sub>             | $V_{CM} = 0 V$                                                                           |              | 55               | 95  | pА       |
| Input Offset Current            |                                                                                          |              | 1.3              | 20  | pА       |
| At T <sub>MAX</sub>             |                                                                                          |              | 9.5              |     | pА       |
| Open-Loop Gain                  | $V_{OUT} = +10 \text{ V to } -10 \text{ V, R}_L = 2 \text{ k}\Omega$                     | 100          | 450              |     | V/mV     |
| $T_{MIN}$ to $T_{MAX}$          |                                                                                          | 80           |                  |     | V/mV     |
| INPUT CHARACTERISTICS           |                                                                                          |              |                  |     |          |
| Input Common-Mode Voltage Range |                                                                                          | -15.2 to +13 | -15.2 to +13.8   |     | V        |
| Input Resistance                |                                                                                          |              | 10 <sup>13</sup> |     | Ω        |
| Input Capacitance               | Differential Mode                                                                        |              | 0.6              |     | pF       |
|                                 | Common Mode                                                                              |              | 1.3              |     | pF       |
| Common-Mode Rejection Ratio     | $V_{CM} = -15 \text{ V to } +13 \text{ V}$                                               | 70           | 90               |     | dB       |
| OUTPUT CHARACTERISTICS          |                                                                                          |              |                  |     |          |
| Output Voltage Swing            |                                                                                          |              |                  |     |          |
| $I_L = \pm 100  \mu A$          |                                                                                          |              | -14.9 to +14.96  |     | V        |
| $I_L = \pm 2 \text{ mA}$        |                                                                                          |              | -14.97 to +14.96 |     | V        |
| $I_L = \pm 10 \text{ mA}$       |                                                                                          |              | -14.91 to +14.89 |     | V        |
| Linear Output Current           | $V_{OUT} = -14.5 \text{ V to } +14.5 \text{ V}$                                          |              | 44               |     | mA       |
| Short-Circuit Current           | Sourcing to 0 V                                                                          |              | 78               |     | mA       |
|                                 | Sinking to 0 V                                                                           |              | 124              |     | mA       |
| Capacitive Load Drive           | G = +1                                                                                   |              | 500              |     | pF       |
| POWER SUPPLY                    |                                                                                          |              |                  |     | <u> </u> |
| Operating Range                 |                                                                                          | 3            |                  | 36  | V        |
| Quiescent Current               | T <sub>MIN</sub> to T <sub>MAX</sub> , total                                             |              | 6.3              | 8.4 | mA       |
| Power Supply Rejection Ratio    | $V_S = 5 \text{ V to } 15 \text{ V}, T_{MIN} \text{ to } T_{MAX}$                        | 70           | 94               |     | dB       |

## **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| Parameter                            | Rating              |
|--------------------------------------|---------------------|
| Supply Voltage                       | 36 V                |
| Power Dissipation                    | See Figure 4        |
| Input Voltage (Common Mode)          | $\pm V_S \pm 0.7 V$ |
| Differential Input Voltage           | ±V <sub>S</sub>     |
| Output Short-Circuit Duration        | See Figure 4        |
| Storage Temperature Range            | −65°C to +125°C     |
| Operating Temperature Range          | −40°C to +85°C      |
| Lead Temperature (Soldering, 10 sec) | 300°C               |
| ESD Ratings (Human Body Model)       | 4500 V              |
| ESD Ratings (Charged Device Model)   | 1250 V              |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Use the part with caution at the 30 V supply as excessive output current may overheat and damage the part.

#### THERMAL RESISTANCE

 $\theta_{\text{JA}}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

The specification is for the device in free air.

**Table 5. Thermal Resistance** 

| Package Type  | θ <sub>JA</sub> | Unit |
|---------------|-----------------|------|
| 8-Lead SOIC_N | 120             | °C/W |
| 8-Lead MSOP   | 133             | °C/W |



Figure 4. Maximum Power Dissipation vs. Temperature

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. 8-Lead SOIC Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No. | Mnemonic        | Description           |
|---------|-----------------|-----------------------|
| 1       | OUT1            | Output 1.             |
| 2       | -IN1            | Inverting Input 1.    |
| 3       | +IN1            | Noninverting Input 1. |
| 4       | -V <sub>S</sub> | Negative Supply.      |
| 5       | +IN2            | Noninverting Input 2. |
| 6       | -IN2            | Inverting Input 2.    |
| 7       | OUT2            | Output 2.             |
| 8       | +V <sub>s</sub> | Positive Supply.      |



Figure 6. 8-Lead MSOP Pin Configuration

**Table 7. Pin Function Descriptions** 

| Pin No. | Mnemonic        | Description           |
|---------|-----------------|-----------------------|
| 1       | OUT1            | Output 1.             |
| 2       | -IN1            | Inverting Input 1.    |
| 3       | +IN1            | Noninverting Input 1. |
| 4       | -V <sub>S</sub> | Negative Supply.      |
| 5       | +IN2            | Noninverting Input 2. |
| 6       | -IN2            | Inverting Input 2.    |
| 7       | OUT2            | Output 2.             |
| 8       | +V <sub>S</sub> | Positive Supply.      |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Small Signal Bandwidth, G = +1



Figure 8. Typical Distribution of Input Offset Voltage



Figure 9. Typical Distribution of Input Offset Voltage Drift



Figure 10. Typical Distribution of Input Bias Current



Figure 11. Input Bias Current vs. Common-Mode Voltage



Figure 12. Input Bias Current vs. Temperature



Figure 13. Input Bias Current vs. Common-Mode Voltage



Figure 14. Open-Loop Gain vs. Load Resistance



Figure 15. Open-Loop Gain vs. Output Voltage,  $V_S = \pm 2.5 \text{ V}$ 



Figure 16. Total Harmonic Distortion vs. Frequency



Figure 17. Open-Loop Gain vs. Temperature



Figure 18. Open-Loop Gain and Phase Margin vs. Frequency



Figure 19. Input Voltage Noise vs. Frequency



Figure 20. Closed-Loop Bandwidth vs. Temperature



Figure 21. Output Resistance vs. Frequency,  $+V_S = +5 V$ , G = +1



Figure 22. Output Step Size vs. Settling Time (Inverter)



Figure 23. Common-Mode Rejection Ratio vs. Frequency



Figure 24. Output Saturation Voltage vs. Load Current



Figure 25. Quiescent Current vs. Supply Voltage



Figure 26. Power Supply Rejection Ratio vs. Frequency



Figure 27. Large Signal Frequency Response



Figure 28. Series Resistance vs. Capacitive Load



Figure 29. Crosstalk vs. Frequency



Figure 30. Output Swing,  $+V_S = \pm 1.5 V$ , G = -1



Figure 31. Output Swing,  $+V_S = +5 V$ , G = -1



Figure 32. Output Swing,  $V_S = \pm 15 V$ , G = +1



Figure 33. Pulse Response,  $+V_S = \pm 3 V$ , G = +1



Figure 34. Pulse Response,  $+V_S = \pm 2.5 V$ , G = +2



Figure 35. Pulse Response,  $+V_S = \pm 2.5 V$ , G = +1



Figure 36. Pulse Response,  $+V_5 = +5 V$ , G = +1,  $C_L = 470 pF$ 



Figure 37. Pulse Response,  $V_S = \pm 15 V$ , G = +1

### THEORY OF OPERATION

The AD823A is a dual voltage feedback amplifier with an N-channel JFET input stage and a rail-to-rail bipolar output stage. It is fabricated on the Analog Devices, Inc. XFCB process, a dielectrically isolated complementary bipolar process featuring high speed 36 V bipolar devices along with JFETs and thin film resistors. The N-channel input stage handles signals up to 200 mV below the negative supply while maintaining picoamp level input currents. The rail-to-rail output maximizes the amplifier's output range and can provide up to 40 mA linear drive current with output voltages within .5 V of either power rail. Laser-trimmed thin film resistors are used to optimize offset voltage (3.5 mV max over the entire supply range) and offset voltage drift (typical 1 uV/°C).

Figure 38 shows the architecture of an amplifier. Two stages are used, with the first stage folded cascode input driving the differential input of the second stage output. The voltage swing at nodes S1p and S1n are kept small to minimize the generation of nonlinear currents due to junction capacitances. This improves distortion performance. Inputs and outputs of the amplifier are fully protected with dedicated ESD diodes.

#### **OUTPUT IMPEDANCE**

The low frequency open-loop output impedance of the commonemitter output stage used in this design is approximately 50 k $\Omega$ . Although this is significantly higher than a typical emitter follower output stage, when it is connected with feedback, the open-loop gain of the op amp reduces the output impedance. With 105 dB of open-loop gain, the output impedance is reduced to <0.01  $\Omega$ . At higher frequencies, the output impedance rises as the open-loop gain of the op amp drops; however, the output also becomes capacitive due to the integrator capacitor. This prevents the output impedance from ever becoming excessively high (see Figure 21), which can cause stability problems when driving capacitive loads. In fact, the AD823A has excellent capacitive load drive capability for a high frequency op amp.

Figure 36 shows the results of the AD823A connected as a follower while driving a 470 pF direct capacitive load. Under these conditions, the phase margin is approximately 35°. For a greater phase margin, use a low value resistor in series with the output to decouple the effect of the load capacitance from the op amp (see Figure 28). In addition, running the part at higher gains also improves the capacitive load drive capability of the op amp.



Figure 38. Simplified Schematic

## APPLICATIONS INFORMATION

#### INPUT CHARACTERISTICS

In the AD823A, N-channel JFETs provide a low offset, low noise, high impedance input stage. Minimum input common-mode voltage extends from 0.2 V below  $-V_S$  to 1.2 V <  $+V_S$ . Driving the input voltage closer to the positive rail causes a loss of amplifier bandwidth and increased common-mode voltage error.

The AD823A does not exhibit phase reversal for input voltages up to and including +V<sub>s</sub>. Figure 39 shows the response of an AD823A voltage follower to a 0 V to 5 V (+V<sub>s</sub>) square wave input. The input and output are superimposed. The output polarity tracks the input polarity up to +V<sub>s</sub>, with no phase reversal. The reduced bandwidth above a 4 V input causes the rounding of the output waveform. For input voltages greater than +V<sub>s</sub>, a resistor (R<sub>P</sub>) in series with the AD823A noninverting input prevents phase reversal, at the expense of greater input voltage noise. The value of R<sub>P</sub> ranges from 1 k $\Omega$  to 10 k $\Omega$ . This is illustrated in Figure 40.



Figure 39. Input and Output Response:  $R_P = 0 \text{ k}\Omega$ ,  $V_{IN} = 0 \text{ V to } + V_S$ 





Figure 40. Input and Output Response:  $V_{IN} = 0 \text{ V to } + V_S + 1 \text{ V},$  $V_{OUT} = 0 \text{ V to } + V_S + 400 \text{ mV}, R_P = 4.99 \text{ k}\Omega$ 

Because the input stage uses N-channel JFETs, input current during normal operation is negative; the current flows out from the input terminals. If the input voltage is driven more positive than +VS-0.7 V, the input current reverses direction as internal device junctions become forward biased. This is illustrated in Figure 11.

A current limiting resistor should be used in series with the input of the AD823A if the input voltage can be driven over 300 mV more positive than +Vs or 300 mV more negative than -Vs. The amplifier will be damaged if either condition persists for more than 10 seconds. A 1 k $\Omega$  resistor in series with the AD823A input allows the amplifier to withstand up to 10 V of continuous overvoltage and increases input voltage noise by a negligible amount.

The AD823A is designed for  $14 \text{ nV/}\sqrt{\text{Hz}}$  wideband input voltage noise (see Figure 19). This noise performance, along with the AD823A low input current and current noise, means that the AD823A contributes negligible noise for applications with high source resistances. Figure 41 shows that the source resistance contributes to negligible noise for source impedances lower than  $10 \text{ k}\Omega$ . The low input capacitance of 0.6 pF also means that one can use a source impedance up to  $13 \text{ k}\Omega$  without cutting into the G = +1 small signal bandwidth region.



Figure 41. RTI Noise vs. Source Resistance

#### **OUTPUT CHARACTERISTICS**

The unique bipolar rail-to-rail output stage of the amplifier swings within 20 mV of the supplies with no external resistive load.

The approximate output saturation resistance of the AD823A is 33  $\Omega$  sourcing and sinking. This can be used to estimate the output saturation voltage when driving heavier current loads. For instance, when driving 5 mA, the saturation voltage to the rails is approximately 165 mV.

#### WIDEBAND PHOTODIODE PREAMP



Figure 42. Wideband Photodiode Preamp

The AD823A is an excellent choice for photodiode preamp application. Its low input bias current minimizes the DC error at the preamp output. In addition, its high gain bandwidth product and low input capacitance maximizes the signal bandwidth of the photodiode preamp. Figure 42 shows the AD823A as a current-to-voltage (I/V) converter with an electrical model of a photodiode.

The transimpedance gain of the photodiode preamp can be described by the basic transfer function:

$$V_{OUT} = \frac{I_{PHOTO} \times R_F}{1 + sC_F R_F} \tag{1}$$

where  $I_{\text{PHOTO}}$  is the output current of the photodiode, and the parallel combination of  $R_F$  and  $C_F$  sets the signal bandwidth (see the I to V gain curve in Figure 43). Note that one should set  $R_F$  such that the maximum attainable output voltage corresponds to the maximum diode current  $I_{\text{PHOTO}}$ . This allows one to utilize the full output swing.

The signal bandwidth that is attainable with this preamp is a function of  $R_F$ , the gain bandwidth product  $(f_u)$  of the amplifier, and the total capacitance at the amplifier summing junction,

including  $C_S$  and the amplifier input capacitance  $C_D$  and  $C_M$ .  $R_F$  and the total capacitance produce a pole with loop frequency  $(f_p)$ .

$$f_p = \frac{1}{2\pi R_F C_S} \tag{2}$$

With the additional pole from the amplifier's open loop response, the two-pole system results in peaking and instability due to an insufficient phase margin (Figure 43(A), Without Compensation).

Adding  $C_F$  creates a zero in the loop transmission that compensates for the effect of the input pole. This stabilizes the photodiode preamp design because of the increased phase margin. It also sets the signal bandwidth (Figure 43(B), With Compensation). The signal bandwidth and the zero frequency are determined by

$$f_z = \frac{1}{2\pi R_F C_F} \tag{3}$$

Setting the zero at the frequency  $f_x$  maximizes the signal bandwidth with a 45° phase margin. Since  $f_x$  is the geometric mean of  $f_p$  and  $f_u$ , it can be calculated by

$$f_x = \sqrt{f_p \times f_u} \tag{4}$$

Combining Equation 2, Equation 3 and Equation 4, the value of  $C_F$  that produces  $f_x$  is defined by

$$C_F = \sqrt{\frac{C_S}{2\pi \times R_F \times f_u}} \tag{5}$$

The frequency response in this case shows about 2 dB of peaking and 15% overshoot. Doubling C<sub>F</sub> and cutting the bandwidth in half results in a flat frequency response with about 5% transient overshoot.



Figure 43. Gain and Phase Plot of the Transimpedance Amplifier Design

The dominant sources of output noise in the wideband photodiode preamp design are the input voltage noise of the amplifier,  $V_{\text{NOISE}}$  and the resistor noise due to  $R_{\text{F}}.$  The gray curve in Figure 43 shows the noise gain over frequencies for the photodiode preamp. The noise bandwidth is at the frequency  $f_{\rm N},$  and it can be calculated by

$$f_N = \frac{f_u}{\left(C_S + C_F\right)/C_F} \tag{6}$$

Figure 44 shows the AD823A configured as a transimpedance photodiode amplifier. The amplifier is used in conjunction with a photodiode detector with input capacitance of 5 pF. Figure 45 shows the transimpedance response of the AD823A when  $I_{\rm PHOTO}$  is 1  $\mu A$  p-p. The amplifier has a bandwidth of 2.2 MHz when it is maximized for a 45° phase margin with  $C_F=1.2$  pF. Note that with the PCB parasitics added to  $C_F$ , the peaking is only 0.5 dB and the bandwidth is slightly reduced. Increasing  $C_F$  to 2.7 pF completely eliminates the peaking. However, it reduces the bandwidth to 1.2 MHz.

Table 8 shows the noise sources and total output noise for the photodiode preamp, where the preamplifier is configured to have a 45° phase margin for maximal bandwidth and  $f_z=f_x=f_n$  in this case.



Figure 44. Photodiode Preamplifier



Figure 45. Photodiode Preamplifier Frequency Response

| Table 8. | <b>RMS Noise</b> | Contributions | of Photodiode | Preamp |
|----------|------------------|---------------|---------------|--------|
|          |                  |               |               |        |

| Contributor        | Expression                                                                                                       | (μV) <sup>1</sup> |
|--------------------|------------------------------------------------------------------------------------------------------------------|-------------------|
| R <sub>F</sub>     | $\sqrt{4kT \times R_{\scriptscriptstyle F} \times f_{\scriptscriptstyle N} \times \frac{\pi}{2}}$                | 55.17             |
| V <sub>NOISE</sub> | $V_{NOISE} \times \sqrt{\frac{\left(C_S + C_M + C_F + 2C_D\right)}{C_F}} \times \sqrt{\frac{\pi}{2} \times f_N}$ | 138.5             |
|                    | RSS Total                                                                                                        | 149.1             |

 $<sup>^{1}</sup>$  RMS noise with R<sub>F</sub> = 50 k $\Omega$ , C<sub>S</sub> = 5 pF, C<sub>F</sub> = 1.2 pF, C<sub>M</sub> = 1.3 pF, and C<sub>D</sub> = 0.6 pF.

#### **ACTIVE FILTER**

The AD823A is an ideal candidate for an active filter because of its low input bias current and its low input capacitance. Low input bias current reduces dc error in the signal path while low input capacitance improves the accuracy of the active filter.

As a general rule of thumb, the bandwidth of the amplifier should be at least 10 times bigger than the cutoff frequency of the filter implemented. Therefore, the AD823A is capable of implementing active filters of up to 1.7 MHz.



Figure 46. Two-Pole Sallen-Key Active Filter

Figure 46 shows an example of a second-order Butterworth filter, which is implemented by the Sallen-Key topology. This structure can be duplicated to produce higher-order filters.



Figure 47. Two-Pole Butterworth Active Filter Response

Figure 47 shows the two-pole Butterworth active filter's response. Note that it has a maximally flat pass band, a -3 dB bandwidth of 1 MHz, and a 12 dB/octave roll-off in the stop band.

The cutoff frequency (f<sub>c</sub>) and the Q factor of the Butterworth filter can be calculated by:

$$f_c = \frac{1}{2\pi\sqrt{R_1 R_2 C_1 C_2}} \tag{7}$$

$$Q = \frac{\sqrt{R_1 R_2 C_1 C_2}}{(R_1 + R_2) \times C_2}$$
 (8)

Therefore, one can easily adjust the cutoff frequency by appropriately factoring the resistor and capacitor values. For example, a 100 kHz filter can be implemented by increasing the values of R1 and R2 by 10 times. Note that the Q factor remains the same in this case.

# MAXIMIZING PERFORMANCE THROUGH PROPER LAYOUT

To achieve the maximum performance of the extremely high input impedance and low offset voltage of the AD823A, care should be taken in the circuit board layout. The PCB surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board reduces surface moisture and provides a humidity barrier, reducing parasitic resistance on the board. The use of guard rings around the amplifier inputs further reduces leakage currents. Figure 48 shows how the guard rings should be configured, and Figure 49 shows the top view of how a surface-mount layout can be arranged. The guard ring does not need to be a specific width, but it should form a continuous loop around both inputs. By setting the guard ring voltage equal to the voltage at the non-inverting input, parasitic capacitance is minimized as well. For further reduction of leakage currents, components can be mounted to the PCB using Teflon® standoff insulators.



Figure 48. Guard Ring Layout and Connections to Reduce PCB Leakage Currents



Figure 49. Top View of AD823A SOIC Layout with Guard Rings