

# 50 MHz to 3.5 GHz, 45 dB RF Detector

### <span id="page-0-0"></span>**FEATURES**

**Complete RF detector function Typical range: −45 dBm to 0 dBm, referencing 50 Ω Frequency response from 50 MHz to 3.5 GHz Temperature stable linear in dB response Accurate to 3.5 GHz Rapid response: 85/120 ns (rise/fall) Low power: 12 mW at 2.7 V** 

### <span id="page-0-1"></span>**APPLICATIONS**

**Cellular handsets (GSM, CDMA, WCDMA) RSSI and TSSI for wireless terminal devices Transmitter power measurement** 

### <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [AD8312 i](http://www.analog.com/AD8312?doc=AD8312.pdf)s a complete, low cost subsystem for the measurement of radio frequency (RF) signals in the frequency range of 50 MHz to 3.5 GHz. It has a typical dynamic range of 45 dB and is intended for use in a wide variety of cellular handsets and other wireless devices. It provides a wider dynamic range and better accuracy than possible using discrete diode detectors. In particular, its temperature stability is excellent over the full operating range of −40°C to +85°C. Its high sensitivity allows measurement at low power levels, thus reducing the amount of power that needs to be coupled to the detector. It is essentially a voltage responding device, with a typical signal range of 1.25 mV to 224 mV rms or  $-45$  dBm to 0 dBm, referencing 50  $\Omega$ .

For convenience, the signal is internally ac-coupled, using a 5 pF capacitor to a load of 3 kΩ in shunt with 1.3 pF. This highpass coupling, with a corner at approximately 16 MHz, determines the lowest operating frequency. Therefore, the source may be dc grounded.

The [AD8312 o](http://www.analog.com/AD8312?doc=AD8312.pdf)utput, VOUT, increases from close to ground to about 1.2 V because the input signal level increases from 1.25 mV to 224 mV. A capacitor may be connected between the VOUT and CFLT pins when it is desirable to increase the time interval over which averaging of the input waveform occurs.

The [AD8312 i](http://www.analog.com/AD8312?doc=AD8312.pdf)s available in a 6-ball, 1.0 mm  $\times$  1.5 mm, wafer level chip scale package and consumes 4.2 mA from a 2.7 V to 5.5 V supply.

<span id="page-0-3"></span>

### **FUNCTIONAL BLOCK DIAGRAM**

**Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD8312.pdf&product=AD8312&rev=B)** 

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.** ©2005-2015 Analog Devices, Inc. All rights reserved. **[Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

# Data Sheet **[AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf)**

# **TABLE OF CONTENTS**



### <span id="page-1-0"></span>**REVISION HISTORY**



### $1/11$ -Rev. 0 to Rev. A



### 4/05-Revision 0: Initial Version



# <span id="page-2-0"></span>**SPECIFICATIONS**

 $V_s = 3$  V, CFLT = open, T<sub>A</sub> = 25°C, light condition = 600 LUX, 52.3  $\Omega$  termination resistor at RFIN, unless otherwise noted.

### **Table 1.**





# <span id="page-4-0"></span>Data Sheet **AD8312**



<sup>1</sup> Increased output is possible when using an attenuator between VOUT and VSET to raise the slope.

# <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

### **Table 2.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### <span id="page-5-1"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge<br>without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



### **Table 3. Pin Function Descriptions**



# <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V_S = 3 V$ ; T<sub>A</sub> = 25°C; C<sub>FLT</sub> = open; light condition = 600 LUX, 52.3  $\Omega$  termination; unless otherwise noted. Colors: +25°C = black,  $-40$ °C = blue,  $+85$ °C = red.



<span id="page-7-1"></span>*Figure 3. VOUT and Logarithmic Conformance vs. Input Amplitude at 50 MHz; Typical Device at −40°C, +25°C, and +85°C*



*Figure 4. VOUT and Logarithmic Conformance vs. Input Amplitude at 100MHz; Typical Device at −40°C, +25°C, and +85°C*



*Figure 5. VOUT and Logarithmic Conformance vs. Input Amplitude at 900MHz; Typical Device at −40°C, +25°C, and +85°C*



*Figure 6. VOUT and Logarithmic Conformance vs. Input Amplitude at 1.9 GHz; Typical Device at −40°C, +25°C, and +85°C*



*Figure 7. VOUT and Logarithmic Conformance vs. Input Amplitude at 2.2 GHz; Typical Device at −40°C, +25°C, and +85°C*



<span id="page-7-2"></span>*Figure 8. VOUT and Logarithmic Conformance vs. Input Amplitude at 2.5 GHz; Typical Device at −40°C, +25°C, and +85°C*



*Figure 9. Distribution of Error at −40°C, +25°C, and +85°C After Ambient Normalization vs. Input Amplitude at 50 MHz for 80 Devices*







*Figure 11. Distribution of Error at −40°C, +25°C, and +85°C After Ambient Normalization vs. Input Amplitude at 900 MHz for 80 Devices*



*Figure 12. Distribution of Error at −40°C, +25°C, and +85°C After Ambient Normalization vs. Input Amplitude at 1.9 GHz for 80 Devices*



*Figure 13. Distribution of Error at −40°C, +25°C, and +85°C After Ambient Normalization vs. Input Amplitude at 2.2 GHz for 80 Devices*



*Figure 14. Distribution of Error at −40°C, +25°C, and +85°C After Ambient Normalization vs. Input Amplitude at 2.5 GHz for 80 Devices*

05260-018

05260-018

05260-019

05260-019

**TEKTRONIX TDS784C SCOPE**

**TRIG**



Figure 19. Test Setup for Power-On and Power-Off Response

**TEKTRONIX P6204 FET PROBE**

4

**HP8116A PULSE GENERATOR**

 $\xi$  52.3 $\Omega$ 

**49.9**

**PULSE OUT**

**TRIG OUT**



Figure 20. Noise Spectral Density of Output; CFLT = Open

Figure 16. Test Setup for Pulse Response



<span id="page-9-0"></span>Figure 17. Input Impedance vs. Frequency; No Termination Resistor on RFIN

# Data Sheet **AD8312**

### **Frequency (GHz) Slope (mV/dB) Intercept (dBm) ±1 dB Dynamic Range1 (dBm) High Point Low Point µ σ µ σ µ σ µ σ** 0.05 20.25 0.3 −51.5 0.4 +3.0 0.12 −48.0 0.13 0.1 21.0 0.2 −50.5 0.4 +2.0 0.1 −46.0 0.1 0.9 20.25 0.3 −51.9 0.4 +0.2 0.1 −49.0 0.2 1.9 19.47 0.3 −52.4 0.6 +1.5 0.12 −48.8 0.3 2.2 19.1 0.4 −52.1 0.85 +1.5 0.2 −48.5 0.4 2.5 18.6 0.6 −51.2 1.2 +2.0 0.3 −47.7 0.5 3.0 17.5 0.7 −46.9 2.5 −4 0.3 −46 0.4 3.5 17.1 0.7 −42.6 2.5 −1 0.3 −39 0.3

### **Table 4. Typical Specifications at Selected Frequencies at 25°C (Mean and Σ)**

<sup>1</sup> Refer t[o Figure 23.](#page-12-3)

# <span id="page-11-0"></span>GENERAL DESCRIPTION

The [AD8312 i](http://www.analog.com/AD8312?doc=AD8312.pdf)s a logarithmic amplifier similar in design to the [AD8313;](http://www.analog.com/AD8313?doc=AD8312.pdf) further details about the structure and function may be found in the [AD8313 d](http://www.analog.com/AD8313?doc=AD8312.pdf)ata sheet and the data sheets of other logarithmic amplifiers produced by Analog Devices, Inc.[, Figure 21](#page-11-1)  shows the main features of th[e AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) in block schematic form.

The [AD8312 c](http://www.analog.com/AD8312?doc=AD8312.pdf)ombines two key functions needed for the measurement of signal level over a moderately wide dynamic range. First, it provides the amplification needed to respond to small signals in a chain of four amplifier/limiter cells, each having a small signal gain of 10 dB and a bandwidth of approximately 3.5 GHz. At the output of each amplifier stage is a full wave rectifier, essentially a square law detector cell, which converts the RF signal voltages to a fluctuating current with an average value that increases with signal level. A further passive detector stage is added ahead of the first stage. Therefore, there are five detectors, each separated by 10 dB, spanning some 50 dB of dynamic range. The overall accuracy at the extremes of this total range, viewed as the deviation from an ideal logarithmic response, that is, the law conformance error, can be judged by reference to [Figure 3](#page-7-1)  throug[h Figure 8,](#page-7-2) which show that errors across the central 40 dB are moderate. These figures show how the conformance to an ideal logarithmic function varies with temperature and frequency.

The output of these detector cells is in the form of a differential current, making their summation a simple matter. It can easily be shown that such summation closely approximates a logarithmic function. This result is then converted to a voltage at the VOUT pin through a high gain stage.

In measurement modes, this output is connected back to a voltage-to-current (V-to-I) stage, in such a manner that VOUT is a logarithmic measure of the RF input voltage with a slope and intercept controlled by the design. For a fixed termination resistance at the input of the [AD8312,](http://www.analog.com/AD8312?doc=AD8312.pdf) a given voltage corresponds to a certain power level.

The external termination added before the [AD8312 d](http://www.analog.com/AD8312?doc=AD8312.pdf)etermines the effective power scaling. This often takes the form of a simple resistor (52.3 Ω provides a net 50 Ω input), but more elaborate matching networks may be used. This impedance determines the logarithmic intercept, the input power for which the output would cross the baseline (VOUT =  $0$ ) if the function were continuous for all values of input. Since this is never the case for a practical logarithmic amplifiers, the intercept refers to the value obtained by the minimum error, straight line fit to the actual graph of VOUT vs. input power. The quoted values assume a sinusoidal (CW) signal. Where there is complex modulation, as in CDMA, the calibration of the power response needs to be adjusted accordingly. Where a true power (waveform independent) response is needed, the use of an rms responding detector, such as th[e AD8361,](http://www.analog.com/AD8361?doc=AD8312.pdf)  should be considered.

However, in terms of the logarithmic slope, the amount by which the output VOUT changes for each decibel of input change (voltage or power), is, in principle, independent of waveform or termination impedance. In practice, it usually falls off at higher frequencies because of the declining gain of the amplifier stages and other effects in the detector cells. For the [AD8312,](http://www.analog.com/AD8312?doc=AD8312.pdf) the slope at low frequencies is nominally 21.0 mV/dB, falling almost linearly with frequency to about 18.6 mV/dB at 2.5 GHz. These values are sensibly independent of temperature and almost totally unaffected by supply voltages of 2.7 V to 5.5 V.

<span id="page-11-1"></span>

Figure 21. Block Schematic

## <span id="page-12-1"></span><span id="page-12-0"></span>APPLICATIONS INFORMATION **BASIC CONNECTIONS**

[Figure 22 s](#page-12-4)hows the basic connections for measurement mode. A supply voltage of 2.7 V to 5.5 V is required. The supply to the VPOS pin should be decoupled with a low inductance 0.1 μF surface-mount ceramic capacitor. A series resistor of about 10  $\Omega$ may be added; this resistor slightly reduces the supply voltage to the [AD8312 \(](http://www.analog.com/AD8312?doc=AD8312.pdf)maximum current into the VPOS pin is approximately 5.7 mA). Its use should be avoided in applications where the power supply voltage is very low (that is, 2.7 V). A series inductor provides similar power supply filtering with minimal drop in supply voltage.



<span id="page-12-4"></span>Figure 22. Basic Connections for Operation in Measurement Mode

The [AD8312 h](http://www.analog.com/AD8312?doc=AD8312.pdf)as an internal input coupling capacitor. This eliminates the need for external ac coupling. In this example, a broadband input match is achieved by connecting a 52.3  $\Omega$  resistor between RFIN and ground. This resistance combines with the internal input impedance of approximately 3 kΩ to give an overall broadband input resistance of 50 Ω. Several other coupling methods are possible; these are described in th[e Input Coupling](#page-13-1)  [Options s](#page-13-1)ection.

The measurement mode is selected by connecting VSET to VOUT, which establishes a feedback path and sets the logarithmic slope to its nominal value. The peak voltage range of the measurement extends from −49 dBm to 0 dBm at 0.9 GHz and is only slightly less at higher frequencies up to 2.5 GHz. At a slope of 21.0 mV/dB, this would amount to an output span of 1.029 [V. Figure 23 s](#page-12-3)hows the transfer function for VOUT at a supply voltage of 2.7 V and an input frequency of 900 MHz.

The load resistance on VOUT should not be lower than  $4 \, \text{k}\Omega$  so that the full-scale output can be generated with the limited available current of 1 mA maximum. [Figure 23 s](#page-12-3)hows the logarithmic conformance under the same conditions.



Figure 23. VOUT and Logarithmic Conformance Error vs. Input Level vs. Input Level at 900 MHz

### <span id="page-12-3"></span><span id="page-12-2"></span>**TRANSFER FUNCTION IN TERMS OF SLOPE AND INTERCEPT**

The transfer function of th[e AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) is characterized in terms of its slope and intercept. The logarithmic slope is defined as the change in the RSSI output voltage for a 1 dB change at the input. For th[e AD8312,](http://www.analog.com/AD8312?doc=AD8312.pdf) the slope is nominally 20 mV/dB. Therefore, a 10 dB change at the input results in a change at the output of approximately 200 mV[. Figure 23](#page-12-3) shows the range over which the device maintains its constant slope. The dynamic range can be defined as the range over which the error remains within a certain band, usually  $\pm 1$  dB or  $\pm 3$  dB. In [Figure 23,](#page-12-3) for example, the ±1 dB dynamic range is approximately 51 dB (from −49 dBm to  $+2$  dBm).

The intercept is the point at which the extrapolated linear response would intersect the horizontal axis (se[e Figure 23\)](#page-12-3). Using the slope and intercept, the output voltage can be calculated for any input level within the specified input range by

$$
VOUT = V_{SLOPE} \times (P_{IN} - P_{O})
$$

where:

*VOUT* is the demodulated and filtered RSSI output.

*VSLOPE* is the logarithmic slope, expressed in V/dB.

*PIN* is the input signal, expressed in decibels relative to some reference level (dBm in this case).

*PO* is the logarithmic intercept, expressed in decibels relative to the same reference level.

For example, at an input level of −27 dBm, the output voltage is

 $VOUT = 0.020$  V /  $dB \times [-27$  dBm  $-(-50$  dBm  $)]= 0.46$  V

### <span id="page-13-0"></span>*Filter Capacitor*

The video bandwidth of VOUT is approximately 3.5 MHz. In CW applications where the input frequency is much higher than this, no further filtering of the demodulated signal is required. Where there is a low frequency modulation of the carrier amplitude, however, the low pass corner must be reduced by the addition of an external filter capacitor, CF (se[e Figure 22\)](#page-12-4). The video bandwidth is related to CF by

$$
Video\ Bandwidth = \frac{1}{2\,\pi \times 13\,\mathrm{k}\Omega \times (3.5\,\mathrm{pF} + C_F)}
$$

### <span id="page-13-1"></span>*Input Coupling Options*

The internal 5 pF coupling capacitor of the [AD8312,](http://www.analog.com/AD8312?doc=AD8312.pdf) along with the low frequency input impedance of 3 kΩ, gives a high pass input corner frequency of approximately 16 MHz. This sets the minimum operating frequency[. Figure 24](#page-13-2) t[o Figure 26](#page-13-3) show three options for input coupling. A broadband resistive match can be implemented by connecting a shunt resistor to ground at RFIN (se[e Figure 24\)](#page-13-2). This 52.3  $\Omega$  resistor (other values can also be used to select different overall input impedances) combines with the input impedance of th[e AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) (2.9 k $\Omega$  || 1.3 pF) to give a broadband input impedance of 50  $\Omega$ . While the input resistance and capacitance ( $R_{IN}$  and  $C_{IN}$ ) varies by approximately ±20% from device to device, the dominance of the external shunt resistor means that the variation in the overall input impedance is close to the tolerance of the external resistor.

At frequencies above 2 GHz, the input impedance drops below 450  $Ω$ ; therefore, it is appropriate to use a larger shunt resistor value. This value is calculated by plotting the input impedance (resistance and capacitance) on a Smith Chart and by choosing the best shunt resistor value to bring the input impedance closest to the center of the chart (see [Figure 17\)](#page-9-0). At 2.5 GHz, a shunt resistor of 57.6  $\Omega$  is recommended.

A reactive match can also be implemented as shown i[n Figure 25.](#page-13-4) This is not recommended at low frequencies because device tolerances dramatically vary the quality of the match due to the large input resistance. For low frequencies[, Figure 24](#page-13-2) o[r Figure 26](#page-13-3) is recommended.

I[n Figure 25,](#page-13-4) the matching components are drawn as general reactances. Depending on the frequency, the input impedance at that frequency and the availability of standard value components, either a capacitor or an inductor, is used. As in the previous case, the input impedance at a particular frequency is plotted on a Smith Chart and matching components are chosen (Shunt or Series L, or Shunt or Series C) to move the impedance to the center of the chart. Matching components for specific frequencies can be calculated using the Smith Chart (see [Figure 17\)](#page-9-0). [Table 5](#page-14-2) outlines the input impedances for some commonly used frequencies.

The impedance matching characteristics of a reactive matching network provide voltage gain ahead of the [AD8312,](http://www.analog.com/AD8312?doc=AD8312.pdf) which increases device sensitivity (se[e Table 5\)](#page-14-2). The voltage gain is calculated by

$$
Voltage\,Gain_{dB} = 20\log_{10}\sqrt{\frac{R2}{R1}}
$$

where:

*R2* is the input impedance of the [AD8312.](http://www.analog.com/AD8312?doc=AD8312.pdf)

*R1* is the source impedance to which the [AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) is being matched.

Note that this gain is only achieved for a perfect match. Component tolerances and the use of standard values tend to reduce gain.



*Figure 24. Broadband Resistive Method for Input Coupling*

<span id="page-13-2"></span>



<span id="page-13-4"></span>

*Figure 26. Series Attenuation Method for Input Coupling*

<span id="page-13-3"></span>[Figure 26](#page-13-3) shows a third method for coupling the input signal into th[e AD8312,](http://www.analog.com/AD8312?doc=AD8312.pdf) which is applicable in applications where the input signal is larger than the input range of the logarithmic amplifier. A series resistor, connected to the RF source, combines with the input impedance of th[e AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) to resistively divide the input signal being applied to the input. This has the advantage of very little power being tapped off in RF power transmission applications.

| $\mathbf{r}$<br>. .       |            |                  |                    |
|---------------------------|------------|------------------|--------------------|
| <b>Frequency</b><br>(GHz) | <b>S11</b> |                  | Impedance $\Omega$ |
|                           | Real       | <b>Imaginary</b> | (Series)           |
| 0.05                      | 0.967      | $-0.043$         | $1090 - j 1461$    |
| 0.1                       | 0.962      | $-0.081$         | $422.6 - j 1015$   |
| 0.9                       | 0.728      | $-0.535$         | $25.6 - j$ 148.5   |
| 1.9                       | 0.322      | $-0.891$         | $11.5 - j72.69$    |
| 2.2                       | 0.230      | $-0.832$         | $9.91 - j64.74$    |
| 2.5                       | 0.165      | $-0.845$         | $9.16 - j 59.91$   |
| 3.0                       | 0.126      | $-0.849$         | $8.83 - i 57.21$   |
| 3.5                       | 0.146      | $-0.826$         | $10.5 - j 58.54$   |
|                           |            |                  |                    |

<span id="page-14-2"></span>**Table 5. Input Impedance for Select Frequency** 

### <span id="page-14-0"></span>**Increasing the Logarithmic Slope**

The nominal logarithmic slope of 20 mV/dB can be increased to an arbitrarily high value by attenuating the signal between VOUT and VSET, as shown i[n Figure 27.](#page-14-3) The ratio R1/R2 is set by

$$
R1/R2 = \left(\frac{New Slope}{Original Slope}\right) - 1
$$

In the example shown, two 2 k $\Omega$  resistors combine to change the slope at 1900 MHz from approximately 20 mV/dB to 40 mV/dB. Note that R2 is in parallel with the input resistance of VSET, typically 13 kΩ. Therefore, the exact R1/R2 ration may vary.



Figure 27. Increasing the Output Slope

<span id="page-14-3"></span>The slope can be increased to higher levels, as shown i[n Figure 28.](#page-14-4) This, however, reduces the usable dynamic range of the device, depending on the supply voltage.

Output loading should be considered when choosing resistor values for slope adjustment to ensure proper output swing. Note that the load resistance on VOUT should not be lower than  $4 \, k\Omega$  in order that the full-scale output can be generated with the limited available current of 1 mA.



Figure 28. VOUT vs. Input Level at Various Logarithmic Slopes

### <span id="page-14-4"></span><span id="page-14-1"></span>**Effect of Waveform Type on Intercept**

Although specified for input levels in dBm (dB relative to 1 mW), th[e AD8312 f](http://www.analog.com/AD8312?doc=AD8312.pdf)undamentally responds to voltage and not to power. A direct consequence of this characteristic is that input signals of equal rms power but differing crest factors, produce different results at the output of the logarithmic amplifier.

The effect of differing signal waveforms is to shift the effective value of the intercept upwards or downwards. Graphically, this looks like a vertical shift in the logarithmic amplifier transfer function. The logarithmic slope, however, is not affected. For example, consider the case of th[e AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) being alternately fed by an unmodulated sine wave and by a 64 QAM signal of the same rms power. The output voltage of th[e AD8312 d](http://www.analog.com/AD8312?doc=AD8312.pdf)iffers by the equivalent of 1.6 dB (31 mV) over the complete dynamic range of the device (with the output for a 64 QAM input being lower).

[Figure 29 s](#page-15-4)hows the transfer function of th[e AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) when driven by both an unmodulated sine wave and several different signal waveforms. For precision operation, the [AD8312 s](http://www.analog.com/AD8312?doc=AD8312.pdf)hould be calibrated for each signal type that is driving it. To measure the rms power of a 64 QAM input, for example, the mV equivalent of the dB value (19.47 mV/dB  $\times$  1.6 dB) should be subtracted from the output voltage of th[e AD8312.](http://www.analog.com/AD8312?doc=AD8312.pdf)



### <span id="page-15-4"></span><span id="page-15-0"></span>*Temperature Drift*

[Figure 30](#page-15-5) shows the logarithmic slope and error over temperature for a 0.9 GHz input signal. Error due to drift over temperature consistently remains within ±0.5 dB and only begins to exceed this limit when the ambient temperature goes above 70°C. For all frequencies using a reduced temperature range, higher measurement accuracy is achievable.



*Figure 30. Typical Drift at 900 MHz for Various Temperatures*

### <span id="page-15-5"></span><span id="page-15-1"></span>*Operation Above 2.5 GHz*

The [AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) works at high frequencies, but exhibits slightly higher output voltage temperature drift. [Figure 31](#page-15-6) and [Figure 32](#page-15-7) show the transfer functions and error distributions of a large population of devices at 3.0 GHz and 3.5 GHz over temperature. Due to the repeatability of the drift from device to device, compensation can be applied to reduce the effects of temperature drift. In the case of the 3.5 GHz distribution, an intercept correction of 2.0 dB at 85°C would improve the accuracy of the distribution to  $\pm 2$  dB over a  $+40$  dB range.



<span id="page-15-6"></span>*Figure 31.Output Voltage and Error at −40°C, +25°C, and +85°C after Ambient Normalization vs. Input Amplitude at 3.0 GHz for 60 Devices*



<span id="page-15-7"></span>*Figure 32. Output Voltage and Error at −40°C, +25°C, and +85°C after Ambient Normalization vs. Input Amplitude at 3.5 GHz for 30 Devices*

### <span id="page-15-2"></span>*Device Handling*

The wafer level chip scale package consists of solder bumps connected to the active side of the die. The device is lead free with 95.5% tin, 4.0% silver, and 0.5% copper solder bump composition. The WLCSP package can mount on printed circuit boards using standard surface-mount assembly techniques. However, take caution to avoid damaging the die. See the [AN-617](http://www.analog.com/AN-617?doc=AD8312.pdf) application note, *Wafer Level Chip Scale Package*, for additional information. WLCSP devices are bumped die; exposed die can be sensitive to light conditions, which can influence specified limits.

### <span id="page-15-3"></span>*Evaluation Board*

[Figure 33](#page-16-0) shows the schematic of the [AD8312](http://www.analog.com/AD8312?doc=AD8312.pdf) evaluation board. The layout and silkscreen of the component and circuit sides are shown in [Figure 34](#page-16-1) t[o Figure 37.](#page-16-2) The board is powered by a single supply in the 2.7 V to 5.5 V range. The power supply is decoupled by a single 0.1 µF capacitor. [Table 6](#page-17-0) details the various configuration options of the evaluation board.

# Data Sheet **AD8312**

<span id="page-16-2"></span><span id="page-16-1"></span><span id="page-16-0"></span>

### <span id="page-17-0"></span>**Table 6. Evaluation Board Configuration Options**



**081607-B**

# <span id="page-18-0"></span>OUTLINE DIMENSIONS



*Figure 38. 6-Ball Wafer-Level Chip Scale Package [WLCSP] (CB-6-2) Dimensions shown in millimeters*

### <span id="page-18-1"></span>**ORDERING GUIDE**



<sup>1</sup> Z = RoHS Compliant Part.