

# **RF PLL Frequency Synthesizers**

# ADF4116/ADF4117/ADF4118

### **FEATURES**

ADF4116: 550 MHz ADF4117: 1.2 GHz ADF4118: 3.0 GHz

2.7 V to 5.5 V power supply

Separate V<sub>P</sub> allows extended tuning voltage in 3 V systems

Y Grade: -40°C to +125°C Dual-modulus prescaler

ADF4116: 8/9

ADF4117/ADF4118: 32/33

3-wire serial interface
Digital lock detect
Power-down mode
Fastlock mode

#### **APPLICATIONS**

Base stations for wireless radio (GSM, PCS, DCS, CDMA, WCDMA) Wireless handsets (GSM, PCS, DCS, CDMA, WCDMA) Wireless LANs Communications test equipment CATV equipment

#### **GENERAL DESCRIPTION**

The ADF411x family of frequency synthesizers can be used to implement local oscillators (LO) in the upconversion and downconversion sections of wireless receivers and transmitters. They consist of a low noise digital phase frequency detector (PFD), a precision charge pump, a programmable reference divider, programmable A and B counters, and a dual-modulus prescaler (P/P + 1). The A (5-bit) and B (13-bit) counters, in conjunction with the dual-modulus prescaler (P/P + 1), implement an N divider (N = BP + A). In addition, the 14-bit reference counter (R counter) allows selectable REF<sub>IN</sub> frequencies at the PFD input. A complete phase-locked loop (PLL) can be implemented if the synthesizer is used with an external loop filter and voltage controlled oscillator (VCO).

All of the on-chip registers are controlled via a simple 3-wire interface. The devices operate with a power supply ranging from 2.7 V to 5.5 V and can be powered down when not in use.

### **FUNCTIONAL BLOCK DIAGRAM**



Rev. D
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### TABLE OF CONTENTS Function Latch 19 Functional Block Diagram ......1 Timing Characteristics .......5 ESD Caution 6 Local Oscillator for the GSM Base Station Transmitter...... 21 Phase Frequency Detector (PFD) and Charge Pump............... 13 Interfacing .......24 REVISION HISTORY 9/04—Rev. A to Rev. B 4/07—Rev. C to Rev. D 3/01-Rev. 0 to Rev. A Changes to Figure 35......22 4/00—Rev. 0: Initial Version 11/05—Rev. B to Rev. C Changes to Table 2......5 Changes to Table 3......6

### **SPECIFICATIONS**

 $AV_{DD} = DV_{DD} = 3~V~\pm~10\%, 5~V~\pm~10\%; \\ AV_{DD} \leq V_P \leq 6.0~V; \\ AGND = DGND = CPGND = 0~V; \\ T_A = T_{MIN}~to~T_{MAX}, \\ unless otherwise noted; \\ dBm~referred~to~50~\Omega.$ 

Table 1.

| Parameter                                          | B Version <sup>1</sup>  | Y Version <sup>2</sup>  | Unit             | Test Conditions/Comments                                                               |
|----------------------------------------------------|-------------------------|-------------------------|------------------|----------------------------------------------------------------------------------------|
| RF CHARACTERISTICS                                 |                         |                         |                  |                                                                                        |
| RF Input Sensitivity                               | -15 to 0                | -10 to 0                | dBm min to max   | $AV_{DD} = 3 V$                                                                        |
|                                                    | -10 to 0                | -10 to 0                | dBm min to max   | $AV_{DD} = 5 V$                                                                        |
| RF Input Frequency                                 |                         |                         |                  | See Figure 26 for input circuit                                                        |
| ADF4116                                            | 80 to 550               |                         | MHz min to max   |                                                                                        |
|                                                    | 45 to 550               |                         | MHz min to max   | Input level = $-8$ dBm; for lower frequencies, ensure slew rate (SR) > $36$ V/ $\mu$ s |
| ADF4117                                            | 0.1 to 1.2              |                         | GHz min to max   |                                                                                        |
| ADF4118                                            | 0.1 to 3.0              | 0.1 to 3.0              | GHz min to max   | Input level = -10 dBm                                                                  |
|                                                    | 0.2 to 3.0              |                         | GHz min to max   | Input level = -15 dBm                                                                  |
| Maximum Allowable Prescaler                        | 165                     | 165                     | MHz max          | $AV_{DD}$ , $DV_{DD} = 3 V$                                                            |
| Output Frequency <sup>3</sup>                      | 200                     | 200                     | MHz max          | $AV_{DD}$ , $DV_{DD} = 5 V$                                                            |
| REF <sub>IN</sub> CHARACTERISTICS                  |                         |                         |                  |                                                                                        |
| Reference Input Frequency                          | 5 to 100                | 5 to 100                | MHz min to max   | For f < 5 MHz, ensure SR > 100 V/μs                                                    |
| Reference Input Sensitivity <sup>4,5</sup>         | 0.4 to AV <sub>DD</sub> | 0.4 to AV <sub>DD</sub> | V p-p min to max | $AV_{DD} = 3.3 \text{ V, biased at } AV_{DD}/2$                                        |
|                                                    | $0.7$ to $AV_{DD}$      | 0.7 to AV <sub>DD</sub> | V p-p min to max | For $f \ge 10$ MHz, $AV_{DD} = 5$ V, biased at $AV_{DD}/2$                             |
| REF <sub>IN</sub> Input Capacitance                | 10                      | 10                      | pF max           |                                                                                        |
| REF <sub>IN</sub> Input Current                    | ±100                    | ±100                    | μA max           |                                                                                        |
| PHASE DETECTOR FREQUENCY <sup>5</sup>              | 55                      | 55                      | MHz max          |                                                                                        |
| CHARGE PUMP                                        |                         |                         |                  |                                                                                        |
| I <sub>C</sub> Sink/Source                         |                         |                         |                  |                                                                                        |
| High Value                                         | 1                       | 1                       | mA typ           |                                                                                        |
| Low Value                                          | 250                     | 250                     | μA typ           |                                                                                        |
| Absolute Accuracy                                  | 2.5                     | 2.5                     | % typ            |                                                                                        |
| $I_{CP}$ Three-State Leakage Current               | 3                       | 25                      | nA max           |                                                                                        |
|                                                    | 1                       | 16                      | nA typ           |                                                                                        |
| Sink and Source Current Matching                   | 3                       | 3                       | % typ            | $0.5 \text{ V} \leq \text{V}_{CP} \leq \text{V}_{P} - 0.5$                             |
| ICP VS. VCP                                        | 2                       | 2                       | % typ            | $0.5 \text{ V} \leq \text{V}_{CP} \leq \text{V}_{P} - 0.5$                             |
| $I_{CP}$ vs. Temperature                           | 2                       | 2                       | % typ            | $V_{CP} = V_P/2$                                                                       |
| LOGIC INPUTS                                       |                         |                         |                  |                                                                                        |
| V <sub>INH</sub> , Input High Voltage              | $0.8 \times DV_{DD}$    | $0.8 \times DV_{DD}$    | V min            |                                                                                        |
| V <sub>INL</sub> , Input Low Voltage               | $0.2 \times DV_{DD}$    | $0.2 \times DV_{DD}$    | V max            |                                                                                        |
| I <sub>INH</sub> /I <sub>INL</sub> , Input Current | ±1                      | ± 1                     | μA max           |                                                                                        |
| C <sub>IN</sub> , Input Capacitance                | 10                      | 10                      | pF max           |                                                                                        |
| Reference Input Current                            | ±100                    | ± 100                   | μA max           |                                                                                        |
| LOGIC OUTPUTS                                      |                         |                         |                  |                                                                                        |
| V <sub>OH</sub> , Output High Voltage              | DV <sub>DD</sub> - 0.4  | DV <sub>DD</sub> - 0.4  | V min            | $I_{OH} = 500 \mu A$                                                                   |
| V <sub>OL</sub> , Output Low Voltage               | 0.4                     | 0.4                     | V max            | $I_{OL} = 500  \mu A$                                                                  |

| Parameter                                            | B Version <sup>1</sup>  | Y Version <sup>2</sup>  | Unit           | Test Conditions/Comments                    |
|------------------------------------------------------|-------------------------|-------------------------|----------------|---------------------------------------------|
| POWER SUPPLIES                                       |                         |                         |                |                                             |
| $AV_DD$                                              | 2.7 to 5.5              | 2.7 to 5.5              | V min to V max |                                             |
| $DV_DD$                                              | $AV_{DD}$               | $AV_{DD}$               |                |                                             |
| $V_P$                                                | AV <sub>DD</sub> to 6.0 | AV <sub>DD</sub> to 6.0 | V min to V max | $AV_{DD} \le V_P \le 6.0 \text{ V}$         |
| $I_{DD} (AI_{DD} + DI_{DD})^6$                       |                         |                         |                |                                             |
| ADF4116                                              | 5.5                     |                         | mA max         | 4.5 mA typical                              |
| ADF4117                                              | 5.5                     |                         | mA max         | 4.5 mA typical                              |
| ADF4118                                              | 7.5                     | 7.5                     | mA max         | 6.5 mA typical                              |
| <b>I</b> <sub>P</sub>                                | 0.4                     | 0.4                     | mA max         | T <sub>A</sub> = 25°C                       |
| Low-Power Sleep Mode                                 | 1                       | 1                       | μA typ         |                                             |
| NOISE CHARACTERISTICS                                |                         |                         |                |                                             |
| ADF4118 Normalized Phase Noise<br>Floor <sup>7</sup> | -213                    | -213                    | dBc/Hz typ     |                                             |
| Phase Noise Performance <sup>8</sup>                 |                         |                         |                | @ VCO output                                |
| ADF4116 540 MHz Output <sup>9</sup>                  | -89                     | -89                     | dBc/Hz typ     | @ 1 kHz offset and 200 kHz PFD frequency    |
| ADF4117 900 MHz Output <sup>10</sup>                 | -87                     | -87                     | dBc/Hz typ     | @ 1 kHz offset and 200 kHz PFD frequency    |
| ADF4118 900 MHz Output <sup>10</sup>                 | -90                     | -90                     | dBc/Hz typ     | @ 1 kHz offset and 200 kHz PFD frequency    |
| ADF4117 836 MHz Output <sup>11</sup>                 | -78                     | -78                     | dBc/Hz typ     | @ 300 Hz offset and 30 kHz PFD frequency    |
| ADF4118 1750 MHz Output <sup>12</sup>                | -85                     | -85                     | dBc/Hz typ     | @ 1 kHz offset and 200 kHz PFD frequency    |
| ADF4118 1750 MHz Output <sup>13</sup>                | -65                     | -65                     | dBc/Hz typ     | @ 200 Hz offset and 10 kHz PFD frequency    |
| ADF4118 1960 MHz Output <sup>14</sup>                | -84                     | -84                     | dBc/Hz typ     | @ 1 kHz offset and 200 kHz PFD frequency    |
| Spurious Signals                                     |                         |                         | ·              |                                             |
| ADF4116 540 MHz Output <sup>10</sup>                 | -88/-99                 | -88/-99                 | dBc typ        | @ 200 kHz/400 kHz and 200 kHz PFD frequency |
| ADF4117 900 MHz Output <sup>10</sup>                 | -90/-104                | -90/-104                | dBc typ        | @ 200 kHz/400 kHz and 200 kHz PFD frequency |
| ADF4118 900 MHz Output 10                            | -91/-100                | -91/-100                | dBc typ        | @ 200 kHz/400 kHz and 200 kHz PFD frequency |
| ADF4117 836 MHz Output <sup>11</sup>                 | -80/-84                 | -80/-84                 | dBc typ        | @ 30 kHz/60 kHz and 30 kHz PFD frequency    |
| ADF4118 1750 MHz Output <sup>12</sup>                | -88/-90                 | -88/-90                 | dBc typ        | @ 200 kHz/400 kHz and 200 kHz PFD frequency |
| ADF4118 1750 MHz Output <sup>13</sup>                | -65/-73                 | -65/-73                 | dBc typ        | @ 10 kHz/20 kHz and 10 kHz PFD frequency    |
| ADF4118 1960 MHz Output <sup>14</sup>                | -80/-86                 | -80/-86                 | dBc typ        | @ 200 kHz/400 kHz and 200 kHz PFD frequency |

<sup>&</sup>lt;sup>1</sup> Operating temperature range for the B version is -40°C to +85°C.

<sup>&</sup>lt;sup>2</sup> Operating temperature range for the Y version is -40°C to +125°C.

<sup>&</sup>lt;sup>3</sup> This is the maximum operating frequency of the CMOS counters.

<sup>&</sup>lt;sup>4</sup> AC coupling ensures AV<sub>DD</sub>/2 bias. See Figure 35 for typical circuit.

<sup>&</sup>lt;sup>5</sup> Guaranteed by design.

 $<sup>^{6}</sup>$  T<sub>A</sub> = 25°C; AV<sub>DD</sub> = DV<sub>DD</sub> = 3 V; RF<sub>IN</sub> for ADF4116 = 540 MHz; RF<sub>IN</sub> for ADF4117, ADF4118 = 900 MHz.

<sup>&</sup>lt;sup>7</sup> The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO, PN<sub>TOT</sub>, and subtracting 20logN (where N is the N divider value) and  $10logF_{PFD}$ :  $PN_{SYNTH} = PN_{TOT} - 10logF_{PFD} - 20logN$ .

8 The phase noise is measured with the EVAL-ADF411xEB and the HP8562E Spectrum Analyzer. The spectrum analyzer provides the REF<sub>IN</sub> for the synthesizer

 $f_{REFOUT} = 10 \text{ MHz} @ 0 \text{ dBm}$ .

 $<sup>^9</sup>$  f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 200 kHz; offset frequency = 1 kHz; f<sub>RF</sub> = 540 MHz; N = 2700; loop bandwidth = 20 kHz.

 $<sup>^{10}</sup>$  f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 200 kHz; offset frequency = 1 kHz; f<sub>RF</sub> = 900 MHz; N = 4500; loop bandwidth = 20 kHz.

 $<sup>^{11}</sup>$  f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 30 kHz; offset frequency = 300 Hz; f<sub>RF</sub> = 836 MHz; N = 27867; loop bandwidth = 3 kHz.

 $<sup>^{12}</sup>$  f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 200 kHz; offset frequency = 1 kHz; f<sub>RF</sub> = 1750 MHz; N = 8750; loop bandwidth = 20 kHz.

 $<sup>^{13}</sup>$  freein = 10 MHz; fred = 10 kHz; offset frequency = 200 Hz; fred = 1750 MHz; N = 175000; loop bandwidth = 1 kHz.

 $<sup>^{14}</sup>$  f<sub>REFIN</sub> = 10 MHz; f<sub>PFD</sub> = 200 kHz; offset frequency = 1 kHz; f<sub>RF</sub> = 1960 MHz; N = 9800; loop bandwidth = 20 kHz.

### **TIMING CHARACTERISTICS**

 $AV_{DD} = DV_{DD} = 3 \ V \pm 10\%, 5 \ V \pm 10\%; \\ AV_{DD} \leq V_P < 6.0 \ V; \\ AGND = DGND = CPGND = 0 \ V; \\ T_A = T_{MIN} \ to \ T_{MAX}, \\ unless \ otherwise \ noted. \\ Guaranteed \ by \ design, \ but \ not \ production \ tested.$ 

Table 2.

| Parameter             | Limit at T <sub>MIN</sub> to T <sub>MAX</sub> (B, Y Version) | Unit   | Test Conditions/Comments |
|-----------------------|--------------------------------------------------------------|--------|--------------------------|
| t <sub>1</sub>        | 10                                                           | ns min | DATA to CLK setup time   |
| $t_2$                 | 10                                                           | ns min | DATA to CLK hold time    |
| $t_3$                 | 25                                                           | ns min | CLK high duration        |
| t <sub>4</sub>        | 25                                                           | ns min | CLK low duration         |
| <b>t</b> <sub>5</sub> | 10                                                           | ns min | CLK to LE setup time     |
| t <sub>6</sub>        | 20                                                           | ns min | LE pulse width           |



Rev. D | Page 5 of 28

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 3.

| Table 3.                                                                       |                                            |
|--------------------------------------------------------------------------------|--------------------------------------------|
| Parameter                                                                      | Rating                                     |
| AV <sub>DD</sub> to GND <sup>1</sup>                                           | −0.3 V to +7 V                             |
| AV <sub>DD</sub> to DV <sub>DD</sub>                                           | -0.3 V to +0.3 V                           |
| V <sub>P</sub> to GND¹                                                         | −0.3 V to +7 V                             |
| $V_P$ to $AV_{DD}$                                                             | −0.3 V to +5.5 V                           |
| Digital I/O Voltage to GND <sup>1</sup>                                        | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| Analog I/O Voltage to GND <sup>1</sup>                                         | $-0.3 \text{ V to V}_P + 0.3 \text{ V}$    |
| REF <sub>IN</sub> , RF <sub>IN</sub> A, RF <sub>IN</sub> B to GND <sup>1</sup> | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| RF <sub>IN</sub> A to RF <sub>IN</sub> B                                       | ±320 mV                                    |
| Operating Temperature Range                                                    |                                            |
| Industrial (B Version)                                                         | -40°C to +85°C                             |
| Extended (Y Version)                                                           | -40°C to +125°C                            |
| Storage Temperature Range                                                      | −65°C to +150°C                            |
| Maximum Junction Temperature                                                   | 150°C                                      |
| TSSOP $\theta_{JA}$ Thermal Impedance                                          | 112°C/W                                    |
| Reflow Soldering                                                               |                                            |
| Peak Temperature                                                               | 260°C                                      |
| Time at Peak Temperature                                                       | 40 sec                                     |
| Transistor Count                                                               |                                            |
| CMOS                                                                           | 6425                                       |
| Bipolar                                                                        | 303                                        |

 $<sup>^{1}</sup>$  GND = AGND = DGND = 0 V.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

This device is a high performance RF integrated circuit with an ESD rating of <2 kV, and it is ESD sensitive. Proper precautions should be taken for handling and assembly.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

**Table 4. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Description                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | FLo                | Fast Lock Switch Output. This can be used to switch an external resistor to change the loop filter bandwidth and speed up locking the PLL.                                                                                                                                                                                                                                                                |
| 2       | СР                 | Charge Pump Output. When enabled, this provides the $\pm$ I <sub>CP</sub> to the external loop filter, which in turn drives the external VCO.                                                                                                                                                                                                                                                             |
| 3       | CPGND              | Charge Pump Ground. This is the ground return path for the charge pump.                                                                                                                                                                                                                                                                                                                                   |
| 4       | AGND               | Analog Ground. This is the ground return path for the prescaler.                                                                                                                                                                                                                                                                                                                                          |
| 5       | RF <sub>IN</sub> B | Complementary Input to the RF Prescaler. This point should be decoupled to the ground plane with a small bypass capacitor, typically 100 pF. See Figure 26.                                                                                                                                                                                                                                               |
| 6       | RFINA              | Input to the RF Prescaler. This small signal input is ac-coupled from the VCO.                                                                                                                                                                                                                                                                                                                            |
| 7       | AV <sub>DD</sub>   | Analog Power Supply. This can range from 2.7 V to 5.5 V. Decoupling capacitors to the analog ground plane should be placed as close as possible to this pin. AV <sub>DD</sub> must have the same value as DV <sub>DD</sub> .                                                                                                                                                                              |
| 8       | REF <sub>IN</sub>  | Reference Input. This is a CMOS input with a nominal threshold of $V_{DD}/2$ and an equivalent input resistance of 100 k $\Omega$ . See Figure 25. The oscillator input can be driven from a TTL or CMOS crystal oscillator, or it can be ac-coupled.                                                                                                                                                     |
| 9       | DGND               | Digital Ground.                                                                                                                                                                                                                                                                                                                                                                                           |
| 10      | CE                 | Chip Enable. A logic low on this pin powers down the device and puts the charge pump output into three-state mode. Taking the pin high powers up the device depending on the status of the power-down bit F2.                                                                                                                                                                                             |
| 11      | CLK                | Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 21-bit shift register on the CLK rising edge. This input is a high impedance CMOS input.                                                                                                                                                                                         |
| 12      | DATA               | Serial Data Input. The serial data is loaded MSB first with the two LSBs as the control bits. This input is a high impedance CMOS input.                                                                                                                                                                                                                                                                  |
| 13      | LE                 | Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, the latch being selected using the control bits.                                                                                                                                                                                                                               |
| 14      | MUXOUT             | This multiplexer output allows either the lock detect, the scaled RF, or the scaled reference frequency to be accessed externally.                                                                                                                                                                                                                                                                        |
| 15      | DV <sub>DD</sub>   | Digital Power Supply. This can range from $2.7  \text{V}$ to $5.5  \text{V}$ . Decoupling capacitors to the digital ground plane (1 $\mu\text{F}$ , 1 nF) should be placed as close as possible to this pin. For best performance, the 1 $\mu\text{F}$ capacitor should be placed within 2 mm of the pin. The placing of the 1 nF capacitor is less critical, but should still be within 5 mm of the pin. |
|         | [ , ,              | DV <sub>DD</sub> must have the same value as AV <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                           |
| 16      | V <sub>P</sub>     | Charge Pump Power Supply. This should be greater than or equal to $V_{DD}$ . In systems where $V_{DD}$ is 3 V, this supply can be set to 6 V and used to drive a VCO with a tuning range of up to 6 V.                                                                                                                                                                                                    |

### TYPICAL PERFORMANCE CHARACTERISTICS

| FREQ-<br>UNIT | PARAM-TYF | PE DATA-FOR | RMAT KEY | WORD IME | PEDANCE-<br>OHMS |          |
|---------------|-----------|-------------|----------|----------|------------------|----------|
| GHz           | S         | MA          |          | R        | 50               |          |
| FREQ          | MagS11    | AngS11      | FREQ     | MagS11   | AngS11           | l        |
| 0.05          | 0.89207   | -2.0571     | 0.95     | 0.92087  | -36.961          |          |
| 0.10          | 0.8886    | -4.4427     | 1.00     | 0.93788  | -39.343          |          |
| 0.15          | 0.89022   | -6.3212     | 1.05     | 0.9512   | -40.134          |          |
| 0.20          | 0.96323   | -2.1393     | 1.10     | 0.93458  | -43.747          |          |
| 0.25          | 0.90566   | -12.13      | 1.15     | 0.94782  | -44.393          |          |
| 0.30          | 0.90307   | -13.52      | 1.20     | 0.96875  | -46.937          |          |
| 0.35          | 0.89318   | -15.746     | 1.25     | 0.92216  | -49.6            |          |
| 0.40          | 0.89806   | -18.056     | 1.30     | 0.93755  | -51.884          |          |
| 0.45          | 0.89565   | -19.693     | 1.35     | 0.96178  | -51.21           |          |
| 0.50          | 0.88538   | -22.246     | 1.40     | 0.94354  | -53.55           |          |
| 0.55          | 0.89699   | -24.336     | 1.45     | 0.95189  | -56.786          |          |
| 0.60          | 0.89927   | -25.948     | 1.50     | 0.97647  | -58.781          |          |
| 0.65          | 0.87797   | -28.457     | 1.55     | 0.98619  | -60.545          |          |
| 0.70          | 0.90765   | -29.735     | 1.60     | 0.95459  | -61.43           |          |
| 0.75          | 0.88526   | -31.879     | 1.65     | 0.97945  | -61.241          |          |
| 0.80          | 0.81267   | -32.681     | 1.70     | 0.98864  | -64.051          | 3        |
| 0.85          | 0.90357   | -31.522     | 1.75     | 0.97399  | -66.19           | 2000.004 |
| 0.90          | 0.92954   | -34.222     | 1.80     | 0.97216  | -63.775          | ٤        |

Figure 4. S-Parameter Data for the ADF4118 RF Input (Up to 1.8 GHz)



Figure 5. Input Sensitivity (ADF4118)



(900 MHz, 200 kHz, 20 kHz)



Figure 7. ADF4118 Integrated Phase Noise (900 MHz, 200 kHz, 35 kHz, Typical Lock Time: 200 µs)



Figure 8. ADF4118 Integrated Phase Noise (900 MHz, 200 kHz, 20 kHz, Typical Lock Time: 400 µs)



Figure 9. ADF4118 Reference Spurs (900 MHz, 200 kHz, 20 kHz)



Figure 10. ADF4118 Reference Spurs (900 MHz, 200 kHz, 35 kHz)



Figure 11. ADF4118 Phase Noise (1750 MHz, 30 kHz, 3 kHz)



Figure 12. ADF4118 Integrated Phase Noise (1750 MHz, 30 kHz, 3 kHz)



Figure 13. ADF4118 Reference Spurs (1750 MHz, 30 kHz, 3 kHz)



Figure 14. ADF4118 Phase Noise (2800 MHz, 1 MHz, 100 kHz)



Figure 15. ADF4118 Integrated Phase Noise (2800 MHz, 1 MHz, 100 kHz)



Figure 16. ADF4118 Reference Spurs (2800 MHz, 1 MHz, 100 kHz)



Figure 17. ADF4118 Phase Noise (Referred to CP Output) vs. PFD Frequency



Figure 18. ADF4118 Phase Noise vs. Temperature (900 MHz, 200 kHz, 20 kHz)



Figure 19. ADF4118 Reference Spurs vs. Temperature (900 MHz, 200 kHz, 20 kHz)



Figure 20. ADF4118 Reference Spurs (200 kHz) vs.  $V_{TUNE}$  (900 MHz, 200 kHz, 20 kHz)



Figure 21. ADF4118 Phase Noise vs. Temperature (836 MHz, 30 kHz, 3 kHz)



Figure 22. ADF4118 Reference Spurs vs. Temperature (836 MHz, 30 kHz, 3 kHz)



Figure 23. DI<sub>DD</sub> vs. Prescaler Output Frequency



Figure 24. Charge Pump Output Characteristics

### **CIRCUIT DESCRIPTION**

#### REFERENCE INPUT SECTION

The reference input stage is shown in Figure 25. SW1 and SW2 are normally closed switches; SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the REF $_{\rm IN}$  pin on power-down.



Figure 25. Reference Input Stage

#### **RF INPUT STAGE**

The RF input stage is shown in Figure 26. It is followed by a 2-stage limiting amplifier to generate the CML clock levels needed for the prescaler.



Figure 26. RF Input Stage

### PRESCALER(P/P + 1)

The dual-modulus prescaler (P/P + 1), along with the A counter and B counter, enables the large division ratio, N, to be realized (N = PB + A). The dual-modulus prescaler takes the CML clock from the RF input stage and divides it down to a manageable frequency for the CMOS A counter and CMOS B counter. The prescaler is programmable. It can be set in software to 8/9 for the ADF4116 and to 32/33 for the ADF4117 and ADF4118. It is based on a synchronous 4/5 core.

#### A COUNTER AND B COUNTER

The A CMOS counter and B CMOS counter combine with the dual-modulus prescaler to allow a wide ranging division ratio in the PLL feedback counter. The counters are specified to work when the prescaler output is 200 MHz or less.

#### **Pulse Swallow Function**

The A counter and B counter, in conjunction with the dual-modulus prescaler, make it possible to generate output frequencies that are spaced only by the reference frequency divided by R. The equation for the VCO frequency is as follows:

$$f_{VCO} = [(P \times B) + A] \times f_{REFIN} / R$$

where:

 $f_{VCO}$  is the output frequency of external voltage controlled oscillator (VCO).

*P* is the preset modulus of dual-modulus prescaler. *B* is the preset divide ratio of binary 13-bit counter (3 to 8191).

A is the preset divide ratio of binary 5-bit swallow counter (0 to 31).  $f_{REFIN}$  is the output frequency of the external reference frequency oscillator.

*R* is the preset divide ratio of binary 14-bit programmable reference counter (1 to 16,383).

#### **R COUNTER**

The 14-bit R counter allows the input reference frequency to be divided down to produce the input clock to the phase frequency detector (PFD). Division ratios from 1 to 16,383 are allowed.



Figure 27. A Counter and B Counter

# PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 28 is a simplified schematic of the PFD. The PFD includes a fixed delay element that sets the width of the antibacklash pulse. This is typically 3 ns. This pulse ensures that there is no dead zone in the PFD transfer function and gives a consistent reference spur level.



MUXOUT AND LOCK DETECT

The output multiplexer on the ADF411x family allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2, and M1 in the function latch. Figure 33 shows the full truth table. Figure 29 shows the MUXOUT section in block diagram form.



Figure 29. MUXOUT Circuit

#### **Lock Detect**

MUXOUT can be programmed for both digital lock detect and analog lock detect.

Digital lock detect is active high. It is set high when the phase error on three consecutive phase detector cycles is less than 15 ns. It stays set high until a phase error greater than 25 ns is detected on any subsequent PD cycle.

The N channel, open-drain, analog lock detect should be operated with an external pull-up resistor of 10 k $\Omega$  nominal. When lock is detected, it is high with narrow low going pulses.

### **INPUT SHIFT REGISTER**

The ADF411x family digital section includes a 21-bit input shift register, a 14-bit R counter, and an 18-bit N counter, comprising a 5-bit A counter and a 13-bit B counter. Data is clocked into the 21-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of four latches on the rising edge of LE. The destination latch is determined by the state of the two control bits (C2, C1) in the shift register. These are the two LSBs, DB1 and DB0, as shown in the timing diagram in Figure 2. The truth table for these bits is shown in Figure 34. Table 5 summarizes how the latches are programmed.

**Table 5. Programming Data Latches** 

| C  | ontrol Bits |                      |
|----|-------------|----------------------|
| C2 | C1          | Data Latch           |
| 0  | 0           | R Counter            |
| 0  | 1           | N Counter (A and B)  |
| 1  | 0           | Function Latch       |
| 1  | 1           | Initialization Latch |

### **LATCH SUMMARIES**

### REFERENCE COUNTER LATCH

| LOCK<br>DETECT<br>PRECISION |      | TE<br>MODE |      |      |      |      |      |      |      | 14-BIT R | EFEREN | CE COU | NTER, R |     |     |     |     |     | CONT<br>BI | TROL<br>TS |
|-----------------------------|------|------------|------|------|------|------|------|------|------|----------|--------|--------|---------|-----|-----|-----|-----|-----|------------|------------|
| DB20                        | DB19 | DB18       | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10     | DB9    | DB8    | DB7     | DB6 | DB5 | DB4 | DB3 | DB2 | DB1        | DB0        |
| LDP                         | T4   | Т3         | T2   | T1   | R14  | R13  | R12  | R11  | R10  | R9       | R8     | R7     | R6      | R5  | R4  | R3  | R2  | R1  | C2 (0)     | C1 (0)     |

### **AB COUNTER LATCH**

| CP GAIN |      |      |      |      |      | 13-BI | т в сои | NTER |      |      |     |     |     |     | 5-BIT | A COUN | ITER |            | CON'   | TROL<br>TS |
|---------|------|------|------|------|------|-------|---------|------|------|------|-----|-----|-----|-----|-------|--------|------|------------|--------|------------|
| DB20    | DB19 | DB18 | DB17 | DB16 | DB15 | DB14  | DB13    | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5   | DB4    | DB3  | DB2        | DB1    | DB0        |
| G1      | B13  | B12  | B11  | B10  | В9   | В8    | В7      | В6   | В5   | B4   | В3  | B2  | B1  | A5  | A4    | А3     | A2   | <b>A</b> 1 | C2 (0) | C1 (1)     |

#### **FUNCTION LATCH**

| RESERVED | POWER-<br>DOWN 2 | F    | RESERVE | D    | ,    | TIMER C | OUNTEF<br>TROL | R    | FASTLOCK<br>MODE | RESERVED | FASTLOCK<br>ENABLE | CP<br>THREE-<br>STATE | PHASE<br>DETECTOR<br>POLARITY |     | MUXOUT<br>CONTRO |     | POWER-<br>DOWN 1 | COUNTER |        | TROL<br>TS |
|----------|------------------|------|---------|------|------|---------|----------------|------|------------------|----------|--------------------|-----------------------|-------------------------------|-----|------------------|-----|------------------|---------|--------|------------|
| DB20     | DB19             | DB18 | DB17    | DB16 | DB15 | DB14    | DB13           | DB12 | DB11             | DB10     | DB9                | DB8                   | DB7                           | DB6 | DB5              | DB4 | DB3              | DB2     | DB1    | DB0        |
| х        | PD2              | х    | х       | х    | TC4  | тсз     | TC2            | TC1  | F6               | х        | F4                 | F3                    | F2                            | М3  | M2               | M1  | PD1              | F1      | C2 (1) | C1 (0)     |

### **INITIALIZATION LATCH**

| RESERVED | POWER-<br>DOWN 2 | R    | ESERVE | :D   |      | TIMER C |      | ₹    | FASTLOCK<br>MODE | RESERVED | FASTLOCK<br>ENABLE | CP<br>THREE-<br>STATE | PHASE<br>DETECTOR<br>POLARITY |     | MUXOUT |     | POWER-<br>DOWN 1 | COUNTER | CON'   | TROL<br>TS |
|----------|------------------|------|--------|------|------|---------|------|------|------------------|----------|--------------------|-----------------------|-------------------------------|-----|--------|-----|------------------|---------|--------|------------|
| DB20     | DB19             | DB18 | DB17   | DB16 | DB15 | DB14    | DB13 | DB12 | DB11             | DB10     | DB9                | DB8                   | DB7                           | DB6 | DB5    | DB4 | DB3              | DB2     | DB1    | DB0        |
| Х        | PD2              | х    | х      | х    | TC4  | TC3     | TC2  | TC1  | F6               | х        | F4                 | F3                    | F2                            | М3  | M2     | M1  | PD1              | F1      | C2 (1) | C1 (1)     |

Figure 30. ADF411x family Latch Summary

-030

### **LATCH MAPS**



Figure 31. Reference Counter Latch Map



Figure 32. A Counter/B Counter Latch Map



Figure 33. Function Latch Map



Figure 34. Initialization Latch Map

### **FUNCTION LATCH**

With C2 and C1 set to 1 and 0, respectively, the on-chip function latch is programmed. Figure 33 shows the input data format for programming the function latch.

#### **COUNTER RESET**

DB2 (F1) is the counter reset bit. When this bit is set to 1, the R counter, A counter, and B counter are reset. For normal operation, this bit should be set to 0. On power-up, the F1 bit needs to be disabled, for the N counter to resume counting in "close" alignment with the R counter. (The maximum error is one prescaler cycle.)

#### **POWER-DOWN**

DB3 (PD1) and DB19 (PD2) on the ADF411x family provide programmable power-down modes. They are enabled by the CE pin.

When the CE pin is low, the device is immediately disabled regardless of the states of PD2 and PD1.

In programmed asynchronous power-down, the device powers down immediately after latching a 1 into the PD1 bit, with the condition that PD2 is loaded with a 0.

In programmed synchronous power-down, the device power-down is gated by the charge pump to prevent unwanted frequency jumps. Once power-down is enabled by writing a 1 into the PD1 bit (on condition that a 1 is also loaded to PD2), the device goes into power-down after the first successive charge pump event.

When a power-down is activated (either synchronous or asynchronous mode including CE pin-activated power-down), the following events occur:

- All active dc current paths are removed.
- The R counter, N counter, and timeout counter are forced to their load state conditions.
- The charge pump is forced into three-state mode.
- The digital clock detect circuitry is reset.
- The RF<sub>IN</sub> input is debiased.
- The oscillator input buffer circuitry is disabled.
- The input register remains active and capable of loading and latching data.

#### **MUXOUT CONTROL**

The on-chip multiplexer is controlled by DB6 (M3), DB5 (M2), and DB4 (M1) on the ADF411x family. Figure 33 shows the truth table.

### **PHASE DETECTOR POLARITY**

DB7 (F2) of the function latch sets the phase detector polarity. When the VCO characteristics are positive, DB7 should be set to 1. When they are negative, it should be set to 0.

#### **CHARGE PUMP THREE-STATE**

The DB8 (F3) bit puts the charge pump into three-state mode when programmed to 1. It should be set to 0 for normal operation.

#### **FASTLOCK ENABLE BIT**

DB9 (F4) of the function latch is the fastlock enable bit. Fastlock is enabled only when DB9 is set to 1.

#### **FASTLOCK MODE BIT**

DB11 (F6) of the function latch is the fastlock mode bit. When fastlock is enabled, this bit determines which fastlock mode is used. If the fastlock mode bit is 0, Fastlock Mode 1 is selected; if the fastlock mode bit is 1, Fastlock Mode 2 is selected.

If fastlock is not enabled (DB9 = 0), DB11 (ADF4116) determines the state of the  $FL_0$  output.  $FL_0$  state is the same as that programmed to DB11.

#### Fastlock Mode 1

In the ADF411x family, the output level of  $FL_{\text{O}}$  is programmed to a low state, and the charge pump current is switched to the high value (1 mA).  $FL_{\text{O}}$  is used to switch a resistor in the loop filter and to ensure stability while in fastlock by altering the loop bandwidth.

The device enters fastlock by having a 1 written to the CP Gain bit in the N register. The device exits fastlock by having a 0 written to the CP Gain bit in the N register.

#### Fastlock Mode 2

In the ADF411x family, the output level of  $FL_0$  is programmed to a low state, and the charge pump current is switched to the high value (1 mA).  $FL_0$  is used to switch a resistor in the loop filter and to ensure stability while in fastlock by altering the loop bandwidth.

The device enters fastlock by having a 1 written to the CP gain bit in the N register. The device exits fastlock under the control of the timer counter. After the timeout period determined by the value in TC4 to TC1, the CP Gain bit in the N register is automatically reset to 0, and the device reverts to normal mode instead of fastlock.

#### TIMER COUNTER CONTROL

In the ADF411x family, the user has the option of switching between two charge pump current values to speed up locking to a new frequency.

When using the fastlock feature with the ADF411x family, the following should be noted:

 The user must make sure that fastlock is enabled. Set DB9 to 1. The user must also choose which fastlock mode to use.

- Fastlock Mode 2 uses the values in the timer counter to determine the timeout period before reverting to normal mode operation after fastlock. Fastlock Mode 2 is chosen by setting DB11 to 1.
- The user must also decide how long to keep the high current (1 mA) active before reverting to low current (250  $\mu$ A). This is controlled by the timer counter control bits, DB14 to DB11 (TC4 to TC1), in the function latch. The truth table is given in Figure 33.
- To program a new output frequency, program the A counter and B counter latch with new values for A and B. At the same time, set the CP Gain bit to a 1, which sets the charge pump to 1 mA for a period of time determined by TC4 to TC1. When this time is up, the charge pump current reverts to 250 μA. At the same time, the CP Gain bit in the A counter and B counter latch is reset to 0 and is ready for the next time that the user wants to change the frequency.

#### **INITIALIZATION LATCH**

When C2 and C1 are both set to 1, the initialization latch is programmed. This is essentially the same as the function latch that is programmed when  $C_2$ ,  $C_1 = 1$ , 0.

However, when the initialization latch is programmed, an additional internal reset pulse is applied to the R counter and N counter. This pulse ensures that the N counter is at a load point when the N counter data is latched and that the device begins counting in close phase alignment.

If the latch is programmed for synchronous power-down (CE pin is high; PD1 bit is high; PD2 bit is low), the internal pulse also triggers this power-down. The prescaler reference and the oscillator input buffer are unaffected by the internal reset pulse, so close phase alignment is maintained when counting resumes.

When the first N counter data is latched after initialization, the internal reset pulse is again activated. However, successive N counter loads do not trigger the internal reset pulse.

# DEVICE PROGRAMMING AFTER INITIAL POWER-UP

After initial power-up, the device can be programmed by the initialization latch method, the CE pin method, or the counter reset method.

#### **Initialization Latch Method**

- Apply V<sub>DD</sub>.
- 2. Program the initialization latch (11 in 2 LSBs of input word). Make sure that F1 bit is programmed to 0.
- 3. Do an R load (00 in 2 LSBs).

4. Do an N load (01 in 2 LSBs).

When the initialization latch is loaded, the following occurs:

- The function latch contents are loaded.
- An internal pulse resets the R, N, and timeout counters to load state conditions and also three-states the charge pump.
   Note that the prescaler band gap reference and the oscillator input buffer are unaffected by the internal reset pulse, allowing close phase alignment when counting resumes.
- Latching the first N counter data after the initialization word activates the same internal reset pulse. Successive N loads do not trigger the internal reset pulse unless there is another initialization.

#### **CE Pin Method**

- 1. Apply V<sub>DD</sub>.
- 2. Bring CE low to put the device into power-down. This is an asynchronous power-down in that it happens immediately.
- 3. Program the function latch (10).
- 4. Program the R counter latch (00).
- 5. Program the N counter latch (01).
- 6. Bring CE high to take the device out of power-down.

The R counter and N counter resume counting in close alignment.

Note that after CE goes high, a duration of 1  $\mu$ s may be required for the prescaler band gap voltage and oscillator input buffer bias to reach a steady state.

CE can be used to power up and power down the device to check for channel activity. The input register does not need to be reprogrammed each time the device is disabled and enabled, as long as it is programmed at least once after V<sub>CC</sub> is initially applied.

#### **Counter Reset Method**

- Apply V<sub>DD</sub>.
- 2. Do a function latch load (10 in 2 LSBs). As part of this, load 1 to the F1 bit. This enables the counter reset.
- 3. Do an R counter load (00 in 2 LSBs).
- 4. Do an N counter load (01 in 2 LSBs).
- 5. Do a function latch load (10 in 2 LSBs). As part of this, load 0 to the F1 bit. This disables the counter reset.

This sequence provides the same close alignment as the initialization method. It offers direct control over the internal reset. Note that counter reset holds the counters at load point and three-states the charge pump, but it does not trigger synchronous power-down. The counter reset method requires an extra function latch load compared to the initialization latch method.

# APPLICATIONS INFORMATION LOCAL OSCILLATOR FOR THE GSM BASE STATION TRANSMITTER

Figure 35 shows the ADF4117/ADF4118 being used with a VCO to produce the LO for a GSM base station transmitter.

The reference input signal is applied to the circuit at  $F_{REFIN}$  and, in this case, is terminated in 50  $\Omega.$  A typical GSM system has a 13 MHz TCXO driving the reference input without a 50  $\Omega$  termination. To have a channel spacing of 200 kHz (the GSM standard), the reference input must be divided by 65, using the on-chip reference divider of the ADF4117/ADF1118.

The charge pump output of the ADF4117/ADF1118 (Pin 2) drives the loop filter. In calculating the loop filter component values, a number of items need to be considered. In this example, the loop filter was designed so that the overall phase margin for the system is 45°. Other PLL system specifications include:

$$\begin{split} K_D &= 1 \text{ mA} \\ K_V &= 12 \text{ MHz/V} \\ Loop \text{ bandwidth} &= 20 \text{ kHz} \\ F_{REF} &= 200 \text{ kHz} \\ N &= 4500 \end{split}$$

Extra reference spur attenuation = 10 dB

All of these specifications are needed and are used to produce the loop filter component values shown in Figure 36.

The loop filter output drives the VCO, which, in turn, is fed back to the RF input of the PLL synthesizer; it also drives the RF output terminal. A T-circuit configuration provides 50  $\Omega$  matching between the VCO output, the RF output, and the RF<sub>IN</sub> terminal of the synthesizer.

In a PLL system, it is important to know when the system is in locked mode. In Figure 35, this is accomplished by using the MUXOUT signal from the synthesizer. The MUXOUT pin can be programmed to monitor various internal signals in the synthesizer. One of these is the LD or lock-detect signal.

#### **SHUTDOWN CIRCUIT**

The attached circuit in Figure 36 shows how to shut down both the ADF411x family and the accompanying VCO. The ADG702 switch goes open-circuit when a Logic 1 is applied to the IN input. The low cost switch is available in both SOT-23 and MSOP packages.

#### **DIRECT CONVERSION MODULATOR**

In some applications, a direct conversion architecture can be used in base station transmitters. Figure 37 shows the combination available from Analog Devices, Inc. to implement this solution.

The circuit diagram shows the AD9761 being used with the AD8346. The use of dual integrated DACs, such as the AD9761 with specified  $\pm 0.02$  dB and  $\pm 0.004$  dB gain and offset matching characteristics, ensures minimum error contribution (over temperature) from this portion of the signal chain.

The local oscillator is implemented by using the ADF4117/ ADF4118. In this case, the FOX801BH-130 provides the stable 13 MHz reference frequency. The system is designed for 200 kHz channel spacing and an output center frequency of 1960 MHz. The target application is a WCDMA base station transmitter. Typical phase noise performance from this LO is  $-85~\mathrm{dBc/Hz}$  at a 1 kHz offset. The LO port of the AD8346 is driven in single-ended fashion. LOIN is ac-coupled to ground with the 100 pF capacitor, and LOIP is driven through the accoupling capacitor from a 50  $\Omega$  source. An LO drive level between  $-6~\mathrm{dBm}$  and  $-12~\mathrm{dBm}$  is required. The circuit in Figure 37 gives a typical level of  $-8~\mathrm{dBm}$ .

The RF output is designed to drive a 50  $\Omega$  load, but it must be ac-coupled as shown in Figure 37. If the I and Q inputs are driven in quadrature by 2 V p-p signals, the resulting output power is approximately -10 dBm.



Figure 35. Local Oscillator for GSM Base Station



Figure 36. Local Oscillator Shutdown Circuit



Figure 37. Direct Conversion Transmitter Solution

#### **INTERFACING**

The ADF411x family has a simple SPI\*-compatible serial interface for writing to the device. CLK, DATA, and LE control the data transfer. When LE (latch enable) goes high, the 24 bits that are clocked into the input register on each rising edge of CLK are transferred to the appropriate latch. See Figure 2 for the timing diagram and Table 5 for the latch truth table.

The maximum allowable serial clock rate is 20 MHz. This means that the maximum update rate possible for the device is 833 kHz or one update every 1.2  $\mu s$ . This is more than adequate for systems that have typical lock times in hundreds of microseconds.

#### ADuC812 Interface

Figure 38 shows the interface between the ADF411x family and the ADuC812 MicroConverter\*. Since the ADuC812 is based on an 8051 core, this interface can be used with any 8051-based microcontroller. The MicroConverter is set up for SPI master mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF411x family needs a 24-bit word. This is accomplished by writing three 8-bit bytes from the MicroConverter to the device. When the third byte has been written, the LE input should be brought high to complete the transfer.



Figure 38. ADuC812 to ADF411x family Interface

On first applying power to the ADF411x family, it requires three writes (one each to the R counter latch, the N counter latch, and the initialization latch) for the output to become active.

I/O port lines on the ADuC812 are also used to control power-down (CE input) and to detect lock (MUXOUT configured as lock detect and polled by the port input).

When operating in the mode described, the maximum SCLOCK rate of the ADuC812 is 4 MHz. This means that the maximum rate at which the output frequency can be changed is 166 kHz.

#### ADSP-21xx Interface

Figure 39 shows the interface between the ADF411x family and the ADSP-21xx digital signal processor. The ADF411x family needs a 21-bit serial word for each latch write. The easiest way to accomplish this using the ADSP-21xx family is to use the autobuffered transmit mode of operation with alternate framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated.



Figure 39. ADSP-21xx to ADF411x family Interface

Set up the word length for 8 bits and use three memory locations for each 24-bit word. To program each 21-bit latch, store the three 8-bit bytes, enable the autobuffered mode, and write to the transmit register of the DSP. This last operation initiates the autobuffer transfer.

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-153AB

Figure 40. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model                          | <b>Temperature Range</b> | Package Description                               | Package Option |
|--------------------------------|--------------------------|---------------------------------------------------|----------------|
| ADF4116BRU                     | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4116BRU-REEL                | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4116BRU-REEL7               | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4116BRUZ <sup>1</sup>       | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4116BRUZ-REEL <sup>1</sup>  | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4116BRUZ-REEL7 <sup>1</sup> | -40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4117BRU                     | -40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4117BRU-REEL                | -40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4117BRU-REEL7               | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4117BRUZ <sup>1</sup>       | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4117BRUZ-RL <sup>1</sup>    | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4117BRUZ-RL7 <sup>1</sup>   | -40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118BRU                     | -40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118BRU-REEL                | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118BRU-REEL7               | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118BRUZ <sup>1</sup>       | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118BRUZ-RL <sup>1</sup>    | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118BRUZ-RL7 <sup>1</sup>   | −40°C to +85°C           | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118YRUZ <sup>1</sup>       | -40°C to +125°C          | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118YRUZ-RL <sup>1</sup>    | −40°C to +125°C          | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| ADF4118YRUZ-RL7 <sup>1</sup>   | -40°C to +125°C          | 16-Lead Thin Shrink Small Outline Package (TSSOP) | RU-16          |
| EVAL-ADF4118EBZ1 <sup>1</sup>  |                          | Evaluation Board                                  |                |
| EVAL-ADF411XEBZ1 <sup>1</sup>  |                          | Evaluation Board                                  |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

# **NOTES**

# **NOTES**