

# Fractional-N/Integer-N PLL Synthesizer

# Data Sheet **[ADF4150](http://www.analog.com/ADF4150)**

# <span id="page-0-0"></span>**FEATURES**

**Fractional-N synthesizer and integer-N synthesizer Programmable divide-by-1/-2/-4/-8/-16 output 5.0 GHz RF bandwidth 3.0 V to 3.6 V power supply 1.8 V logic compatibility** Separate charge pump supply (V<sub>P</sub>) allows extended tuning **voltage in 3 V systems Programmable dual-modulus prescaler of 4/5 or 8/9 Programmable output power level RF output mute function 3-wire serial interface Analog and digital lock detect Switched bandwidth fast-lock mode Cycle slip reduction**

# <span id="page-0-1"></span>**APPLICATIONS**

**Wireless infrastructure (W-CDMA, TD-SCDMA, WiMax, GSM, PCS, DCS, DECT) Test equipment Wireless LANs, CATV equipment Clock generation**

# <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) allows implementation of fractional-N or integer-N phase-locked loop (PLL) frequency synthesizers if used with an external voltage-controlled oscillator (VCO), loop filter, and external reference frequency.

The [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) is for use with external VCO parts and is software compatible with the [ADF4350.](http://www.analog.com/ADF4350?doc=ADF4150.pdf) The VCO frequency can be divided by 1/2/4/8/16 to allow the user to generate RF output frequencies as low as 31.25 MHz. For applications that require isolation the RF output stage can be muted. The mute function is both pin and software controllable.

Control of all the on-chip registers is through a simple 3-wire interface. The device operates with a power supply ranging from 3.0 V to 3.6 V and can be powered down when not in use.

The [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) is available in a 4 mm  $\times$  4 mm package.

<span id="page-0-3"></span>

# **FUNCTIONAL BLOCK DIAGRAM**

#### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADF4150.pdf&product=ADF4150&rev=A)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2011–2013 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)**

08226-001

R226-001

# **ADF4150**

# **TABLE OF CONTENTS**





# <span id="page-1-0"></span>**REVISION HISTORY**



# <span id="page-2-0"></span>**SPECIFICATIONS**

 $AV_{DD} = DV_{DD} = SD_{VDD} = 3.3 V \pm 10\%$ ;  $V_P = AV_{DD}$  to 5.5 V;  $AGND = DGND = 0$  V;  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. The operating temperature range is −40°C to +85°C.

## **Table 1.**



<span id="page-3-0"></span>

<span id="page-3-2"></span><span id="page-3-1"></span> $1$  AC coupling ensures AV<sub>DD</sub>/2 bias.

 $2 T_A = 25^{\circ}C$ ;  $\text{AV}_{DD} = \text{DV}_{DD} = 3.3 \text{ V}$ ; prescaler = 8/9; fREFIN = 100 MHz; fPFD = 26 MHz; fRF = 1.7422 GHz.

<sup>3</sup> Using a tuned load.

<sup>4</sup> The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log N (where N is the N divider value) and 10 log FPFD. PN<sub>SYNTH</sub> = PN<sub>TOT</sub> − 10logF<sub>PFD</sub> − 20logN.

 $^5$  The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency (F $_{\rm RF}$ ) and at a frequency offset (f) is given by PN = P<sub>1.1</sub>+10log(10 kHz/f) + 20log(F<sub>ff</sub>/1 GHz). Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL.<br><sup>6</sup> Spurious measured on EVAL-ADF4150EB1Z, using

# <span id="page-4-0"></span>**TIMING CHARACTERISTICS**

 $AV_{DD} = DV_{DD} = SD_{VDD} = 3.3 V \pm 10\%$ ;  $V_P = AV_{DD}$  to 5.5 V; AGND = DGND = 0 V; T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Operating temperature range is −40°C to +85°C.



<span id="page-4-1"></span>

Figure 2. Timing Diagram

# <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C, unless otherwise noted.

#### **Table 3.**



 $1$ GND = AGND = DGND = 0 V.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## <span id="page-5-1"></span>**TRANSISTOR COUNT**

23380 (CMOS) and 809 (bipolar)

#### <span id="page-5-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



*Figure 3. Pin Configuration*

#### **Table 4. Pin Function Descriptions**





# <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



*Figure 4. RF Input Sensitivity; RF Output Enabled; Output Divide-by-1 Selected*



*Figure 5. RF Input Sensitivity; RF Output Disabled*



*Figure 6. RF Sensitivity; RF Output Enabled (RF Dividers-by-2/-4/-8/-16 Enabled)*



*Figure 7. Integer-N Phase Noise and Spur Performance; Low Noise Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth= 50 kHz*



*Figure 8. Fractional-N Phase Noise and Spur Performance; Low Noise Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth= 15 kHz, Channel Spacing = 200 kHz. FRAC = 26, MOD = 125*



*Figure 9. Fractional-N Phase Noise and Spur Performance; Low Spur Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth= 50 kHz, Channel Spacing = 200 kHz. FRAC = 26, MOD = 125*



*Figure 10. RF Output Phase Noise RF Dividers Used; Integer-N; Low Noise Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth = 50 kHz*



*Figure 11. RF Buffer Output Fractional-N Phase Noise and Spur Performance; Low Noise Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth = 15 kHz, Channel Spacing = 200 kHz; FRAC = 1, MOD = 5; Output Divider = 1*



*Figure 12. RF Buffer Output Fractional-N Phase Noise and Spur Performance; Low Noise Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth = 15 kHz, Channel Spacing = 200 kHz; FRAC = 1, MOD = 5; Output Divider = 2*



*Figure 13. RF Buffer Output Fractional-N Phase Noise and Spur Performance; Low Noise Mode; VCOOUT = 1750 MHz, REFIN = 100 MHz, PFD = 25 MHz, Loop Filter Bandwidth = 15 kHz, Channel Spacing = 200 kHz. FRAC = 1, MOD = 5. Output divider = 4*

# <span id="page-10-0"></span>CIRCUIT DESCRIPTION **REFERENCE INPUT SECTION**

<span id="page-10-1"></span>The reference input stage is shown in [Figure 14.](#page-10-7) SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the  $REF_{IN}$  pin on power-down.



#### *Figure 14. Reference Input Stage*

### <span id="page-10-7"></span><span id="page-10-2"></span>**RF N DIVIDER**

The RF N divider allows a division ratio in the PLL feedback path. Division ratio is determined by INT, FRAC, and MOD values, which build up this divider.

# <span id="page-10-3"></span>**INT, FRAC, MOD, AND R COUNTER RELATIONSHIP**

The INT, FRAC, and MOD values, in conjunction with the R counter, make it possible to generate output frequencies that are spaced by fractions of the PFD frequency. See th[e RF](#page-20-0)  Synthesizer—A [Worked Example](#page-20-0) section for more information. The RF VCO frequency ( $RF_{OUT}$ ) equation is

$$
RF_{OUT} = f_{PFD} \times (INT + (FRAC/MOD))
$$
 (1)

where:

*RFOUT* is the output frequency of external voltage controlled oscillator (VCO).

*INT* is the preset divide ratio of the binary 16–bit counter (23 to 65535 for 4/5 prescaler, 75 to 65535 for 8/9 prescaler). *MOD* is the preset fractional modulus (2 to 4095). *FRAC* is the numerator of the fractional division (0 to MOD − 1).

$$
f_{\rm PFD} = REF_{IN} \times [(1+D)/(R \times (1+T))]
$$
 (2)

where:

*REFIN* is the reference input frequency.

D is the REF<sub>IN</sub> doubler bit.

*T* is the  $REF_{IN}$  divide-by-2 bit (0 or 1).

*R* is the preset divide ratio of the binary 10-bit programmable reference counter (1 to 1023).



## <span id="page-10-4"></span>**INT N MODE**

If the FRAC = 0 and DB8 in Register 2 (LDF) is set to 1, the synthesizer operates in integer-N mode. The DB8 in Register 2 (LDF) should be set to 1 to get integer-N digital lock detect. Additionally, lower phase noise is possible if the anti-backlash pulse width is reduced to 3 ns. This mode is not valid for fractional-N applications.

# <span id="page-10-5"></span>**R COUNTER**

The 10–bit R counter allows the input reference frequency (REF<sub>IN</sub>) to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 1023 are allowed.

### <span id="page-10-6"></span>**PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP**

The phase frequency detector (PFD) takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. [Figure 16](#page-10-8) is a simplified schematic of the phase frequency detector. The PFD includes a programmable delay element that sets the width of the antibacklash pulse, which can be either 6 ns (default, for fractional-N applications) or 3 ns (for integer-N mode). This pulse ensures there is no dead zone in the PFD transfer function, and gives a consistent reference spur level.



<span id="page-10-8"></span>*Figure 16. PFD Simplified Schematic*

# <span id="page-11-0"></span>**MUXOUT AND LOCK DETECT**

The output multiplexer on th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) allows the user to access various internal points on the chip. The state of MUXOUT is controlled by M3, M2, and M1 (for details, see [Figure 22\)](#page-14-0)[. Figure 17](#page-11-4) shows the MUXOUT section in block diagram form.



### <span id="page-11-4"></span><span id="page-11-1"></span>**INPUT SHIFT REGISTERS**

The [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) digital section includes a 10-bit RF R counter, a 16-bit RF N counter, a 12-bit FRAC counter, and a 12-bit modulus counter. Data is clocked into the 32-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of six latches on the rising edge of LE. The destination latch is determined by the state of the three control bits (C3, C2, and C1) in the shift register. These are the 3 LSBs, DB2, DB1, and DB0, as shown in [Figure 2.](#page-4-1) The truth table for these bits is shown in [Table 5.](#page-11-5) [Figure 19](#page-12-1) shows a summary of how the latches are programmed.

<span id="page-11-5"></span>![](_page_11_Picture_414.jpeg)

![](_page_11_Picture_415.jpeg)

### <span id="page-11-2"></span>**PROGRAM MODES**

[Figure 20](#page-13-0) throug[h Figure 25](#page-16-0) show how the program modes are to be set up in th[e ADF4150.](http://www.analog.com/ADF4150?doc=ADF4150.pdf)

A number of settings in th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) are double buffered. These include the modulus value, phase value, R counter value, reference doubler, reference divide-by-2, and current setting. This means that two events have to occur before the part uses a new value of any of the double-buffered settings. First, the new value is latched into the device by writing to the appropriate register. Second, a new write must be performed on Register R0. For example, any time the modulus value is updated, Register R0 must be written to, thus ensuring the modulus value is loaded correctly. Divider select in Register 4 (R4) is also double buffered, but only if DB13 of Register 2 (R2) is high.

# <span id="page-11-3"></span>**OUTPUT STAGE**

The RF<sub>OUT</sub>+ and RF<sub>OUT</sub>− pins of th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) are connected to the collectors of an NPN differential pair driven by buffered outputs of the VCO, as shown in [Figure 18.](#page-11-6) To allow the user to optimize the power dissipation vs. the output power requirements, the tail current of the differential pair is programmable by Bit D2 and Bit D1 in Register 4 (R4). Four current levels may be set. These levels give output power levels of −4 dBm, −1 dBm, +2 dBm, and +5 dBm, respectively, using a 50  $\Omega$  resistor to  $AV<sub>DD</sub>$  and ac coupling into a 50  $\Omega$  load. Alternatively, both outputs can be combined in a 1 + 1:1 transformer or a 180° microstrip coupler (see the [Output Matching](#page-26-0) section). If the outputs are used individually, the optimum output stage consists of a shunt inductor to AVDD.

Another feature of the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) is that the supply current to the RF output stage can be shut down until the part achieves lock as measured by the digital lock detect circuitry. This is enabled by the mute-till-lock detect (MTLD) bit in Register 4 (R4).

<span id="page-11-6"></span>![](_page_11_Figure_15.jpeg)

# <span id="page-12-0"></span>REGISTER MAPS

![](_page_12_Picture_1071.jpeg)

#### **REGISTER 1**

![](_page_12_Picture_1072.jpeg)

![](_page_12_Picture_1073.jpeg)

![](_page_12_Picture_1074.jpeg)

![](_page_12_Picture_1075.jpeg)

![](_page_12_Picture_1076.jpeg)

<span id="page-12-1"></span>**1 DBR = DOUBLE BUFFERED REGISTER—BUFFERED BY THE WRITE TO REGISTER 0. 2 DBB = DOUBLE BUFFERED BITS—BUFFERED BY THE WRITE TO REGISTER 0, IF AND ONLY IF DB13 OF REGISTER 2 IS HIGH.**

*Figure 19. Register Summary*

**REGISTER 3**

**REGISTER 4**

**REGISTER 5**

08226-015 08226-015

![](_page_13_Figure_2.jpeg)

![](_page_13_Figure_3.jpeg)

*Figure 20. Register 0 (R0)*

<span id="page-13-1"></span><span id="page-13-0"></span>![](_page_13_Figure_5.jpeg)

*Figure 21. Register 1 (R1)*

# Data Sheet **ADF4150**

08226-018 08226-018

![](_page_14_Figure_2.jpeg)

<span id="page-14-0"></span>*Figure 22. Register 2 (R2)*

ADF4150 Data Sheet

![](_page_15_Figure_2.jpeg)

<span id="page-15-1"></span><span id="page-15-0"></span>![](_page_15_Figure_3.jpeg)

*Figure 24. Register 4 (R4)*

08226-021 08226-021

<span id="page-16-0"></span>![](_page_16_Picture_228.jpeg)

# <span id="page-17-0"></span>**REGISTER 0**

### *Control Bits*

With Bits[C3:C1] set to 0, 0, 0, Register 0 is programmed. [Figure 20](#page-13-0) shows the input data format for programming this register.

# *16-Bit Integer Value (INT)*

These 16 bits set the INT value, which determines the integer part of the feedback division factor. They are used in Equation 1 (see th[e INT, FRAC, MOD, and R Counter Relationship](#page-10-3) section). All integer values from 23 to 65,535 are allowed for 4/5 prescaler. For 8/9 prescaler, the minimum integer value is 75.

## *12-Bit Fractional Value(FRAC)*

The 12 FRAC bits set the numerator of the fraction that is input to the Σ-Δ modulator. This, along with INT, specifies the new frequency channel that the synthesizer locks to, as shown in the [RF Synthesizer—A Worked Example](#page-20-0) section. FRAC values from 0 to MOD − 1 cover channels over a frequency range equal to the PFD reference frequency.

### <span id="page-17-1"></span>**REGISTER 1**

## *Control Bits*

With Bits[C3:C1] set to 0, 0, 1, Register 1 is programmed. [Figure 21](#page-13-1) shows the input data format for programming this register.

#### *Prescaler Value*

The dual modulus prescaler  $(P/P + 1)$ , along with the INT, FRAC, and MOD counters, determines the overall division ratio from the VCO output to the PFD input.

Operating at CML levels, it takes the clock from the VCO output and divides it down for the counters. It is based on a synchronous 4/5 core. When set to 4/5, the maximum RF frequency allowed is 3 GHz. Therefore, when operating the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) above 3 GHz, this must be set to 8/9. The prescaler limits the INT value, where:

 $P = 4/5$ ,  $N_{MIN} = 23$  $P = 8/9$ ,  $N_{MIN} = 75$ 

In th[e ADF4150,](http://www.analog.com/ADF4150?doc=ADF4150.pdf) P1 in Register 1 sets the prescaler values.

## *12-Bit Phase Value (Phase)*

These bits control what is loaded as the phase word. The word must be less than the MOD value programmed in Register 1. The word is used to program the RF output phase from 0° to 360° with a resolution of 360°/MOD. See the Phase Resync section for more information. In most applications, the phase relationship between the RF signal and the reference is not important. In such applications, the PHASE value can be used to optimize the fractional and subfractional spur levels. See the [Spur Consistency and Fractional Spur Optimization](#page-23-0) section for more information.

If neither the PHASE resync nor the spurious optimization functions are being used, it is recommended that the PHASE word be set to 1.

### *12-Bit Modulus Value (MOD)*

This programmable register sets the fractional modulus. This is the ratio of the PFD frequency to the channel step resolution on the RF output. See the [RF Synthesizer—A Worked Example](#page-20-0) section for more information.

### <span id="page-17-2"></span>**REGISTER 2**

#### *Control Bits*

With Bits[C3:C1] set to 0, 1, 0, Register 2 is programmed. [Figure 22](#page-14-0) shows the input data format for programming this register.

#### <span id="page-17-3"></span>*Low Noise and Spur Modes*

The noise modes on th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) are controlled by DB30 and DB29 in Register 2 (se[e Figure 22\)](#page-14-0). The noise modes allow the user to optimize a design either for improved spurious performance or for improved phase noise performance.

When the lowest spur setting is chosen, dither is enabled. This randomizes the fractional quantization noise so it resembles white noise rather than spurious noise. As a result, the part is optimized for improved spurious performance. This operation would normally be used when the PLL closed-loop bandwidth is wide, for fast-locking applications. (Wide loop bandwidth is seen as a loop bandwidth greater than 1/10 of the RF<sub>OUT</sub> channel step resolution (fRES)). A wide loop filter does not attenuate the spurs to the same level as a narrow loop bandwidth.

For best noise performance, use the lowest noise setting option. As well as disabling the dither, it also ensures that the charge pump is operating in an optimum region for noise performance. This setting is extremely useful where a narrow loop filter bandwidth is available. The synthesizer ensures extremely low noise and the filter attenuates the spurs. The typical performance characteristics give the user an idea of the trade-off in a typical W-CDMA setup for the different noise and spur settings.

# *MUXOUT*

The on-chip multiplexer is controlled by Bits[DB28:DB26] (see [Figure 22\)](#page-14-0).

### *Reference Doubler*

Setting DB25 to 0 feeds the  $REF_{IN}$  signal directly to the 10-bit R counter, disabling the doubler. Setting this bit to 1 multiplies the REF<sub>IN</sub> frequency by a factor of 2 before feeding into the 10-bit R counter. When the doubler is disabled, the  $\text{REF}_{\text{IN}}$ falling edge is the active edge at the PFD input to the fractional synthesizer. When the doubler is enabled, both the rising and falling edges of  $REF_{IN}$  become active edges at the PFD input.

When the doubler is enabled and the lowest spur mode is chosen, the in-band phase noise performance is sensitive to the REF<sub>IN</sub> duty cycle. The phase noise degradation can be as much as 5 dB for the REF<sub>IN</sub> duty cycles outside a 45% to 55% range. The phase noise is insensitive to the  $REF_{IN}$  duty cycle in the lowest noise mode. The phase noise is insensitive to the REF<sub>IN</sub> duty cycle when the doubler is disabled.

The maximum allowable  $REF_{IN}$  frequency when the doubler is enabled is 30 MHz.

### *RDIV2*

Setting the DB24 bit to 1 inserts a divide-by-2 toggle flip-flop between the R counter and PFD, which extends the maximum REF<sub>IN</sub> input rate. This function allows a 50% duty cycle signal to appear at the PFD input, which is necessary for cycle slip reduction.

#### *10-Bit R Counter*

The 10-bit R counter allows the input reference frequency  $(REF_{IN})$  to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 1023 are allowed.

## *Double Buffer*

DB13 enables or disables double buffering of Bits[DB22:DB20] in Register 4. The [Divider Select](#page-19-4) section explains how double buffering works.

## *Current Setting*

Bits[DB12:DB9] set the charge pump current setting. This should be set to the charge pump current that the loop filter is designed with (se[e Figure 22\)](#page-14-0).

## *LDF*

Setting DB8 to 1 enables integer-N digital lock detect, when the FRAC part of the divider is zero; setting DB8 to 0 enables fractional-N digital lock detect.

# *Lock Detect Precision (LDP)*

When DB7 is set to 0, the fractional-N digital lock detect is activated. In this case after setting DB7 to 0, 40 consecutive PFD cycles of 10 ns must occur before digital lock detect is set. When DB7 is programmed to 1, 40 consecutive reference cycles of 6 ns must occur before digital lock detect goes high. Setting DB8 to 1 causes the activation of the integer-N digital lock detect. In this case, after setting DB7 to 0, 5 consecutive cycles of 10 ns must occur before digital lock detect is set. When DB7 is set to 1, five consecutive cycles of 6 ns must occur.

## *Phase Detector Polarity*

DB6 sets the phase detector polarity. When a passive loop filter, or noninverting active loop filter is used, set this bit to 1. If an active filter with an inverting characteristic is used, this bit should be set to 0.

### *Power-Down (PD)*

DB5 provides the programmable power-down mode. Setting this bit to 1 performs a power-down. Setting this bit to 0 returns the synthesizer to normal operation. When in software power-down mode, the part retains all information in its registers. Only if the supply voltages are removed are the register contents lost.

When a power-down is activated, the following events occur:

- The synthesizer counters are forced to their load state conditions.
- The charge pump is forced into three-state mode.
- The digital lock detect circuitry is reset.
- The RF<sub>OUT</sub> buffers are disabled.
- The input register remains active and capable of loading and latching data.

## *Charge Pump (CP) Three-State*

DB4 puts the charge pump into three-state mode when programmed to 1. It should be set to 0 for normal operation.

#### *Counter Reset*

DB3 is the R counter and N counter reset bit for the [ADF4150.](http://www.analog.com/ADF4150?doc=ADF4150.pdf) When this bit is 1, the RF synthesizer N counter and R counter are held in reset. For normal operation, this bit should be set to 0.

# <span id="page-19-0"></span>**REGISTER 3**

#### *Control Bits*

With Bits[C3:C1] set to 0, 1, 1, Register 3 is programmed. [Figure 23](#page-15-0) shows the input data format for programming this register.

#### *Antibacklash Pulse Width*

Setting DB22 to 0 sets the PFD antibacklash pulse width to 6 ns. This is the recommended mode for fractional-N use. By setting this bit to 1, the 3 ns pulse width is used and results in a phase noise and spur improvement in integer-N operation. For fractional-N mode it is not recommended to use this smaller setting.

#### *Charge Cancellation Mode Pulse Width*

Setting DB21 to 1 enables charge pump charge cancellation. This has the effect of reducing PFD spurs in integer-N mode. In fractional-N mode, this bit should not be used and the relevant result in a phase noise and spur improvement. For fractional-N mode, it is not recommended to use this smaller setting.

### *Cycle Slip Reduction (CSR) Enable*

Setting DB18 to 1 enables cycle slip reduction. This is a method for improving lock times. Note that the signal at the phase frequency detector (PFD) must have a 50% duty cycle for cycle slip reduction to work. The charge pump current setting must also be set to a minimum. See the [Cycle Slip Reduction for Faster](#page-21-0)  [Lock Times](#page-21-0) section for more information.

#### *Clock Divider Mode*

Bits[DB16:DB15] must be set to 1, 0 to activate PHASE resync or 0, 1 to activate fast lock. Setting Bits[DB16:DB15] to 0, 0 disables the clock divider. See [Figure 23.](#page-15-0)

#### *12-Bit Clock Divider Value*

The 12-bit clock divider value sets the timeout counter for activation of PHASE resync. See the [Phase Re](#page-23-1)sync section for more information. It also sets the timeout counter for fast lock. See the [Fast Lock Timer and Register Sequences](#page-21-2) section for more information.

# <span id="page-19-1"></span>**REGISTER 4**

#### *Control Bits*

With Bits[C3: C1] set to 1, 0, 0, Register 4 is programmed. [Figure 24](#page-15-1) shows the input data format for programming this register.

#### *Feedback Select*

DB23 selects the feedback from VCO output to the N-counter. When this bit is set to 1, the signal is taken from the VCO directly. When this bit is set to 0, it is taken from the output of the output dividers. The dividers enable covering of the wide frequency band (137.5 MHz to 4.4 GHz). When the divider is enabled and the feedback signal is taken from the output, the RF output signals of two separately configured PLLs are in phase. This is useful in some applications where the positive interference of signals is required to increase the power.

#### <span id="page-19-4"></span>*Divider Select*

Bits[DB22:DB20] select the value of the output divider (see [Figure 24\)](#page-15-1).

#### *Mute-Till-Lock Detect*

If DB10 is set to 1, the supply current to the RF output stage is shut down until the part achieves lock as measured by the digital lock detect circuitry.

#### *RF Output Enable*

DB5 enables or disables primary RF output, depending on the chosen value.

#### *Output Power*

DB4 and DB3 set the value of the primary RF output power level (se[e Figure 24\)](#page-15-1).

#### <span id="page-19-2"></span>**REGISTER 5**

#### *Control Bits*

With Bits[C3:C1] set to 1, 0, 1, Register 5 is programmed. [Figure 25](#page-16-0) shows the input data form for programming this register.

#### *Lock Detect PIN Operation*

Bits[DB23:DB22] set the operation of the lock detect pin (see [Figure 25\)](#page-16-0).

#### <span id="page-19-3"></span>**INITIALIZATION SEQUENCE**

The following sequence of registers is the correct sequence for initial power up of the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) after the correct application of voltages to the supply pins:

- Register 5
- Register 4
- Register 3
- Register 2
- Register 1
- Register 0

### <span id="page-20-0"></span>**RF SYNTHESIZER—A WORKED EXAMPLE**

The following is an example how to program th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) synthesizer:

$$
RF_{OUT} = [INT + (FRAC/MOD)] \times [f_{PFD}]/RF\,Divider
$$
 (3)

where:

*RFOUT* is the RF frequency output.

*INT* is the integer division factor.

*FRAC* is the fractionality.

*MOD* is the modulus.

*RF Divider* is the output divider that divides down the VCO frequency.

 $f_{\text{PFD}} = REF_{\text{IN}} \times [(1 + D)/(R \times (1 + T))]$  (4)

where:

*REFIN* is the reference frequency input. *D* is the RF REF<sub>IN</sub> doubler bit. *T* is the reference divide-by-2 bit (0 or 1). *R* is the RF reference division factor.

For example, in a UMTS system, where 2112.6 MHz RF frequency output ( $RF_{OUT}$ ) is required, a 10 MHz reference frequency input ( $REF_{IN}$ ) is available, and a 200 kHz channel resolution ( $f_{RESOUT}$ ) is required, on the RF output. A 2.1 GHz VCO would be suitable, but a 4.2 GHz VCO would also be suitable. In the second case, the RF divider of 2 should be used (VCO frequency =  $4225.2$  MHz,  $RF_{OUT}$  = VCO frequency/ $RF$ divider = 4225.2 MHz/2 = 2112.6 MHz).

It is also important where the loop is closed. In this example, the loop is closed as depicted i[n Figure 26](#page-20-4) (from the out divider).

![](_page_20_Figure_16.jpeg)

![](_page_20_Figure_17.jpeg)

<span id="page-20-4"></span>A channel resolution (fRESOUT) of 200 kHz is required at the output of the RF divider. Therefore, channel resolution at the output of the VCO ( $f_{RES}$ ) is to be twice the  $f_{RESOUT}$ , that is, 400 kHz.

$$
MOD = REF_{IN}/f_{RES}
$$

$$
MOD = 10 MHz/400 kHz = 25
$$

From Equation 4

$$
f_{PFD} = [10 \text{ MHz} \times (1+0)/1] = 10 \text{ MHz}
$$
 (5)

$$
2112.6 \text{ MHz} = 10 \text{ MHz} \times (INT + FRAC/25)/2 \tag{6}
$$

where:

*INT* = 422 *FRAC* = 13

### <span id="page-20-1"></span>**MODULUS**

The choice of modulus (MOD) depends on the reference signal ( $REF_{IN}$ ) available and the channel resolution ( $f_{RES}$ ) required at the RF output. For example, a GSM system with 13 MHz  $\text{REF}_{\text{IN}}$ sets the modulus to 65. This means the RF output resolution ( $f_{RES}$ ) is the 200 kHz (13 MHz/65) necessary for GSM. With dither off, the fractional spur interval depends on the modulus values chosen (see [Table 6\)](#page-22-3).

#### <span id="page-20-2"></span>**REFERENCE DOUBLER AND REFERENCE DIVIDER**

The reference doubler on-chip allows the input reference signal to be doubled. This is useful for increasing the PFD comparison frequency. Making the PFD frequency higher improves the noise performance of the system. Doubling the PFD frequency usually improves noise performance by 3 dB. It is important to note that the PFD cannot operate above 32 MHz due to a limitation in the speed of the  $\Sigma$ - $\Delta$  circuit of the N-divider.

The reference divide-by-2 divides the reference signal by 2, resulting in a 50% duty cycle PFD frequency. This is necessary for the correct operation of the cycle slip reduction (CSR) function. See the [Cycle Slip Reduction for Faster Lock Times](#page-21-0) section for more information.

### <span id="page-20-3"></span>**12-BIT PROGRAMMABLE MODULUS**

Unlike most other fractional-N PLLs, th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) allows the user to program the modulus over a 12-bit range. This means the user can set up the part in many different configurations for the application, when combined with the reference doubler and the 10-bit R counter.

For example, consider an application that requires 1.75 GHz RF and 200 kHz channel step resolution. The system has a 13 MHz reference signal.

One possible setup is feeding the 13 MHz directly to the PFD and programming the modulus to divide by 65. This results in the required 200 kHz resolution.

Another possible setup is using the reference doubler to create 26 MHz from the 13 MHz input signal. The 26 MHz is then fed into the PFD programming the modulus to divide by 130. This also results in 200 kHz resolution and offers superior phase noise performance over the previous setup.

The programmable modulus is also very useful for multistandard applications. If a dual-mode phone requires PDC and GSM 1800 standards, the programmable modulus is a great benefit. PDC requires 25 kHz channel step resolution, whereas GSM 1800 requires 200 kHz channel step resolution.

A 13 MHz reference signal can be fed directly to the PFD, and the modulus can be programmed to 520 when in PDC mode  $(13 \text{ MHz}/520 = 25 \text{ kHz}).$ 

The modulus needs to be reprogrammed to 65 for GSM 1800 operation (13 MHz/65 = 200 kHz).

It is important that the PFD frequency remain constant (13 MHz). This allows the user to design one loop filter for both setups without running into stability issues. It is important to remember that the ratio of the RF frequency to the PFD frequency principally affects the loop filter design, not the actual channel spacing.

# <span id="page-21-0"></span>**CYCLE SLIP REDUCTION FOR FASTER LOCK TIMES**

As outlined in the [Low Noise and Spur Mode](#page-17-3) section, the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) contains a number of features that allow optimization for noise performance. However, in fast locking applications, the loop bandwidth generally needs to be wide, and therefore, the filter does not provide much attenuation of the spurs. If the cycle slip reduction feature is enabled, the narrow loop bandwidth is maintained for spur attenuation but faster lock times are still possible.

### *Cycle Slips*

Cycle slips occur in integer-N/fractional-N synthesizers when the loop bandwidth is narrow compared to the PFD frequency. The phase error at the PFD inputs accumulates too fast for the PLL to correct, and the charge pump temporarily pumps in the wrong direction. This slows down the lock time dramatically. The [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) contains a cycle slip reduction feature that extends the linear range of the PFD, allowing faster lock times without modifications to the loop filter circuitry.

When the circuitry detects that a cycle slip is about to occur, it turns on an extra charge pump current cell. This outputs a constant current to the loop filter, or removes a constant current from the loop filter (depending on whether the VCO tuning voltage needs to increase or decrease to acquire the new frequency). The effect is that the linear range of the PFD is increased. Loop stability is maintained because the current is constant and is not a pulsed current.

If the phase error increases again to a point where another cycle slip is likely, th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) turns on another charge pump cell. This continues until the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) detects the VCO frequency has gone past the desired frequency. The extra charge pump cells are turned off one by one until all the extra charge pump cells have been disabled and the frequency is settled with the original loop filter bandwidth.

Up to seven extra charge pump cells can be turned on. In most applications, it is enough to eliminate cycle slips altogether, giving much faster lock times.

Setting Bit DB18 in Register 3 to 1 enables cycle slip reduction. Note that the PFD requires a 45% to 55% duty cycle for CSR to operate correctly.

# <span id="page-21-1"></span>**SPURIOUS OPTIMIZATION AND FAST LOCK**

Narrow loop bandwidths can filter unwanted spurious signals, but these usually have a long lock time. A wider loop bandwidth achieves faster lock times, but a wider loop bandwidth may lead to increased spurious signals inside the loop bandwidth.

The fast lock feature can achieve the same fast lock time as the wider bandwidth, but with the advantage of a narrow final loop bandwidth to keep spurs low.

# <span id="page-21-2"></span>**FAST LOCK TIMER AND REGISTER SEQUENCES**

If the fast lock mode is used, a timer value is to be loaded into the PLL to determine the duration of the wide bandwidth mode.

When Bits[DB16:DB15] in Register 3 are set to 0, 1 (fast lock enable), the timer value is loaded by the 12-bit clock divider value. The following sequence must be programmed to use fast lock:

- 1. Initialization sequence (see the Initialization Sequence section); occurs only once after powering up the part.
- 2. Load Register 3 by setting Bits[DB16:DB15] to 0, 1 and the chosen fast lock timer value [DB14:DB3]. Note that the duration the PLL remains in wide bandwidth is equal to the fast lock timer/fPFD.

# <span id="page-22-0"></span>**FAST LOCK—AN EXAMPLE**

If a PLL has a reference frequency of 13 MHz, fPFD of 13 MHz and a required lock time of 50 µs, the PLL is set to wide bandwidth for 40 µs. This example assumes a modulus of 65 for channel spacing of 200 kHz.

If the time period set for the wide bandwidth is  $40 \mu s$ , then

*Fast Lock Timer Value* = *Time In Wide Bandwidth*  $\times$  *f<sub>PFD</sub>*/*MOD* 

*Fast Lock Timer Value* = 40 µs × 13 MHz/65 = 8

Therefore, 8 must be loaded into the clock divider value in Register 3 in Step 1 of the sequence described in the [Fast Lock](#page-21-2)  [Timer and Register Sequences](#page-21-2) section.

## <span id="page-22-1"></span>**FAST LOCK—LOOP FILTER TOPOLOGY**

To use fast lock mode, the damping resistor in the loop filter is reduced to ¼ of its value while in wide bandwidth mode. To achieve the wider loop filter bandwidth, the charge pump current increases by a factor of 16. To maintain loop stability, the damping resistor must be reduced a factor of ¼. To enable fast lock, the SW pin is shorted to the GND pin by settings Bits[DB16:DB15] in Register 3 to 0, 1. The following two topologies are available:

- The damping resistor (R1) is divided into two values (R1 and R1A) that have a ratio of 1:3 (see [Figure 27\)](#page-22-4).
- An extra resistor (R1A) is connected directly from SW, as shown i[n Figure 28.](#page-22-5) The extra resistor is calculated such that the parallel combination of an extra resistor and the damping resistor (R1) is reduced to ¼ of the original value of R1 (see [Figure 28\)](#page-22-5).

![](_page_22_Figure_12.jpeg)

<span id="page-22-4"></span>*Figure 27. Fast Lock Loop Filter Topology—Topology 1*

![](_page_22_Figure_14.jpeg)

<span id="page-22-5"></span>*Figure 28. Fast Lock Loop Filter Topology—Topology 2*

### <span id="page-22-2"></span>**SPUR MECHANISMS**

This section describes the three different spur mechanisms that arise with a fractional-N synthesizer and how to minimize them in th[e ADF4150.](http://www.analog.com/ADF4150?doc=ADF4150.pdf)

#### *Fractional Spurs*

The fractional interpolator in the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) is a third-order Σ-Δ modulator (SDM) with a modulus (MOD) that is programmable to any integer value from 2 to 4095. In low spur mode (dither enabled), the minimum allowable value of MOD is 50. The SDM is clocked at the PFD reference rate  $(f_{\text{PPD}})$  that allows PLL output frequencies to be synthesized at a channel step resolution of f<sub>PFD</sub>/MOD.

In low noise mode (dither off), the quantization noise from the Σ-Δ modulator appears as fractional spurs. The interval between spurs is f<sub>PFD</sub>/L, where L is the repeat length of the code sequence in the digital  $\Sigma$ - $\Delta$  modulator. For the third-order modulator used in th[e ADF4150,](http://www.analog.com/ADF4150?doc=ADF4150.pdf) the repeat length depends on the value of MOD, as listed in Table 6.

#### <span id="page-22-3"></span>**Table 6. Fractional Spurs with Dither Off**

![](_page_22_Picture_447.jpeg)

In low spur mode (dither on), the repeat length is extended to 221 cycles, regardless of the value of MOD, which makes the quantization error spectrum look like broadband noise. This may degrade the in-band phase noise at the PLL output by as much as 10 dB. For lowest noise, dither off is a better choice, particularly when the final loop bandwidth is low enough to attenuate even the lowest frequency fractional spur.

#### *Integer Boundary Spurs*

Another mechanism for fractional spur creation is the interactions between the RF VCO frequency and the reference frequency. When these frequencies are not integer related (the point of a fractional-N synthesizer) spur sidebands appear on the VCO output spectrum at an offset frequency that corresponds to the beat note or difference frequency between an integer multiple of the reference and the VCO frequency. These spurs are attenuated by the loop filter and are more noticeable on channels close to integer multiples of the reference where the difference frequency can be inside the loop bandwidth, therefore the name integer boundary spurs.

## *Reference Spurs*

Reference spurs are generally not a problem in fractional-N synthesizers because the reference offset is far outside the loop bandwidth. However, any reference feedthrough mechanism that bypasses the loop can cause a problem. Feedthrough of low levels of on-chip reference switching noise, through the  $RF_{IN}$ pin back to the VCO, can result in reference spur levels as high as −90 dBc. PCB layout needs to ensure adequate isolation between VCO traces and the input reference to avoid a possible feedthrough path on the board.

## <span id="page-23-0"></span>**SPUR CONSISTENCY AND FRACTIONAL SPUR OPTIMIZATION**

With dither off, the fractional spur pattern due to the quantization noise of the SDM also depends on the particular phase word with which the modulator is seeded.

The phase word can be varied to optimize the fractional and subfractional spur levels on any particular frequency. Thus, a look-up table of phase values corresponding to each frequency can be constructed for use when programming the [ADF4150.](http://www.analog.com/ADF4150?doc=ADF4150.pdf)

If a look-up table is not used, keep the phase word at a constant value to ensure consistent spur levels on any particular frequency.

# <span id="page-23-1"></span>**PHASE RESYNC**

The output of a fractional-N PLL can settle to any one of the MOD phase offsets with respect to the input reference, where MOD is the fractional modulus. The phase resync feature in the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) produces a consistent output phase offset with respect to the input reference. This is necessary in applications where the output phase and frequency are important, such as digital beam forming. See the [Phase Programmability](#page-23-2) section for how to program a specific RF output phase when using phase resync.

Phase resync is enabled by setting Bit DB16, Bit DB15 in Register 3 to 1, 0. When PHASE resync is enabled, an internal timer generates sync signals at intervals of t<sub>SYNC</sub> given by the following formula:

 $t_{\text{SYNC}} = \text{CLK\_DIV\_VALUE} \times \text{MOD} \times t_{\text{PFD}}$ 

where:

 $t_{\text{PFD}}$  is the PFD reference period.

*CLK\_DIV\_VALUE* is the decimal value programmed in Bits[DB14:DB3] of Register 3 and can be any integer in the range of 1 to 4095.

*MOD* is the modulus value programmed in Bits[DB14:DB3] of Register 1 (R1).

When a new frequency is programmed, the second sync pulse after the LE rising edge is used to resynchronize the output phase to the reference. The t<sub>SYNC</sub> time is to be programmed to a value that is at least as long as the worst-case lock time. This guarantees that the PHASE resync occurs after the last cycle slip in the PLL settling transient.

In the example shown i[n Figure 29,](#page-23-3) the PFD reference is 25 MHz and MOD is 125 for a 200 kHz channel spacing. t<sub>SYNC</sub> is set to 400 µs by programming CLK\_DIV\_VALUE to 80.

![](_page_23_Figure_18.jpeg)

#### <span id="page-23-3"></span><span id="page-23-2"></span>*Phase Programmability*

The phase word in Register 1 controls the RF output phase. As this word is swept from 0 to MOD, the RF output phase sweeps over a 360° range in steps of 360°/MOD.

# <span id="page-24-0"></span>APPLICATIONS INFORMATION **DIRECT CONVERSION MODULATOR**

<span id="page-24-1"></span>Direct conversion architectures are increasingly being used to implement base station transmitters[. Figure 30](#page-24-2) shows how Analog Devices, Inc., parts can be used to implement such a system.

The circuit block diagram shows the [AD9788](http://www.analog.com/AD9788?doc=ADF4150.pdf) TxDAC® being used with the [ADL5375.](http://www.analog.com/ADL5375?doc=ADF4150.pdf) The use of dual integrated DACs, such as the [AD9788](http://www.analog.com/AD9788?doc=ADF4150.pdf) with its specified ±0.02 dB and ±0.004 dB gain and offset matching characteristics, ensures minimum error contribution (over temperature) from this portion of the signal chain.

The local oscillator (LO) is implemented using th[e ADF4150.](http://www.analog.com/ADF4150?doc=ADF4150.pdf)  The low-pass filter was designed using ADIsimPLL™ for a channel spacing of 200 kHz and a closed-loop bandwidth of 35 kHz.

The LO ports of the [ADL5375](http://www.analog.com/ADL5375?doc=ADF4150.pdf) can be driven differentially from the RF<sub>OUT</sub>+ and RF<sub>OUT</sub>− outputs of th[e ADF4150.](http://www.analog.com/ADF4150?doc=ADF4150.pdf) This gives better performance than a single-ended LO driver and eliminates the use of a balun to convert from a single-ended LO input to the more desirable differential LO inputs for the [ADL5375.](http://www.analog.com/ADL5375?doc=ADF4150.pdf) The typical rms phase noise (100 Hz to 5 MHz) of the LO in this configuration is 0.61°rms.

The [ADL5375](http://www.analog.com/ADL5375?doc=ADF4150.pdf) accepts LO drive levels from −10 dBm to 0 dBm. The optimum LO power can be software programmed on the [ADF4150,](http://www.analog.com/ADF4150?doc=ADF4150.pdf) which allows levels from −4 dBm to +5 dBm from each output.

The RF output is designed to drive a 50  $\Omega$  load but must be ac-coupled, as shown i[n Figure 30.](#page-24-2) If the I and Q inputs are driven in quadrature by 2 V p-p signals, the resulting output power from the modulator is approximately 2 dBm.

![](_page_24_Figure_9.jpeg)

<span id="page-24-2"></span>*Figure 30. Direct Conversion Modulator*

18226-026 08226-026

# <span id="page-25-0"></span>**INTERFACING**

The [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) has a simple SPI-compatible serial interface for writing to the device. CLK, DATA, and LE control the data transfer. When LE goes high, the 32 bits that have been clocked into the appropriate register on each rising edge of CLK are transferred to the appropriate latch. Se[e Figure 2](#page-4-1) for the timing diagram and [Table 5](#page-11-5) for the register address table.

#### *[ADuC812](http://www.analog.com/ADuC812?doc=ADF4150.pdf) Interface*

[Figure 31](#page-25-2) shows the interface between th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) and the [ADuC812](http://www.analog.com/ADuC812?doc=ADF4150.pdf) MicroConverter®. Because th[e ADuC812](http://www.analog.com/ADuC812?doc=ADF4150.pdf) is based on an 8051 core, this interface can be used with any 8051-based microcontroller. The MicroConverter is set up for SPI master mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) needs a 32-bit word, which is accomplished by writing four 8-bit bytes from the MicroConverter to the device. When the fourth byte has been written, the LE input should be brought high to complete the transfer.

![](_page_25_Figure_6.jpeg)

![](_page_25_Figure_7.jpeg)

08226-027

<span id="page-25-2"></span>I/O port lines on the [ADuC812](http://www.analog.com/ADuC812?doc=ADF4150.pdf) are also used to control powerdown (CE input) and detect lock (MUXOUT configured as lock detect and polled by the port input). When operating in the described mode, the maximum SCLOCK rate of the [ADuC812](http://www.analog.com/ADuC812?doc=ADF4150.pdf) is 4 MHz. This means that the maximum rate at which the output frequency can be changed is 125 kHz.

## *[ADSP-21xx](http://www.analog.com/ADSP-21?doc=ADF4150.pdf) Interface*

[Figure 32](#page-25-3) shows the interface between the [ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) and a [ADSP-21xx](http://www.analog.com/ADSP-21?doc=ADF4150.pdf) digital signal processor. Th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) needs a 32-bit serial word for each latch write. The easiest way to accomplish this using the [ADSP-21xx](http://www.analog.com/ADSP-21?doc=ADF4150.pdf) family is to use the autobuffered transmit mode of operation with alternate framing. This provides a means for transmitting an entire block of serial data before an interrupt is generated.

![](_page_25_Figure_11.jpeg)

*Figure 32[. ADSP-21xx](http://www.analog.com/ADSP-21?doc=ADF4150.pdf) t[o ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) Interface*

<span id="page-25-3"></span>Set up the word length for 8 bits and use four memory locations for each 32-bit word. To program each 32-bit latch, store the 8-bit bytes, enable the autobuffered mode, and write to the transmit register of the DSP. This last operation initiates the autobuffer transfer.

# <span id="page-25-1"></span>**PCB DESIGN GUIDELINES FOR CHIP SCALE PACKAGE**

The lands on the chip scale package (CP-24-7) are rectangular. The PCB pad for these is to be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land is to be centered on the pad. This ensures the solder joint size is maximized. The bottom of the chip scale package has a central thermal pad.

The thermal pad on the PCB is to be at least as large as the exposed pad. On the PCB, there is to be a minimum clearance of 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided.

Thermal vias can be used on the PCB thermal pad to improve the thermal performance of the package. If vias are used, they are to be incorporated in the thermal pad at 1.2 mm pitch grid. The via diameter is to be between 0.3 mm and 0.33 mm, and the via barrel is to be plated with one ounce copper to plug the via.

# <span id="page-26-0"></span>**OUTPUT MATCHING**

There are a number of ways to match the output of th[e ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) for optimum operation; the most basic is to use a 50  $\Omega$  resistor to AV<sub>DD</sub>. A dc bypass capacitor of 100 pF is connected in series as shown in [Figure 33.](#page-26-1) Because the resistor is not frequency dependent, this provides a good broadband match. The output power in this circuit into a 50  $\Omega$  load typically gives values chosen by Bits[DB4:DB3] in Register 4 (R4).

![](_page_26_Figure_4.jpeg)

<span id="page-26-1"></span>A better solution is to use a shunt inductor (acting as an RF choke) to AV<sub>DD</sub>. This gives a better match and, therefore, more output power.

Experiments indicate that the circuit shown in [Figure 34](#page-26-2) provides an excellent match to 50  $\Omega$  for the W-CDMA UMTS Band 1 (2110 MHz to 2170 MHz). The maximum output power in that case is about 7 dBm. Both single-ended architectures can be examined using the EVAL[-ADF4150E](http://www.analog.com/ADF4150?doc=ADF4150.pdf)B1Z evaluation board.

![](_page_26_Figure_7.jpeg)

*Figure 34. Optimu[m ADF4150](http://www.analog.com/ADF4150?doc=ADF4150.pdf) Output Stage*

<span id="page-26-2"></span>If differential outputs are not needed, the unused output can be terminated or combined with both outputs using a balun.