

# 2.5 Ω Quad SPST Switches in Chip Scale Package

## ADG781/ADG782/ADG783

#### **FEATURES**

1.8 V to 5.5 V Single Supply Low On Resistance (2.5  $\Omega$  Typ) Low On-Resistance Flatness (0.5  $\Omega$ ) -3 dB Bandwidth > 200 MHz Rail-to-Rail Operation 20-Lead 4 mm × 4 mm Chip Scale Package Fast Switching Times  $t_{ON} = 16$  ns  $t_{OFF} = 10$  ns Typical Power Consumption (< 0.01  $\mu$ W) TTL/CMOS Compatible For Functionally Equivalent Devices in 16-Lead TSSOP and SOIC Packages, See ADG711/ADG712/ADG713

#### **APPLICATIONS**

Battery Powered Systems Communication Systems Sample Hold Systems Audio Signal Routing Video Switching Mechanical Reed Relay Replacement

#### **GENERAL DESCRIPTION**

The ADG781, ADG782, and ADG783 are monolithic CMOS devices containing four independently selectable switches. These switches are designed on an advanced submicron process that provides low power dissipation and high switching speed, low on resistance, low leakage currents and high bandwidth.

They are designed to operate from a single 1.8 V to 5.5 V supply, making them ideal for use in battery powered instruments and with the new generation of DACs and ADCs from Analog Devices. Fast switching times and high bandwidth make the part suitable for video signal switching.

The ADG781, ADG782, and ADG783 contain four independent single-pole/single throw (SPST) switches. The ADG781 and ADG782 differ only in that the digital control logic is inverted. The ADG781 switches are turned on with a logic low on the appropriate control input, while a logic high is required to turn on the switches of the ADG782. The ADG783 contains two switches whose digital control logic is similar to the ADG781, while the logic is inverted on the other two switches.

Each switch conducts equally well in both directions when ON. The ADG783 exhibits break-before-make switching action.

The ADG781/ADG782/ADG783 are available in 20-lead chip scale packages.

### REV.C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

### FUNCTIONAL BLOCK DIAGRAMS



#### **PRODUCT HIGHLIGHTS**

- 1. 20-Lead 4 mm  $\times$  4 mm Chip Scale Package (CSP).
- 2. 1.8 V to 5.5 V Single Supply Operation. The ADG781, ADG782, and ADG783 offer high performance and are fully specified and guaranteed with 3 V and 5 V supply rails.
- 3. Very Low  $R_{ON}$  (4.5  $\Omega$  max at 5 V, 8  $\Omega$  max at 3 V). At supply voltage of 1.8 V,  $R_{ON}$  is typically 35  $\Omega$  over the temperature range.
- 4. Low On-Resistance Flatness.
- 5. -3 dB Bandwidth >200 MHz.
- 6. Low Power Dissipation. CMOS construction ensures low power dissipation.
- 7. Fast t<sub>ON</sub>/t<sub>OFF.</sub>
- 8. Break-Before-Make Switching. This prevents channel shorting when the switches are configured as a multiplexer (ADG783 only).

# 

|                                                         | B Version  |                 |                  |                                                                                                                           |  |
|---------------------------------------------------------|------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------|--|
| -                                                       | -40°C to   |                 |                  |                                                                                                                           |  |
| Parameter                                               | +25°C      | +85°C           | Unit             | Test Conditions/Comments                                                                                                  |  |
| ANALOG SWITCH                                           |            |                 |                  |                                                                                                                           |  |
| Analog Signal Range                                     |            | 0 V to $V_{DD}$ | V                |                                                                                                                           |  |
| On Resistance (R <sub>ON</sub> )                        | 2.5        |                 | Ω typ            | $V_{S} = 0 V$ to $V_{DD}$ , $I_{S} = -10 mA$ ;                                                                            |  |
|                                                         | 4          | 4.5             | $\Omega$ max     | Test Circuit 1                                                                                                            |  |
| On-Resistance Match Between                             |            | 0.05            | Ω typ            | $V_{S} = 0 V$ to $V_{DD}$ , $I_{S} = -10 mA$                                                                              |  |
| Channels ( $\Delta R_{ON}$ )                            |            | 0.4             | $\Omega$ max     |                                                                                                                           |  |
| On-Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.5        |                 | Ω typ            | $V_{S} = 0 V$ to $V_{DD}$ , $I_{S} = -10 mA$                                                                              |  |
|                                                         |            | 1.0             | $\Omega$ max     |                                                                                                                           |  |
| LEAKAGE CURRENTS                                        |            |                 |                  | $V_{DD} = 5.5 V;$                                                                                                         |  |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | ±0.01      |                 | nA typ           | $V_{\rm S} = 4.5 \text{ V}/1 \text{ V}, V_{\rm D} = 1 \text{ V}/4.5 \text{ V};$                                           |  |
|                                                         | $\pm 0.1$  | $\pm 0.2$       | nA max           | Test Circuit 2                                                                                                            |  |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | ±0.01      |                 | nA typ           | $V_{\rm S} = 4.5 \text{ V/1 V}, V_{\rm D} = 1 \text{ V/4.5 V};$                                                           |  |
| Diamierr Deanage D (err)                                | $\pm 0.1$  | $\pm 0.2$       | nA max           | Test Circuit 2                                                                                                            |  |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | $\pm 0.01$ |                 | nA typ           | $V_{\rm S} = V_{\rm D} = 1$ V, or 4.5 V;                                                                                  |  |
|                                                         | $\pm 0.1$  | $\pm 0.2$       | nA max           | Test Circuit 3                                                                                                            |  |
| DIGITAL INPUTS                                          |            |                 |                  |                                                                                                                           |  |
| Input High Voltage, V <sub>INH</sub>                    |            | 2.4             | V min            |                                                                                                                           |  |
| Input Low Voltage, V <sub>INL</sub>                     |            | 0.8             | V max            |                                                                                                                           |  |
| Input Low Voltage, VINL                                 |            | 0.0             | v max            |                                                                                                                           |  |
| I <sub>INL</sub> or I <sub>INH</sub>                    | 0.005      |                 | μA typ           | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                                           |  |
| INL OF INH                                              | 0.005      | $\pm 0.1$       | μA max           | VIN - VINL OF VINH                                                                                                        |  |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |            |                 |                  |                                                                                                                           |  |
|                                                         | 11         |                 | no trin          | P = 300 O C = 35 pE                                                                                                       |  |
| t <sub>ON</sub>                                         | 11         | 16              | ns typ           | $R_L = 300 \Omega$ , $C_L = 35 pF$ ,<br>$V_S = 3 V$ ; Test Circuit 4                                                      |  |
| +                                                       | 6          | 10              | ns max           | $R_{\rm L} = 300 \ \Omega$ , $C_{\rm L} = 35 \ pF$ ,                                                                      |  |
| t <sub>OFF</sub>                                        | 6          | 10              | ns typ           | $V_{\rm S} = 3 \text{ V}; \text{ Test Circuit 4}$                                                                         |  |
| Break-Before-Make Time Delay, $t_D$                     | 6          | 10              | ns max<br>ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ,                                                                                      |  |
| (ADG783 Only)                                           | 0          | 1               | ns min           | $V_{S1} = V_{S2} = 3 V$ ; Test Circuit 5                                                                                  |  |
| Charge Injection                                        | 3          | 1               |                  | $V_{S1} = V_{S2} = 5 V$ , rest circuit 5<br>$V_S = 2 V$ ; $R_S = 0 \Omega$ , $C_L = 1 nF$ ;                               |  |
| Charge injection                                        | 5          |                 | pC typ           | $V_S = 2 V$ , $K_S = 0.22$ , $C_L = 1 m^2$ ,<br>Test Circuit 6                                                            |  |
| Off Isolation                                           | -58        |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$                                                                           |  |
| On isolation                                            | -78        |                 | dB typ<br>dB typ | $R_L = 50 \Omega_2, C_L = 5 \text{ pF}, f = 10 \text{ MHz};$<br>$R_L = 50 \Omega, C_L = 5 \text{ pF}, f = 1 \text{ MHz};$ |  |
|                                                         | -70        |                 | ub typ           | $R_L = 50.22$ , $C_L = 5.012$ , $T = 1.0012$ ,<br>Test Circuit 7                                                          |  |
| Channel-to-Channel Crosstalk                            | -90        |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ ;                                                                         |  |
| Chamiler to Chamiler Crosstark                          | 50         |                 | dD typ           | Test Circuit 8                                                                                                            |  |
| Bandwidth –3 dB                                         | 200        |                 | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit 9                                                                         |  |
| C <sub>S</sub> (OFF)                                    | 10         |                 | pF typ           | f = 1 MHz                                                                                                                 |  |
| C <sub>D</sub> (OFF)                                    | 10         |                 | pF typ           | f = 1 MHz                                                                                                                 |  |
| $C_D, C_S(ON)$                                          | 22         |                 | pF typ           | f = 1 MHz                                                                                                                 |  |
| POWER REQUIREMENTS                                      |            |                 |                  | V <sub>DD</sub> = 5.5 V                                                                                                   |  |
| I <sub>DD</sub>                                         | 0.001      |                 | μA typ           | Digital Inputs = $0 \text{ V}$ or 5.5 V                                                                                   |  |
|                                                         |            | 1.0             | µA max           |                                                                                                                           |  |

NOTES

 $^1Temperature$  ranges are as follows: B Version: –40  $^\circ C$  to +85  $^\circ C.$ 

<sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

# $\label{eq:specifications} SPECIFICATIONS^{1} \quad (v_{DD} = 3 \ V \ \pm 10\%, \ \text{GND} = 0 \ V. \ \text{All specifications} \ -40^{\circ}\text{C to} \ +85^{\circ}\text{C unless otherwise noted.})$

|                                                         | <b>B</b> Version        |                        |                  |                                                                                                                      |
|---------------------------------------------------------|-------------------------|------------------------|------------------|----------------------------------------------------------------------------------------------------------------------|
| Parameter                                               | +25°C                   | -40°C to<br>+85°C      | Unit             | Test Conditions/Comments                                                                                             |
| ANALOG SWITCH                                           |                         |                        |                  |                                                                                                                      |
| Analog Signal Range                                     |                         | 0 V to V <sub>DD</sub> | V                |                                                                                                                      |
| On Resistance $(R_{ON})$                                | 5                       | 5.5                    | ν<br>Ω typ       | $V_{S} = 0 V$ to $V_{DD}$ , $I_{S} = -10 mA$ ;                                                                       |
| On Resistance (R <sub>0N</sub> )                        |                         | 10                     | $\Omega \max$    | Test Circuit 1                                                                                                       |
| On-Resistance Match Between                             | 0.1                     | 10                     | $\Omega$ typ     | $V_{\rm S} = 0$ V to $V_{\rm DD}$ , $I_{\rm S} = -10$ mA                                                             |
| Channels ( $\Delta R_{ON}$ )                            |                         | 0.5                    | $\Omega$ max     |                                                                                                                      |
| On-Resistance Flatness $(R_{FLAT(ON)})$                 |                         | 2.5                    | Ωtyp             | $V_{\rm S} = 0$ V to $V_{\rm DD}$ , $I_{\rm S} = -10$ mA                                                             |
| LEAKAGE CURRENTS                                        |                         |                        |                  | $V_{DD} = 3.3 V;$                                                                                                    |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | ±0.01                   |                        | nA typ           | $V_{\rm DD} = 3.5 \text{ V};$<br>$V_{\rm S} = 3 \text{ V}/1 \text{ V}, \text{ V}_{\rm D} = 1 \text{ V}/3 \text{ V};$ |
| boulce off Leakage is (011)                             | $\pm 0.01$<br>$\pm 0.1$ | $\pm 0.2$              | nA max           | Test Circuit 2                                                                                                       |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | $\pm 0.01$              | _0.2                   | nA typ           | $V_{\rm S} = 3 \text{ V/1 V}, V_{\rm D} = 1 \text{ V/3 V};$                                                          |
| 21mm 011 2000 go 10 (011)                               | $\pm 0.1$               | $\pm 0.2$              | nA max           | Test Circuit 2                                                                                                       |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.01                   |                        | nA typ           | $V_{\rm S} = V_{\rm D} = 1$ V, or 3 V;                                                                               |
|                                                         | $\pm 0.1$               | $\pm 0.2$              | nA max           | Test Circuit 3                                                                                                       |
| DIGITAL INPUTS                                          |                         |                        |                  |                                                                                                                      |
| Input High Voltage, V <sub>INH</sub>                    |                         | 2.0                    | V min            |                                                                                                                      |
| Input Low Voltage, V <sub>INL</sub>                     |                         | 0.8                    | V max            |                                                                                                                      |
| Input Current                                           |                         |                        |                  |                                                                                                                      |
| I <sub>INL</sub> or I <sub>INH</sub>                    | 0.005                   |                        | μA typ           | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                                      |
|                                                         |                         | $\pm 0.1$              | μA max           |                                                                                                                      |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |                         |                        |                  |                                                                                                                      |
| t <sub>ON</sub>                                         | 13                      |                        | ns typ           | $R_L = 300 \Omega, C_L = 35 pF,$                                                                                     |
|                                                         |                         | 20                     | ns max           | $V_{\rm S}$ = 2 V; Test Circuit 4                                                                                    |
| t <sub>OFF</sub>                                        | 7                       |                        | ns typ           | $R_L = 300 \Omega, C_L = 35 pF,$                                                                                     |
|                                                         |                         | 12                     | ns max           | $V_{\rm S}$ = 2 V; Test Circuit 4                                                                                    |
| Break-Before-Make Time Delay, t <sub>D</sub>            | 7                       |                        | ns typ           | $R_L = 300 \Omega, C_L = 35 pF,$                                                                                     |
| (ADG783 Only)                                           |                         | 1                      | ns min           | $V_{S1} = V_{S2} = 2 V$ ; Test Circuit 5                                                                             |
| Charge Injection                                        | 3                       |                        | pC typ           | $V_S = 1.5 V$ ; $R_S = 0 \Omega$ , $C_L = 1 nF$ ;<br>Test Circuit 6                                                  |
| Off Isolation                                           | -58                     |                        | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$                                                                      |
|                                                         | -78                     |                        | dB typ           | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$                                                                            |
|                                                         |                         |                        |                  | Test Circuit 7                                                                                                       |
| Channel-to-Channel Crosstalk                            | -90                     |                        | dB typ           | $R_L = 50 \Omega, C_L = 5 pF, f = 10 MHz;$                                                                           |
| Pandwidth 2 dP                                          | 200                     |                        | MUztum           | Test Circuit 8<br>P = 50 Q C = 5 pE: Toot Circuit 0                                                                  |
| Bandwidth $-3$ dB                                       | 200                     |                        | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit 9                                                                    |
| C <sub>s</sub> (OFF)<br>C <sub>d</sub> (OFF)            | 10 10                   |                        | pF typ<br>pF typ | f = 1 MHz<br>f = 1 MHz                                                                                               |
| $C_D (OFF)$<br>$C_D, C_S (ON)$                          | 22                      |                        | pF typ<br>pF typ | f = 1  MHz                                                                                                           |
|                                                         |                         |                        | Pr typ           |                                                                                                                      |
| POWER REQUIREMENTS                                      | 0.001                   |                        |                  | $V_{DD} = 3.3 V$                                                                                                     |
| I <sub>DD</sub>                                         | 0.001                   | 1.0                    | μA typ           | Digital Inputs = 0 V or 3.3 V                                                                                        |
|                                                         |                         | 1.0                    | μA max           |                                                                                                                      |

NOTES

 $^1Temperature ranges are as follows: B Version: <math display="inline">-40^\circ C$  to  $+85^\circ C.$ 

<sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

 $(T_A = 25^{\circ}C \text{ unless otherwise noted.})$ 

| Lead Temperature, Soldering (10 sec) | 300°C |
|--------------------------------------|-------|
| IR Reflow (<20 sec)                  | 235°C |

#### NOTES

<sup>2</sup>Overvoltages at IN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

#### Table I. Truth Table (ADG781/ADG782)

| ADG781 In | ADG782 In | Switch Condition |
|-----------|-----------|------------------|
| 0         | 1         | ON               |
| 1         | 0         | OFF              |

#### Table II. Truth Table (ADG783)

| Logic | Switch 1, 4 | Switch 2, 3 |
|-------|-------------|-------------|
| 0     | OFF<br>ON   | ON<br>OFF   |
| 1     | UN          | ULL         |



1. NC = NO CONNECT. 2. EXPOSED PAD TIED TO SUBSTRATE, GND.

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG781/ADG782/ADG783 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



<sup>&</sup>lt;sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

| V <sub>DD</sub>       | Most positive power supply potential.                                                                                                                     |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                   | Ground (0 V) reference.                                                                                                                                   |
| S                     | Source terminal. May be an input or output.                                                                                                               |
| D                     | Drain terminal. May be an input or output.                                                                                                                |
| IN                    | Logic control input.                                                                                                                                      |
| R <sub>ON</sub>       | Ohmic resistance between D and S.                                                                                                                         |
| $\Delta R_{\rm ON}$   | On-resistance match between any two channels (i.e., $R_{ON}$ max and $R_{ON}$ min).                                                                       |
| R <sub>FLAT(ON)</sub> | Flatness is defined as the difference between<br>the maximum and minimum value of on<br>resistance as measured over the specified<br>analog signal range. |
| I <sub>S</sub> (OFF)  | Source leakage current with the switch "OFF."                                                                                                             |
| I <sub>D</sub> (OFF)  | Drain leakage current with the switch "OFF."                                                                                                              |
| $I_D, I_S (ON)$       | Channel leakage current with the switch "ON."                                                                                                             |
| $V_{D}(V_{S})$        | Analog voltage on terminals D, S.                                                                                                                         |
| C <sub>S</sub> (OFF)  | "OFF" switch source capacitance.                                                                                                                          |
| C <sub>D</sub> (OFF)  | "OFF" switch drain capacitance.                                                                                                                           |

### TERMINOLOGY

### **Typical Performance Characteristics**



TPC 1. On Resistance as a Function of  $V_D$  ( $V_S$ )



TPC 2. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures  $V_{DD} = 3 V$ 

| $C_D, C_S (ON)$     | "ON" switch capacitance.                                                                                                     |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| t <sub>ON</sub>     | Delay between applying the digital control input and the output switching on.                                                |
| t <sub>OFF</sub>    | Delay between applying the digital control input and the output switching off.                                               |
| t <sub>D</sub>      | "OFF" time or "ON" time measured                                                                                             |
|                     | between the 90% points of both switches,<br>when switching from one address state to<br>another (ADG783 only).               |
| Crosstalk           | A measure of unwanted signal that is coupled<br>through from one channel to another as a<br>result of parasitic capacitance. |
| Off Isolation       | A measure of unwanted signal coupling through an "OFF" switch.                                                               |
| Charge<br>Injection | A measure of the glitch impulse transferred<br>from the digital input to the analog output<br>during switching.              |
| On Response         | The frequency response of the "ON" switch.                                                                                   |
| On Loss             | The loss due to the on resistance of the switch.                                                                             |
| On Response         | during switching.<br>The frequency response of the "ON" switch.                                                              |



TPC 3. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures  $V_{DD} = 5 V$ 



TPC 4. Supply Current vs. Input Switching Frequency



TPC 5. Off Isolation vs. Frequency



TPC 6. Crosstalk vs. Frequency



TPC 7. On Response vs. Frequency





#### **APPLICATIONS**

Figure 1 illustrates a photodetector circuit with programmable gain. An AD820 is used as the output operational amplifier. With the resistor values shown in the circuit, and using different combinations of the switches, gain in the range of 2 to 16 can be achieved.





REV.C

### **Test Circuits**





Test Circuit 3. On Leakage



Test Circuit 4. Switching Times



Test Circuit 5. Break-Before-Make Time Delay, t<sub>D</sub>









Test Circuit 7. Off Isolation





Test Circuit 8. Channel-to-Channel Crosstalk

