

# High Voltage Input Protection Device

# Data Sheet **[ADM1270](www.analog.com/ADM1270?doc=ADM1270.pdf)**

### <span id="page-0-0"></span>**FEATURES**

**Controls supply voltages from 4 V to 60 V Gate drive for low voltage drop reverse supply protection Gate drive for P-channel FETs Inrush current limiting control Adjustable current limit Foldback current limiting Automatic retry or latch-off on current fault Programmable current-limit timer for safe operating area (SOA) Power-good and fault outputs Analog undervoltage (UV) and overvoltage (OV) protection 16-lead, 3 mm × 3 mm LFCSP 16-lead QSOP** 

### <span id="page-0-1"></span>**APPLICATIONS**

**Industrial modules Battery-powered/portable instrumentation**

### <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) is a current-limiting controller that provides inrush current limiting and overcurrent protection for modular or battery-powered systems. When circuit boards are inserted into a live backplane, discharged supply bypass capacitors draw large transient currents from the backplane power bus as they charge. These transient currents can cause permanent damage to connector pins, as well as dips on the backplane supply that can reset other boards in the system.

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) is designed to control the inrush current, when powering on the system, via an external P-channel field effect transistor (FET).

To protect the system from a reverse polarity input supply, there is a provision made to control an additional external P-channel FET. This feature prevents reverse current flow in case of a reverse polarity connection, which can damage the load or the [ADM1270.](http://www.analog.com/ADM1270?doc=ADM1270.pdf)

Th[e ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) is available in a 3 mm  $\times$  3 mm, 16-lead LFCSP and a 16-lead QSOP.

#### **SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM**

<span id="page-0-3"></span>

*Figure 1.* 

#### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADM1270.pdf&product=ADM1270&rev=A)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2014–2016 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)**

## **TABLE OF CONTENTS**



### <span id="page-1-0"></span>**REVISION HISTORY**

 $4/16$ —Rev. 0 to Rev. A Change to Setting the Current Limit (ISET) Section................. 17

12/14-Revision 0: Initial Version

<span id="page-1-1"></span>

## **SPECIFICATIONS**

 $V_{CC}/V_{\text{SENSE+}} = 4 \text{ V}$  to 60 V,  $V_{\text{SENSE}} = (V_{\text{SENSE+}} - V_{\text{SENSE-}}) = 0 \text{ V}$ ,  $T_A = -40^{\circ}\text{C}$  to +125°C, unless otherwise noted.



# ADM1270 Data Sheet



### <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 2.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### <span id="page-4-1"></span>**THERMAL CHARACTERISTICS**

θJA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

### **Table 3. Thermal Resistance**



### <span id="page-4-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<span id="page-5-0"></span>

*Figure 2. 16-Lead LFCSP Pin Configuration*

**Table 4. 16-Lead LFCSP Pin Function Descriptions**





 $1 N/A$  = not applicable.



Figure 3. 16-Lead QSOP Pin Configuration





## <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



*Figure 4. VVCAP vs. Junction Temperature (TJ), Different Loads*







*Figure 6. VVCAP vs. Input Voltage (VIN), Different Loads*



*Figure 7. Supply Current (ICC) vs. Junction Temperature (TJ), Different Loads*



*Figure 8. Supply Current (I<sub>CC</sub>) vs. Load Current (I<sub>LOAD</sub>)* 



*Figure 9. Supply Current (Icc) vs. Supply Voltage (Vcc), Different Loads* 

12259-014

2259-01

12259-015



*Figure 15. Reference Select Threshold Voltage (VISETRSTH) vs. Temperature, VIN = 4 V*



*Figure 16.Reference Select Threshold Voltage (VISETRSTH) vs. ISET Voltage (VISET), Different Temperatures* 











*Figure 19. POR Timer Off Current (I<sub>POR</sub>) vs. Input Voltage (V<sub>IN</sub>)*, *Different Temperatures* 



*Figure 20. POR Timer Off Current (IPOR) vs. Temperature, Different Input Voltages*



## ADM1270 Data Sheet







*Figure 29. OC Input Current vs. Temperature, Different Sense Voltages (VSENSE)*



Figure 30. OC Input Current vs. Sense Voltage (V<sub>SENSE</sub>), Different Temperatures



*Figure 31. OC TIMER Threshold vs. Temperature, Different Input Voltages* 



*Figure 32. OC TIMER\_OFF Threshold vs. Temperature, Different Input Voltages*

## <span id="page-13-0"></span>TYPICAL APPLICATION CIRCUIT

<span id="page-13-1"></span>

### <span id="page-14-0"></span>THEORY OF OPERATION

When circuit boards are inserted into a live backplane, discharged supply bypass capacitors draw large transient currents from the backplane power bus as they charge. These transient currents can cause permanent damage to connector pins, as well as voltage dips on the backplane supply that can reset other boards in the system.

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) is designed to control the inrush current when powering on the system, allowing a board to be inserted safely into a live backplane by protecting it from excess currents.

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) is a current-limiting controller that provides inrush current limiting and overcurrent protection for modular or battery-powered systems. The voltage developed across a sense resistor in the power path is measured with a current sense amplifier via the VCC/SENSE+ and SENSE− pins. A default limit of 50 mV is set, but this limit can be adjusted, if required, using a resistor divider network from the VCAP pin to the ISET pin.

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) limits the current through the sense resistor by controlling the gate voltage of an external P-channel FET in the power path, via the GATE pin. The sense voltage and, therefore, the load current is maintained below the preset maximum. The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) protects the external FET by limiting the time that the FET remains on while the current is at its maximum value. This current-limit time is set by the choice of capacitors

connected to the TIMER pin and the TIMER\_OFF pin. This current-limit time helps to maintain the FET in its SOA.

In addition to the timer function, there is a foldback pin (FLB) that is used to provide additional FET protection. The current limit is linearly reduced by the voltage on the FLB pin, so that for large drain to source voltage ( $V_{DS}$ ) voltage drops, the actual current limit used by the device is lower, again helping to ensure the FET is kept within its SOA.

A minimum voltage clamp ensures that even if the FLB voltage is 0 V, the current is never reduced to zero, which otherwise prevents the device from powering up.

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) features OV and UV protection, programmed using external resistor dividers on the UV and OV pins.

A PWRGD signal can be used to indicate when the output supply is greater than a voltage programmed using an external resistor divider on the FB\_PG pin.

To protect the system from a reverse polarity input supply, there is a provision made to control an additional external P-channel FET with the RPFG pin. This feature allows for a low on-resistance, low voltage drop FET to be used in place of a diode to perform the same function, thus saving power losses and improving overall efficiency. The reverse voltage protection FET prevents negative input voltages that can damage the load or th[e ADM1270.](http://www.analog.com/ADM1270?doc=ADM1270.pdf)

12259-034



*Figure 34. Simplified Functional Block Diagram*

<span id="page-15-0"></span>A supply voltage from 4 V to 60 V is required to power the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) via the VCC/SENSE+ pin. The VCC/SENSE+ pin provides the majority of the bias current for the device; the remainder of the current needed to control the gate drive and to best regulate the gate to source voltage  $(V_{GS})$  is supplied by the SENSE− pin.

### <span id="page-15-1"></span>**CURRENT SENSE INPUTS**

The load current is monitored by measuring the voltage drop across an external current sense resistor, R<sub>SENSE</sub> (see [Figure 35\)](#page-15-4). An internal current sense amplifier provides a gain of 40 to the voltage drop detected across R<sub>SENSE</sub>. The result is compared to an internal reference and is used by the hot swap control logic to detect an overcurrent condition.



*Figure 35. Hot Swap Current Sense Amplifier*

### <span id="page-15-4"></span><span id="page-15-2"></span>**CURRENT-LIMIT REFERENCE**

The current-limit reference voltage determines the load current at which th[e ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) limits the current during an overcurrent event. This reference voltage is compared to the amplified current sense voltage to determine when the current-limit threshold is reached.

An internal current-limit reference selector block continuously compares the ISET and FLB voltages to determine which voltage is the lowest at any given time; the lowest voltage is used as the current-limit reference. This behavior ensures that the programmed current limit, ISET, is used in normal operation, and that the foldback feature reduces the current limit when required during startup and/or fault conditions.



*Figure 36. Current-Limit Reference Selection*

The FLB voltage varies during different modes of operation and, therefore, is clamped to a minimum level of 200 mV. This behavior prevents zero current flow due to the current limit being set too low. [Figure 37](#page-15-5) provides an example of how the FLB and ISET voltages interact during startup as the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) turns on the FET and charges the load capacitance. Depending on how the foldback feature is configured, the transition point varies to ensure that the FET operates within the correct limits.



*Figure 37. Interaction of Foldback (FLB) and ISET Current Limits*

### <span id="page-15-5"></span><span id="page-15-3"></span>**SETTING THE CURRENT LIMIT (ISET)**

The maximum current limit is partially determined by selecting a sense resistor to match the current sense voltage limit on the controller for the desired load current. However, as currents become larger, the sense resistor value decreases for a given current sense voltage. Choosing an appropriate current sense resistor can be difficult due to the limited selection of low value resistors. The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) provides an adjustable current sense voltage limit to handle this issue. The device allows the user to program the required current sense voltage limit from 12.5 mV to 62.5 mV.

12259-035

The default value is 50 mV and is achieved by connecting the ISET pin directly to the VCAP pin. This circuit configuration configures the device to use an internal 2 V reference, which results in 50 mV at the sense inputs (se[e Figure 38\)](#page-16-2).



*Figure 38. Fixed 50 mV Current Sense Limit* 

<span id="page-16-2"></span>To program the sense voltage from 12.5 mV to 62.5 mV, an external resistor divider sets the reference voltage on the ISET pin (see [Figure 39\)](#page-16-3).



*Figure 39. Adjustable 12.5 mV to 62.5 mV Current Sense Limit*

<span id="page-16-3"></span>The VCAP pin has a 3.6 V internally generated voltage that can set a voltage at the ISET pin. Assuming that VISET equals the voltage on the ISET pin, select the resistor divider values to set the ISET voltage as follows:

 $V_{ISET} = V_{SENSE} \times 40$ 

where  $V_{\text{SENSE}}$  is the current sense voltage limit.

The VCAP rail also can be used as the pull-up supply for setting other pins. To guarantee that VCAP meets its accuracy specifications, do not apply a load to the VCAP pin greater than 100 µA.

### <span id="page-16-0"></span>**FOLDBACK**

Foldback is a method to actively reduce the current limit as the voltage drop across the FET increases. This technique keeps the power dissipation in the FET at a minimum during power-up, overcurrent, or short-circuit events. It also reduces the need to oversize the FET to accommodate worst-case conditions, resulting in board size and cost savings.

Assuming that the supply voltage remains constant and within tolerance, th[e ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) detects the voltage drop across the FET by sensing output voltage through a resistor divider. The device, therefore, relies on the principle that the drain of the FET is at the maximum expected supply voltage, and that the magnitude of the output voltage is relative to that of the V<sub>DS</sub> of the FET. Using a resistor divider from the output voltage to the FLB pin, the relationship from  $V_{\text{OUT}}$ , and thus  $V_{\text{DS}}$ , to  $V_{\text{FLB}}$  can be derived.

Design the resistor divider to result in a voltage equal to  $V_{\rm ISET}/2$ when V<sub>OUT</sub> falls below the desired level. This voltage must be well below the working tolerance of the supply rail. As  $V<sub>OUT</sub>$ continues to drop, the current-limit reference follows  $V_{FLB}$ because it is now the lowest voltage input to the current-limit reference selector block, resulting in a reduction of the current limit and, therefore, the regulated load current. To prevent the current from decreasing to zero, a clamp activates when  $V_{FLB}$ reaches 200 mV. The current limit cannot drop below this level.

To ensure that the SOA characteristics of a particular FET are not violated, the minimum current for this clamp varies from design to design. However, the current-limit reference fixes this clamp at 200 mV, which equals 10 mV across the sense resistor. Therefore, the main ISET voltage can be adjusted to adjust the clamp to the required percentage current reduction. For example, if  $V_{\text{ISET}}$  equals 1.6 V, set the clamp at 25% of the maximum current.

### <span id="page-16-1"></span>**TIMER**

The TIMER pin handles the timing function with an external capacitor, CTIMER. The two TIMER pin comparator thresholds are  $V_{\text{TIMERL}}$  (0.1 V) and  $V_{\text{TIMERH}}$  (2.0 V). There are two timing current sources as well: a 20 µA pull-up current and a 1 µA pull-down current.

These current and voltage levels, in combination with the user chosen value of  $C_{TIMER}$ , determine the fault current-limit time and the on-time of the hot swap retry duty cycle. The TIMER pin capacitor value is determined using the following equation:

$$
C_{\text{TIMER}} = (t_{ON} \times 20 \ \mu A)/V_{\text{TIMERH}}
$$

where:

*tON* is the time that the FET is allowed to spend in regulation at the current limit.

*VTIMERH* is the TIMER high threshold.

The choice of FET is based on matching this time with the SOA characteristics of the FET. Foldback can also be used to simplify the selection.

When the voltage across the sense resistor reaches the circuit breaker trip voltage,  $V_{CB}$ , the 20  $\mu$ A TIMER pull-up current is activated. Th[e ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) begins to regulate the load current at the current limit, initiating a rising voltage ramp on the TIMER pin. If the sense voltage falls below this circuit breaker trip voltage before the TIMER pin reaches  $V_{\text{TMERH}}$ , the 20  $\mu$ A pull-up current is disabled, and the 1 µA pull-down current is enabled. If the voltage on the TIMER pin falls below  $V_{\text{TIMERL}}$ , the TIMER pin is discharged to GND using a strong pull-down current on the TIMER pin.

However, if the overcurrent condition is continuous and the sense voltage remains above the circuit breaker trip voltage, the 20 µA pull-up current remains active, and the FET remains in regulation. This condition allows the TIMER pin to reach VTIMERH and to initiate the GATE shutdown, and the FAULT pin is pulled low immediately.

The circuit breaker trip voltage is not the same as the hot swap sense voltage current limit. There is a small circuit breaker offset, V<sub>CBOS</sub>, which causes the timer to start shortly before the current reaches the defined current limit.

In latch-off mode, the TIMER pin is discharged to GND when it reaches the VTIMERH threshold. The TIMER\_OFF pin begins to charge up. While the TIMER\_OFF pin is ramping up, the hot swap controller remains off and cannot be turned back on, and the FAULT pin remains low. When the voltage on the TIMER\_OFF pin rises above the VTMROFFH threshold, the hot swap controller can be reenabled by toggling the ENABLE pin from high to low and then high again.

### <span id="page-17-0"></span>**TIMER\_OFF**

The TIMER\_OFF pin handles two timing functions with an external capacitor, CTIMER\_OFF. There is one TIMER\_OFF pin comparator threshold at  $V_{TMROFFH}$  (2.0 V). There are two timing current sources, a 20 µA pull-up current and a 1 µA pull-up current.

These current and voltage levels, in combination with the user chosen value of CTIMER\_OFF, determine the initial power-on reset time and also set the fault current-limit off time.

When VCC is connected to the input supply, the internal supply (VCAP) of the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) must charge up. VCAP starts up and settles in a very short time. When the UVLO threshold voltage is exceeded at VCAP, the device emerges from reset. During this first brief reset period, the GATE and TIMER pins are both held low.

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) then proceeds through an initial timing cycle. The TIMER\_OFF pin is pulled high with 20 µA. When the TIMER\_OFF pin reaches the  $V_{TMROFFH}$  threshold (2.0 V), the initial timing cycle is complete. This initial power-on reset duration is determined by the following equation:

 $t_{INITIAL} = V_{TMROFFH} \times (C_{TIMER\_OFF}/20 \mu A)$ 

For example, a 100 nF capacitor results in a delay of approximately 10 ms. If the UV and OV inputs indicate that VCC is within the defined window of operation when the initial timing cycle terminates, the device is ready to start a hot swap operation.

At the completion of this initial power-on reset cycle, the TIMER\_OFF pin is ready to perform a second function. When the voltage at the TIMER pin exceeds the fault current-limit time threshold voltage of  $V_{TIMERH}$  (2.0 V), the 1 µA pull-up current is activated on TIMER\_OFF, and CTIMER\_OFF begins to charge initiating a voltage ramp on the TIMER\_OFF pin. When the TIMER\_OFF pin reaches V<sub>TMROFFH</sub>, the TIMER\_OFF fault current-limit off time is complete.

This fault current-limit off time is determined by the following equation:

 $t_{\text{TIMER\_OFF}} = V_{\text{TMROFFH}} \times (C_{\text{TIMER\_OFF}}/1 \ \mu \text{A})$ 

For example, a 100 nF capacitor results in an off time of approximately 200 ms from the time that TIMER exceeds VTIMERH to the time that TIMER\_OFF reaches VTMROFFH.

### <span id="page-17-1"></span>**HOT SWAP RETRY DUTY CYCLE**

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) turns off the FET after an overcurrent fault and then uses the capacitor on the TIMER\_OFF pin to generate a delay before automatically retrying the hot swap operation. To configure the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) for automatic retry mode, tie the FAULT pin to the ENABLE pin. Note that a pull-up resistor to VCAP is required on the FAULT pin.

When an overcurrent fault occurs, the capacitor on the TIMER pin charges with a 20 µA pull-up current. When the TIMER pin reaches  $V_{\text{TIMERH}}$  (2.0 V), the GATE pin is pulled high, turning off the FET. When the FAULT pin is tied to the ENABLE pin for automatic retry mode, the TIMER\_OFF pin begins to charge with a 1 µA current source. When the TIMER\_OFF pin reaches VTMROFFH (2.0 V), the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) automatically restarts the hot swap operation.

The automatic retry duty cycle is set by the ratio of  $1 \mu A/20 \mu A$ and the ratio of CTIMER/CTIMER\_OFF. The retry duty cycle is set by the following equation:

 $Duty\_Cycle = (C_{TIMER} \times 1 \mu A)/(C_{TIMER\_OFF} \times 20 \mu A)$ 

The value of the CTIMER and CTIMER\_OFF capacitors determine the on and off time of this cycle, which are calculated as follows:

 $t_{ON} = V_{TIMERH} \times (C_{TIMER}/20 \mu A)$ 

 $t_{OFF} = V_{TMROFFH} \times (C_{TIMER\_OFF}/1 \mu A)$ 

A 100 nF capacitor on the TIMER pin gives an on time of 10 ms. A 100 nF capacitor on the TIMER\_OFF pin gives an off time of 200 ms. The device retries continuously in this manner and can be disabled manually by holding the ENABLE pin low, or by disconnecting the FAULT pin. To prevent thermal stress in the FET, a capacitor on the TIMER\_OFF pin can be used to extend the retry time to any desired level.

### <span id="page-18-0"></span>**GATE AND RPFG CLAMPS**

The circuits driving the GATE and RPFG pins are clamped to less than 14 V below the VCC/SENSE+ pin. These clamps ensure that the maximum  $V_{GS}$  rating of the external FETs is not exceeded.

The reverse protection FET gate pin (RPFG) drives the gate of an external PMOSFET. This PMOSFET, Q2, provides reverse polarity protection to th[e ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) and the system being powered. If the VCC and GND pins have been reverse connected (that is, where power is actually applied to GND), VCC is negative with respect to the system ground. In this condition, Q2 prevents current from flowing in the reverse direction because the gate of Q2 is held at GND, and Q2 is off. V<sub>OUT</sub> is not pulled below GND, and the system is protected against a reverse polarity connection.

In the typical case where power is applied to VCC, the gate is still pulled down and allows the FET Q2 to turn on and conduct current in the forward direction. Operating Q2 in this way provides a low on-resistance, low voltage drop compared to a diode for reverse polarity protection, giving the system higher efficiency and more headroom for operation. [Figure 33](#page-13-1) shows the connection of Q2 and RPFG for proper operation.

### <span id="page-18-1"></span>**FAST RESPONSE TO SEVERE OVERCURRENT**

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) includes a separate, high bandwidth, current sense amplifier to detect a severe overcurrent that is indicative of a short circuit. The fast response time allows th[e ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) to handle events of this type that could otherwise cause catastrophic damage if not detected and dealt with very quickly. The fast response circuit ensures that the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) can detect an overcurrent event of approximately 200% of the normal current limit and control the current within approximately 2  $\mu$ s.

### <span id="page-18-2"></span>**UNDERVOLTAGE AND OVERVOLTAGE**

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) monitors the supply voltage for UV and OV conditions. The UV and OV pins are connected to the inputs of the voltage comparators and compared to an internal 1 V voltage reference.

[Figure 40](#page-18-4) illustrates the voltage monitoring input connections. An external resistor network divides the supply voltage for monitoring. An undervoltage event is detected when the voltage connected to the UV pin falls below 1 V, and the FET is turned off using the 10 mA pull-up current. Similarly, when an overvoltage event occurs and the voltage on the OV pin exceeds 1 V, the FET is turned off using the 10 mA pull-up current.



#### <span id="page-18-4"></span><span id="page-18-3"></span>**ENABLE INPUT**

The [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) provides a dedicated ENABLE digital input pin. The ENABLE pin allows the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) to remain off by using a hardware signal, even when the voltage on the UV pin is greater than 1.0 V, and the voltage on the OV pin is less than 1.0 V. Although the UV pin can be used to provide a digital enable signal, using the ENABLE pin for this purpose keeps the ability of the UV pin free to monitor undervoltage conditions.

In addition to the conditions for the UV and OV pins, the [ADM1270](http://www.analog.com/ADM1270?doc=ADM1270.pdf) ENABLE input pin must be high for the device to begin a power-up sequence.

A similar function can be achieved using the UV pin directly. Alternatively, if the UV divider function is still required, the configuration shown in [Figure 41](#page-18-5) can be used.



*Figure 41. Using the UV Pin as an Enable*

<span id="page-18-5"></span>Diode D1 prevents the external driver pull-up resistor from affecting the UV threshold. Select Diode D1 using the following criteria:

 $(V_F \times D1) + (V_{OL} \times EN) \ll 1.0 \text{ V } (I_F = V_{IN}/R1)$ 

Ensure that the EN sink current does not exceed the specified VOL value. If the open-drain device has no pull-up, the diode is not required.

### <span id="page-19-0"></span>**POWER GOOD**

The power-good (PWRGD) output can be used to indicate whether the output voltage exceeds a user defined threshold and can, therefore, be considered good. The PWRGD output is set by a resistor divider connected to the FB\_PG pin (see [Figure](#page-19-1) 42).



<span id="page-19-1"></span>*Figure 42. Generation of PWRGD Signal*

When the voltage at the FB\_PG pin exceeds the 1 V threshold (indicating that the output voltage has risen), the open-drain pull-down current is disabled, allowing PWRGD to be pulled high. The PWRGD pin is an open-drain output that pulls low when the voltage at the FB\_PG pin is lower than the 1 V threshold minus the hysteresis (power bad). Hysteresis on the FB\_PG pin is fixed at 30 mV. PWRGD is guaranteed to be in a valid state for  $V_{CC} \geq 1.7$  V.

Calculate the power-good threshold using the following equation:

$$
V_{PWRGB}=1 \text{ V} \times (1+RPG1/RPG2)
$$

where:

*RPG1* is the resistance from V<sub>OUT</sub> to FB\_PG. *RPG2* is the resistance from FB\_PG to GND.