

# ANALOG Level 4 EMC Protected RS-485 Transceiver with Full +42 V Fault Protection with Full ±42 V Fault Protection

**ADM3095E Data Sheet** 

#### **FEATURES**

Certified Level 4 EMC protection on RS-485 A and B bus pins

IEC 61000-4-5 surge protection (±4 kV)

IEC 61000-4-4 EFT protection (±2 kV)

IEC 61000-4-2 ESD protection

±8 kV contact discharge

±15 kV air gap discharge

Certified IEC 61000-4-6 conducted RF immunity (10 V/m rms)

RS-485 A and B bus pins HBM ESD >±30 kV

±42 V ac/dc peak fault protection on RS-485 bus pins

TIA/EIA RS-485 compliant over full supply range

3.0 V to 5.5 V operating voltage range on Vcc

1.62 V to 5.5 V V<sub>IO</sub> logic supply

Common-mode input range: -25 V to +25 V

2.5 Mbps data rate, maximum

**Half duplex** 

PROFIBUS compliant at 4.5 V Vcc

Receiver short-circuit, open-circuit, and floating input fail-safe

Supports 256 bus nodes (96 k $\Omega$  receiver input resistance)

-40°C to +125°C temperature option

Glitch free power-up and power-down (hot swap)

16-lead narrow body SOIC package

#### **APPLICATIONS**

Heating ventilation and air conditioning (HVAC) networks **Industrial field buses Building automation Utility networks** 

#### GENERAL DESCRIPTION

The ADM3095E is a 3.0 V to 5.5 V, 2.5 Mbps, RS-485 transceiver that features up to ±42 V ac/dc peak bus overvoltage fault protection on the RS-485 bus pins. This device is designed to withstand overvoltage faults, such as short circuits directly to power supplies, and overvoltage faults, such as ±24 V ac supplies connected in error to the RS-485 A and B bus pins. The ADM3095E is an RS-485 transceiver that integrates IEC 61000-4-5 Level 4 surge protection, allowing up to ±4 kV protection on the RS-485 bus pins. The device has IEC 61000-4-4 Level 4 electrical fast transient (EFT) protection up to ±2 kV, and IEC 61000-4-2 Level 4 electrostatic discharge (ESD) protection on the bus pins, allowing the device to withstand up to  $\pm 15$  kV on the transceiver interface pins without latch-up or damage.

This device has an extended common-mode input voltage range of ±25 V to improve data communication reliability in noisy environments over long cable lengths where ground loop voltages are possible. The combination of extended common-mode input voltage range, overvoltage fault protection, surge protection, EFT protection, and ESD protection make the ADM3095E a completely integrated electromagnetic compatibility (EMC) protected RS-485 transceiver.

The ADM3095E also features a logic supply pin, V<sub>IO</sub>, for a flexible digital interface, operational to voltages as low as 1.62 V. The ADM3095E is PROFIBUS® compliant with a high driver differential output voltage, Vod, of 2.1 V minimum at power supply voltages greater than 4.5 V. The device is fully characterized over extended operating temperature ranges, with options of -40°C to +125°C, and is available in a 16-lead, narrow body SOIC package.

#### **FUNCTIONAL BLOCK DIAGRAM**



**Document Feedback** Information furnished by Analog Devices is believed to be accurate and reliable. However, no

responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **TABLE OF CONTENTS**

3/2017—Revision 0: Initial Version

| Features                                                           |
|--------------------------------------------------------------------|
| Applications1                                                      |
| General Description                                                |
| Functional Block Diagram 1                                         |
| Revision History                                                   |
| Specifications                                                     |
| Timing Specifications                                              |
| Timing Diagrams4                                                   |
| Absolute Maximum Ratings                                           |
| Thermal Resistance                                                 |
| ESD Caution                                                        |
| Pin Configuration and Function Descriptions6                       |
| Typical Performance Characteristics                                |
| Test Circuits                                                      |
| Theory of Operation                                                |
| RS-485 with Robustness11                                           |
| Certified IEC EMC Solution11                                       |
| REVISION HISTORY                                                   |
| 7/2017—Rev. B to Rev. C                                            |
| Changes to Supply Current (I $_{\text{CC}}$ ) Parameter, Table 1 3 |
| 6/2017—Rev. A to Rev. B                                            |
| Changes to All Pins Parameter, Table 3 5                           |
| 5/2017—Rev. 0 to Rev. A                                            |
| Change to All Pins Parameter, Table 35                             |
| 311110 1 1111 1 11111 1 11111 1 1 1 1 1                            |

| Overvoltage Fault Protection                               | 11 |
|------------------------------------------------------------|----|
| ±42 V Miswire Protection                                   | 11 |
| RS-485 Network Biasing and Termination                     | 12 |
| IEC ESD, EFT, and Surge Protection                         | 12 |
| IEC 61000-4-6 Conducted RF Immunity                        | 15 |
| Fully RS-485 Compliant over an Extended ±25 V C Mode Range |    |
| 1.62 V to 5.5 V $V_{\rm IO}$ Logic Supply                  | 16 |
| Truth Tables                                               | 16 |
| Receiver Fail-Safe                                         | 17 |
| RS-485 Data Rate and Bus Capacitance                       | 17 |
| Hot Swap Capability                                        | 17 |
| Applications Information                                   | 18 |
| Robust Half Duplex RS-485 Network                          | 18 |
| Outline Dimensions                                         | 19 |
| Ordering Guide                                             | 19 |

### **SPECIFICATIONS**

 $V_{\text{CC}}$  = 3.0 V to 5.5 V,  $T_{\text{A}}$  =  $T_{\text{MIN}}$  (–40°C), to  $T_{\text{MAX}}$  (125°C), unless otherwise noted.

Table 1.

| Parameter                                                   | Min                   | Тур  | Max                     | Unit | Test Conditions/Comments                                                                    |
|-------------------------------------------------------------|-----------------------|------|-------------------------|------|---------------------------------------------------------------------------------------------|
| DRIVER                                                      |                       |      |                         |      |                                                                                             |
| Differential Output Voltage (VoD)                           |                       |      |                         |      |                                                                                             |
|                                                             | 1.5                   |      | 5.0                     | V    | $V_{CC} \ge 3.0 \text{ V, R} = 27 \Omega \text{ or } 50 \Omega; \text{ see Figure } 25$     |
|                                                             | 2.1                   |      | 5.0                     | V    | $V_{CC} \ge 4.5 \text{ V}$ , $R = 27 \Omega \text{ or } 50 \Omega$ ; see Figure 25          |
| Differential Output Voltage over Common<br>Mode Range  VoD3 | 1.5                   |      | 5.0                     | V    | $V_{CC} \ge 3.0 \text{ V}, V_{CM} = -25 \text{ V to } +25 \text{ V}; \text{ see Figure 26}$ |
|                                                             | 2.1                   |      | 5.0                     | V    | $V_{CC} \ge 4.5 \text{ V}, V_{CM} = -25 \text{ V to } +25 \text{ V}; \text{ see Figure 26}$ |
| $\Delta  V_{\text{OD}} $ for Complementary Output States    |                       |      | 0.2                     | V    | R = 27 $\Omega$ or 50 $\Omega$ ; see Figure 25                                              |
| Common-Mode Output Voltage (Voc)                            |                       |      | 3                       | V    | R = 27 $\Omega$ or 50 $\Omega$ ; see Figure 25                                              |
| $\Delta  V_{OC} $ for Complementary Output States           |                       |      | 0.2                     | V    | R = 27 $\Omega$ or 50 $\Omega$ ; see Figure 25                                              |
| Output Short-Circuit Current, Vоит                          |                       |      |                         |      |                                                                                             |
| High                                                        | -250                  |      | +250                    | mA   | $-42 \text{ V} \le \text{V}_{\text{SC}}^{1} \le +42 \text{ V}$                              |
| Low                                                         | -250                  |      | +250                    | mA   | $-42 \text{ V} \le \text{V}_{SC}^1 \le +42 \text{ V}$                                       |
| DRIVER INPUT LOGIC                                          |                       |      |                         |      |                                                                                             |
| Input Logic Threshold Low                                   |                       |      | $0.33V_{IO}$            | V    | $1.62 \text{ V} \le \text{V}_{10} \le 5.5 \text{ V}$                                        |
| Input Logic Threshold High                                  | 0.7 V <sub>IO</sub>   |      |                         | V    | $1.62 \text{ V} \le \text{V}_{10} \le 5.5 \text{ V}$                                        |
| Logic Input Current                                         |                       |      | ±1                      | μΑ   | $0 \le V_{IN} \le V_{IO}$                                                                   |
| RECEIVER                                                    |                       |      |                         |      |                                                                                             |
| Differential Input Threshold Voltage (V <sub>TH</sub> )     | -200                  | -125 | -30                     | mV   | $-25 \text{ V} \leq \text{V}_{\text{CM}} \leq +25 \text{ V}$                                |
| Input Hysteresis (ΔV <sub>TH</sub> )                        |                       | 30   |                         | mV   | $-25 \text{ V} \leq \text{V}_{\text{CM}} \leq +25 \text{ V}$                                |
| Input Resistance (A, B)                                     | 96                    |      |                         | kΩ   | $-25 \text{ V} \leq \text{V}_{\text{CM}} \leq +25 \text{ V}$                                |
| Input Capacitance (A, B)                                    |                       | 150  |                         | рF   | T <sub>A</sub> = 25°C                                                                       |
| Input Current (A, B)                                        | -1.0                  |      | +1.0                    | mA   | $DE = 0 \text{ V}, V_{CC} = 0 \text{ V or } 5 \text{ V}, V_{IN} = \pm 25 \text{ V}$         |
|                                                             | -1.0                  |      | +1.0                    | mA   | $DE = 0 \text{ V}, V_{CC} = 0 \text{ V or } 5 \text{ V}, V_{IN} = \pm 42 \text{ V}$         |
| CMOS Logic Input Current (RE)                               |                       |      | ±1                      | μΑ   |                                                                                             |
| Output Voltage                                              |                       |      |                         |      |                                                                                             |
| Low (V <sub>OL</sub> )                                      |                       |      | 0.2                     | V    | $I_{OUT} = 300 \mu A$                                                                       |
| High (V <sub>он</sub> )                                     | V <sub>IO</sub> - 0.2 |      |                         | V    | $V_{IO} \ge 1.62 \text{ V}, I_{OUT} = -300 \mu\text{A}$                                     |
| Output Short-Circuit Current                                | 4                     |      | 85                      | mA   | $V_{OUT} = GND \text{ or } V_{IO}, \overline{RE} = 0 \text{ V}, V_{IO} \ge 3.0 \text{ V}$   |
|                                                             |                       |      | 85                      | mA   | $V_{OUT} = GND/V_{IO}, \overline{RE} = 0 V, V_{IO} < 3.0 V$                                 |
| Three-State Output Leakage Current                          |                       |      | ±2                      | μΑ   | $\overline{RE} = V_{io}$ , RxD = 0 V or $V_{io}$                                            |
| POWER SUPPLY                                                |                       |      |                         | ļ ·  |                                                                                             |
| Vio                                                         | 1.62                  |      | Vcc                     | V    |                                                                                             |
| Supply Current (Icc)                                        | 1.02                  |      | <b>V</b> CC<br><b>8</b> | mA   | No load, DE = $V_{CC} = V_{IO}$ , $\overline{RE} = 0 \text{ V}$                             |
|                                                             |                       |      |                         |      | No load, DE = $V_{CC} = V_{IO}$ , $\overline{RE} = V_{CC} = V_{IO}$                         |
| TxD Data Rate = 2.5 Mbps                                    |                       |      | 50                      | mA   |                                                                                             |
| RxD Data Rate = 2.5 Mbps                                    |                       |      | 6                       | mA   | No load, DE = $0 \text{ V}$ , $\overline{\text{RE}} = 0 \text{ V}$                          |
| TxD/RxD Data Rate = 2.5 Mbps                                |                       |      | 90                      | mA   | No load, DE = $V_{CC} = V_{IO}$ , $\overline{RE} = 0 \text{ V}$                             |
| TxD/RxD Data Rate = 2.5 Mbps                                |                       |      |                         |      |                                                                                             |
|                                                             |                       |      | 130                     | mA   | $R_L = 54 \Omega$ , $DE = V_{CC} = V_{IO}$ , $\overline{RE} = 0 V$                          |
|                                                             |                       | 90   |                         | mA   | $R_L = 54 \Omega$ , $DE = V_{CC} = V_{IO}$ , $\overline{RE} = 0 V$ , $V_{CC} = 5.5 V$       |
|                                                             |                       | 45   |                         | mA   | $R_L = 54 \Omega$ , $DE = V_{CC} = V_{IO}$ , $\overline{RE} = 0 V$ , $V_{CC} = 3.0 V$       |
| Supply Current in Shutdown Mode                             |                       |      | 5                       | μΑ   | $DE = 0 V$ , $\overline{RE} = V_{CC} = V_{IO}$                                              |

 $<sup>^{1}\,\</sup>mbox{V}_{\mbox{\scriptsize SC}}$  is the short-circuit voltage at the RS-485 A or B bus pin.

#### **TIMING SPECIFICATIONS**

 $V_{\text{CC}}$  = 3.0 V to 5.5 V,  $V_{\text{IO}}$  = 1.62 V to  $V_{\text{CC}}$ ,  $T_{\text{A}}$  =  $T_{\text{MIN}}$  (-40°C), to  $T_{\text{MAX}}$  (125°C), unless otherwise noted.

Table 2.

| Parameter                                          | Min | Тур  | Max  | Unit | Test Conditions/Comments                                                               |
|----------------------------------------------------|-----|------|------|------|----------------------------------------------------------------------------------------|
| DRIVER                                             |     |      |      |      |                                                                                        |
| Data Rate                                          |     |      | 2.5  | Mbps |                                                                                        |
| Propagation Delay (tplh, tphl)                     |     | 35   | 500  | ns   | $R_{LDIFF} = 54 \Omega$ , $C_{L1} = C_{L2} = 100 pF$ ; see Figure 2 and Figure 27      |
| Differential Skew (tskew)                          |     | 10   | 50   | ns   | $R_{LDIFF} = 54 \Omega$ , $C_{L1} = C_{L2} = 100 pF$ ; see Figure 2 and Figure 27      |
| Rise/Fall Times (t <sub>R</sub> , t <sub>F</sub> ) |     | 40   | 130  | ns   | $R_{LDIFF} = 54 \Omega$ , $C_{L1} = C_{L2} = 100 pF$ ; see Figure 2 and Figure 27      |
| Enable Time (tzH, tzL)                             |     | 500  | 2500 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 4 and Figure 28                        |
| Disable Time (t <sub>HZ</sub> , t <sub>LZ</sub> )  |     | 500  | 2500 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 4 and Figure 28                        |
| Enable Time from Shutdown                          |     | 4000 | 5500 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 4 and Figure 28                        |
| RECEIVER                                           |     |      |      |      |                                                                                        |
| Propagation Delay (tplh, tphl)                     |     | 120  | 200  | ns   | $C_L = +15 \text{ pF, V}_{1D}^{-1} \ge \pm 1.5 \text{ V}$ ; see Figure 3 and Figure 29 |
|                                                    |     | 140  | 220  | ns   | $C_L = +15 \text{ pF, V}_{1D}^{-1} \ge \pm 600 \text{ mV; see Figure 3 and Figure 29}$ |
| Skew (t <sub>skew</sub> )                          |     | 4    | 40   | ns   | $C_L = +15 \text{ pF, V}_{1D}^{-1} \ge \pm 1.5 \text{ V}$ ; see Figure 3 and Figure 29 |
| Enable Time                                        |     | 12   | 55   | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ ; see Figure 5 and Figure 30         |
| Disable Time                                       |     | 12   | 55   | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ ; see Figure 5 and Figure 30         |
| <b>Enable Time from Shutdown</b>                   |     | 3000 | 4500 | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ ; see Figure 5 and Figure 30         |
| Time to Shutdown                                   | 50  | 330  | 3000 | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ ; see Figure 5 and Figure 30         |
| Rx, Pulse Width Distortion                         |     |      | 40   | ns   | $C_L = +15 \text{ pF, V}_{1D}^{-1} \ge \pm 1.5 \text{ V}$ ; see Figure 3 and Figure 29 |

 $<sup>^1\,\</sup>mbox{V}_{\text{ID}}$  is the input differential voltage to the RS-485 receiver.

#### **TIMING DIAGRAMS**



NOTES 1.  $V_{OD}$  IS THE DIFFERENCE BETWEEN A AND B, WITH + $V_{OD}$  BEING THE MAXIMUM POINT OF  $V_{OD}$ . AND - $V_{OD}$  BEING THE MINIMUM POINT OF  $V_{OD}$ .

Figure 2. Driver Propagation Delay, Rise/Fall Timing Diagram



Figure 3. Receiver Propagation Delay Timing Diagram



Figure 4. Driver Enable/Disable Timing Diagram



Figure 5. Receiver Enable/Disable Timing Diagram

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 3.

| 1 able 3.                                                            |                                            |
|----------------------------------------------------------------------|--------------------------------------------|
| Parameter                                                            | Rating                                     |
| V <sub>CC</sub> to GND                                               | −0.5 V to +7 V                             |
| V <sub>IO</sub> to GND                                               | -0.5V to +7 V                              |
| Digital Input/Output Voltage (DE, $\overline{\text{RE}}$ , TxD, RxD) | $-0.3 \text{ V to V}_{10} + 0.3 \text{ V}$ |
| Driver Output/Receiver Input Voltage                                 | ±48 V                                      |
| Operating Temperature Range                                          | −40°C to +125°C                            |
| Storage Temperature Range                                            | −65°C to +150°C                            |
| Maximum Junction Temperature                                         | 150°C                                      |
| Continuous Total Power Dissipation                                   | 400 mW                                     |
| Lead Temperature                                                     |                                            |
| Soldering (10 sec)                                                   | 300°C                                      |
| Vapor Phase (60 sec)                                                 | 215°C                                      |
| Infrared (15 sec)                                                    | 220°C                                      |
| ESD (A Pin and B Pin Only)                                           |                                            |
| IEC 61000-4-2 Contact Discharge                                      | ±8 kV                                      |
| IEC 61000-4-2 Air Discharge                                          | ±15 kV                                     |
| EFT (A Pin and B Pin Only)                                           |                                            |
| IEC 61000-4-4 Level 4 EFT                                            | ±2 kV                                      |
| Surge (A Pin and B Pin Only)                                         |                                            |
| IEC 61000-4-5 Level 4 Surge                                          | ±4 kV                                      |
| Human Body Model (HBM) ESD Protection                                |                                            |
| All Pins                                                             | ±4 kV                                      |
| A Pin and B Pin Only                                                 | >±30 kV                                    |
| Field Induced Charged Device Model<br>ESD (FICDM)                    | ±1.25 kV                                   |
| Loo (i icolvi)                                                       |                                            |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

**Table 4. Thermal Resistance** 

| Package Type | $\theta_{JA}^1$ | $\theta_{JC}^{1}$ | Unit |
|--------------|-----------------|-------------------|------|
| R-16         | 50.9            | 18.9              | °C/W |

<sup>&</sup>lt;sup>1</sup> Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with no vias. See JEDEC JESD51.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration

**Table 5. Pin Descriptions** 

| Pin No.                          | Mnemonic        | Description                                                                                                                                                                      |
|----------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8 to 10,<br>12, 13, 15,<br>16 | GND             | Ground.                                                                                                                                                                          |
| 2                                | Vcc             | $3.0V$ to $5.5V$ Power Supply. It is recommended that a $0.1\mu F$ decoupling capacitor is added between Pin $V_{CC}$ and Pin GND.                                               |
| 3                                | V <sub>IO</sub> | 1.62 V to 5.5 V $V_{10}$ Logic Supply. It is recommended that a 0.1 $\mu F$ decoupling capacitor is added between Pin $V_{10}$ and Pin GND.                                      |
| 4                                | TxD             | Transmit Data Input. Data transmitted by the driver is applied to this input.                                                                                                    |
| 5                                | DE              | Driver Output Enable. A high level on this pin enables the A and B driver differential outputs. A low level places them into a high impedance state.                             |
| 6                                | RE              | Receiver Enable Input. This is an active low input. Driving this input low enables the receiver and driving the input high disables the receiver.                                |
| 7                                | RxD             | Receiver Output Data. This output is high when $(A - B) > -30$ mV and low when $(A - B) < -200$ mV.                                                                              |
| 11                               | Α               | Noninverting Driver Output/Receiver Input. When the driver is disabled, or when $V_{CC}$ is powered down, Pin A is put into a high impedance state to avoid overloading the bus. |
| 14                               | В               | Inverting Driver Output/Receiver Input. When the driver is disabled, or when $V_{CC}$ is powered down, Pin B is put into a high impedance state to avoid overloading the bus.    |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Supply Current vs. Temperature, Data Rate = 2.5 Mbps



Figure 8. Supply Current vs. Temperature, Data Rate = 2.5 Mbps



Figure 9. Driver Output Current vs. Differential Output Voltage



Figure 10. Driver Differential Output Voltage vs. Temperature



Figure 11. Driver Output Current vs. Driver Output High Voltage



Figure 12. Driver Output Current vs. Driver Output Low Voltage



Figure 13. Driver Differential Propagation Delay vs. Temperature



Figure 14. Driver Propagation Delay



Figure 15. Receiver Output Current vs. Receiver Output High Voltage



Figure 16. Receiver Output Current vs. Receiver Output Low Voltage



Figure 17. Receiver Output High Voltage vs. Temperature



Figure 18. Receiver Output Low Voltage vs. Temperature



Figure 19. Receiver Propagation Delay



Figure 20. Receiver Propagation Delay vs. Temperature



Figure 21. Receiver Performance with Input Common-Mode Voltage of 25 V



Figure 22. Short-Circuit Current vs. Pin Voltage



Figure 23. Input Capacitance, A or B Pin vs. Junction Temperature



Figure 24. Receiver Input Differential Voltage (V<sub>ID</sub>) vs. Signaling Rate

### **TEST CIRCUITS**



Figure 25. Driver Voltage Measurement



Figure 26. Driver Voltage Measurement over Common-Mode Voltage Range



Figure 27. Driver Propagation Delay



Figure 28. Driver Enable/Disable



Figure 29. Receiver Propagation Delay



Figure 30. Receiver Enable/Disable

# THEORY OF OPERATION RS-485 WITH ROBUSTNESS

The ADM3095E is a 3.0 V to 5.5 V RS-485 transceiver with robustness that reduces system failures when operating in harsh application environments. The ADM3095E is an RS-485 transceiver that integrates IEC 61000-4-5 Level 4 surge protection, allowing up to  $\pm 4$  kV protection on the RS-485 bus pins without the need for external protection components, such as transient voltage suppressors (TVSs) or totally integrated surge protectors (TISP). The ADM3095E has IEC 61000-4-4 Level 4 EFT protection up to  $\pm 2$  kV, IEC 61000-4-2 Level 4 ESD protection, and IEC 61000-4-5 surge protection for the bus pins. The ADM3095E also offers a defined level of overvoltage fault protection.

#### **CERTIFIED IEC EMC SOLUTION**

The driver outputs and receiver inputs of RS-485 devices often experience high voltage faults from short circuits to power supplies that exceed the -7 V to +12 V range specified in the Telecommunications Industry Association (TIA)/Electronic Industries Alliance (EIA) RS-485 standard. Typically, RS-485 applications require costly external protection devices, such as positive temperature coefficient (PTC) fuses, for operation in harsh electrical environments. System designers must also consider common EMC problems in these harsh electrical environments, choosing components to provide IEC 61000-4-2 ESD, IEC 61000-4-4 EFT, and IEC 61000-4-5 surge protection for the RS-485 bus pins.

When choosing suitable EMC protection components, achieving EMC regulations compliance and matching the EMC protection dynamic breakdown characteristics to the RS-485 transceiver can be challenging. To overcome these challenges, the designer can run multiple design, test, and printed circuit board (PCB) iterations; however, this leads to a slower time to market and project budget overruns.

To reduce system cost and design complexity, the ADM3095E provides integrated EMC and overvoltage fault protection. The ADM3095E integrated EMC and overvoltage fault protection circuits are optimally performance matched, saving the circuit designer significant design and testing time.

Figure 31 shows an EMC protected RS-485 circuit layout, which targets IEC 61000-4-2 ESD Level 4, IEC 61000-4-4 EFT Level 4, and IEC 61000-4-5 surge protection to Level 4 for RS-485 bus pins. This circuit uses several discrete components, including two TISPs, two transient blocking units (TBUs), and one dual TVS. Due to the integrated protection components of the ADM3095E, the PCB area is significantly reduced when compared to a solution with discrete EMC and overvoltage fault protection components.



Figure 31. EMC Protected RS-485 Circuit Layout

#### **OVERVOLTAGE FAULT PROTECTION**

The ADM3095E is an RS-485 transceiver that offers fault protection over a 3.0 V to 5.5 V V $_{\rm CC}$  operating range without close examination of the RS-485 transceiver logic pin state (TxD input and DE/RE input). The transceiver is also fault protected over the entire extended common-mode operating voltage range of  $\pm 25$  V.

The ADM3095E RS-485 driver outputs and receiver inputs are protected from any voltages short circuiting within the -42~V to +42~V ac/dc peak range. The maximum current in a fault condition is  $\pm 250$  mA. The RS-485 driver includes a foldback current limiting circuit that reduces the driver current at voltages above the  $\pm 25~V$  common-mode range limit of the transceiver (see Figure 22). Due to the foldback feature, this current reduction allows better management of power dissipation and heating effects.

#### ±42 V MISWIRE PROTECTION

The ADM3095E is protected against high voltage miswire events when it operates on a bus that does not have RS-485 termination or bus biasing resistors installed. A typical miswire event is when a high voltage 24 V ac/dc power supply is connected directly to the RS-485 bus pin connectors. The ADM3095E can withstand miswiring faults of up to  $\pm 42$  V peak on RS-485 bus pins with respect to ground (GND) without damage.

Miswiring protection is guaranteed on the ADM3095E RS-485 bus A and B pins and during a hot swap of connectors to the bus pins. Table 6 provides a summary of the high voltage miswire protection offered by the ADM3095E. The ADM3095E is tested with  $\pm 42$  V dc and to  $\pm 24$  V  $\pm 20\%$  rms, 50 Hz or 60 Hz with both a hot plug and dc ramp test waveforms. The test is performed in both powered and unpowered power supply cases and at a range of different states for the RS-485 TxD input and DE/RE enable pins. The RS-485 bus pins survive a high voltage miswire from Pin A to GND, from Pin B to GND, and between Pin A and Pin B.

Table 6. High Voltage Miswire Protection

| Sup | Supply <sup>1</sup> |     | Inputs <sup>2</sup> |     | Miswire Protection at                                             |
|-----|---------------------|-----|---------------------|-----|-------------------------------------------------------------------|
| Vcc | V <sub>IO</sub>     | DE  | RE                  | TxD | RS-485 Output Pins <sup>3, 4</sup>                                |
| Χ   | Χ                   | H/L | H/L                 | H/L | $-42 \text{ V dc} \le V_A \le +42 \text{ V dc}$                   |
| Χ   | Χ                   | H/L | H/L                 | H/L | $-42 \text{ V dc} \leq \text{V}_{\text{B}} \leq +42 \text{ V dc}$ |
| Χ   | Χ                   | H/L | H/L                 | H/L | $-42 \text{ V ac} \leq V_A \leq +42 \text{ V ac}$                 |
| Χ   | Χ                   | H/L | H/L                 | H/L | $-42 \text{ V ac} \leq \text{V}_{\text{B}} \leq +42 \text{ V ac}$ |

- <sup>1</sup> X means on or off power supply state.
- <sup>2</sup> H means high level for the logic pin; L means low level for the logic pin.
- <sup>3</sup> This is the ac/dc peak miswire voltage between Pin A and GND, Pin B and GND, or between Pin A and Pin B.
- $^4$   $V_A$  refers to the voltage on Pin A and  $V_B$  refers to the voltage on Pin B.

#### **RS-485 NETWORK BIASING AND TERMINATION**

For a high voltage miswire on the RS-485 A and B bus pins with biasing and termination resistors installed, there is a current path through the biasing network to the ADM3095E power supply  $V_{\rm CC}$  pin. To protect the ADM3095E for this scenario the device has an integrated  $V_{\rm CC}$  protection circuit, meaning the current path through the R1 pull-up resistor (see Figure 32) does not cause damage to the  $V_{\rm CC}$  pin, although the pull-up resistor can be damaged if not appropriately power rated. The R1 pull-up resistor power rating depends on the miswire voltage and the resistance value.

For the scenario where there is a miswire between the A and B pins, the ADM3095E bus setup (see Figure 32) is protected, but the RT bus termination resistor is damaged if not appropriately power rated. The RT termination resistor power rating depends on the miswire voltage and the resistance value.



Figure 32. High Voltage Miswiring Protection for the ADM3095E with Bus Termination and Biasing Resistors

#### IEC ESD, EFT, AND SURGE PROTECTION

Electrical and electronic equipment must be designed to meet system level IEC standards. The following are example system level IEC standards:

- IEC 61131-2—process control and automation
- IEC 61800-3—motor control
- IEC 60730-1—building automation

For data communication lines, these system level standards specify varying levels of protection against the following three types of high voltage transients:

- IEC 61000-4-2 ESD
- IEC 61000-4-4 EFT
- IEC 61000-4-5 surge

Each of these specifications defines a test method to assess the immunity of electronic and electrical equipment against the defined phenomenon. The following sections summarize each of these tests. The ADM3095E is fully tested in accordance with these IEC EMC specifications and is certified EMC compliant.

#### Electrostatic Discharge (ESD)

ESD is the sudden transfer of electrostatic charge between bodies at different potentials caused by near contact or induced by an electric field. ESD has the characteristics of high current in a short time period. The primary purpose of the IEC 61000-4-2 test is to determine the immunity of systems to external ESD events outside the system during operation. IEC 61000-4-2 describes testing using two coupling methods, known as contact discharge and air gap discharge.

Contact discharge implies a direct contact between the discharge gun and the equipment under test (EUT). During air gap discharge testing, the charged electrode of the discharge gun moves toward the EUT until a discharge occurs as an arc across the air gap. The discharge gun does not make direct contact with the EUT.

A number of factors affect the results and repeatability of the air gap discharge test, including humidity, temperature, barometric pressure, distance, and rate of approach to the EUT. This method is a better representation of an actual ESD event but is not as repeatable. Therefore, contact discharge is the preferred test method.

During testing, the data port is subjected to at least 10 positive and 10 negative single discharges with a one second interval between each pulse. Selection of the test voltage is dependent on the system end environment.

The ADM3095E is robust to IEC 61000-4-2 events and passes the highest level recognized in the standard Level 4, which defines a contact discharge voltage of  $\pm 8$  kV and an air gap discharge voltage of  $\pm 15$  kV.

Figure 33 shows the 8 kV contact discharge current waveform as described in the Specifications section. Some of the key waveform parameters are rise times of less than 1 ns and pulse widths of approximately 60 ns.



Figure 33. IEC 61000-4-2 ESD Waveform (8 kV)

Figure 34 shows the 8 kV contact discharge current waveform from the IEC 61000-4-2 standard compared to the hHBM ESD 8 kV waveform. The two standards specify a different waveform shape and peak current. The peak current associated with an IEC 61000-4-2 8 kV pulse is 30 A, while the corresponding peak current for HBM ESD is more than five times less at 5.33 A. The other difference is the rise time of the initial voltage spike, with IEC 61000-4-2 ESD having a much faster rise time of 1 ns, compared to the 10 ns associated with the HBM ESD waveform. The amount of power associated with an IEC 61000-4-2 ESD waveform is much greater than that of an HBM ESD waveform (see Figure 34).



Figure 34. IEC 61000-4-2 ESD Waveform (8 kV) compared to the HBM ESD Waveform (8 kV)

These factors combined mean that it is strongly recommended for system designers to choose devices such as the ADM3095E with IEC 61000-4-2 ESD ratings for operation in harsh environments, rather than some competitive devices, which state varying levels of HBM ESD protection. Table 7 summarizes the IEC 61000-4-2 ESD certified test results. Testing was performed in normal transceiver operation with the ADM3095E clocking data at 2.0 Mbps See Figure 35 for the IEC 61000-4-2 ESD testing diagram.

Table 7. IEC 61000-4-2 Certified Test Results

| ESD Gun<br>Connected to | IEC 61000-4-2 Test Result                            | Certified Result |
|-------------------------|------------------------------------------------------|------------------|
| GND                     | ±15 kV (air), ±8 kV (contact),<br>Level 4 protection | Yes              |



Figure 35. IEC 61000-4-2 ESD Testing Diagram

#### **Electrical Fast Transients (EFT)**

EFT testing involves coupling a number of extremely fast transient impulses onto the signal lines to represent transient disturbances associated with external switching circuits that are capacitively coupled onto the communication ports, which can include relay and switch contact bounce or transients originating from the switching of inductive or capacitive loads—all of which are very common in industrial environments. The EFT test defined in IEC 61000-4-4 attempts to simulate the interference resulting from these types of events.

Figure 36 shows the EFT 50  $\Omega$  load waveform. The EFT waveform is described in terms of a voltage across 50  $\Omega$  impedance from a generator with 50  $\Omega$  output impedance. The output waveform consists of a 15 ms burst of 2.5 kHz to 5 kHz high voltage transients repeated at 300 ms intervals (see Figure 36). Each individual pulse has a rise time of 5 ns and pulse duration of 50 ns, measured between the 50% point on the rising and falling edges of the waveform.



Figure 36. IEC 61000-4-4 EFT 50 Ω Load Waveforms

The total energy in a single EFT pulse is similar to that in an ESD pulse. The total energy in a single pulse is typically 4 mJ.

The ADM3095E is robust to IEC 61000-4-4 events and passes the highest level recognized in the standard Level 4, defining a voltage level of 2 kV.

During testing, these EFT fast burst transients are coupled onto the communication lines using a capacitive clamp. The EFT is capacitively coupled onto the communication lines by the clamp rather than direct contact. This coupling also reduces the loading caused by the low output impedance of the EFT generator. The coupling capacitance between the clamp and cable depends on cable diameter, shielding, and insulation on the cable. Testing was performed in normal transceiver operation, with the ADM3095E clocking data at 2.0 Mbps in two configurations: first, with a shielded twisted pair cable with the RS-485 cable shield connected to the GND pin; second, with a twisted pair cable with no shield. Table 8 summarizes the certified test results. See Figure 37 for the IEC 61000-4-4 EFT testing diagram.

Table 8. IEC 61000-4-4 Certified Test Results

| EFT Clamp<br>Connected to | IEC 61000-4-4 Test Result | Certified Result |
|---------------------------|---------------------------|------------------|
| GND                       | ±2 kV Level 4 protection  | Yes              |



Figure 37. IEC 61000-4-4 EFT Testing Diagram

#### **Surge Transients**

Surge transients are caused by overvoltage from switching or lightning transients. Switching transients can result from power system switching, load changes in power distribution systems, or various system faults, such as short circuits. Lightning transients can be a result of high currents and voltages injected into the circuit from nearby lightning strikes. IEC 61000-4-5 defines waveforms, test methods, and test levels for evaluating immunity against these destructive surges.

The waveforms are specified as the outputs of a waveform generator in terms of open circuit voltage and short-circuit current. Figure 38 shows the 1.2  $\mu s/50~\mu s$  waveform, which is used for RS-485 communications ports. The waveform generator has an effective output impedance of 2  $\Omega$ ; therefore, the surge transient has high currents associated with it.

Figure 38 shows the 1.2  $\mu s$  and 50  $\mu s$  surge transient waveform. ESD and EFT have similar rise times, pulse widths, and energy levels; however, the surge pulse has a rise time of 1.25  $\mu s$  and the pulse width is 50  $\mu s$  (see Figure 38). Additionally, the surge pulse energy can reach almost 90 J, which is three to four orders of magnitude larger than the energy in an ESD or EFT pulse. Therefore, the surge transient is considered the most severe of the EMC transients.



Figure 38. IEC 61000-4-5 Surge 1.2 µs and 50 µs Waveform



Figure 39. IEC 61000-4-5 Surge Testing Diagram

The ADM3095E is robust to IEC 61000-4-5 events and passes the highest level recognized in the standard Level 4, which defines a peak voltage of 4 kV.

Figure 39 shows a typical setup for testing the ADM3095E to the IEC 61000-4-5 surge standard. During testing, resistors couple the surge transient onto the communication line. The coupling network for a half duplex RS-485 device consists of an 80  $\Omega$  resistor on both the A and B pins. The total parallel sum of the resistance is 40  $\Omega$ . During the surge test, five positive and five negative pulses are applied to the data ports with a maximum time interval of one minute between each pulse. The IEC 61000-4-5 standard states the device must be set up in normal operating conditions for the duration of the test.

Testing was performed in normal transceiver operation, with the ADM3095E clocking data at 2.0 Mbps. Table 9 summarizes the certified test results.

Table 9. IEC 61000-4-5 Certified Test Results

| Surge Generator<br>Connected to | IEC 61000-4-5 Test Result | Certified Result |
|---------------------------------|---------------------------|------------------|
| GND                             | ±4 kV Level 4 protection  | Yes              |

#### **IEC 61000-4-6 CONDUCTED RF IMMUNITY**

The EVAL-ADM3095EEBZ is lab tested and certified to pass IEC 61000-4-6 conducted radio frequency (RF) immunity testing to Level 3 (10 V/m rms). The IEC 61000-4-6 conducted immunity test is applicable to products that operate in environments where RF fields are present and are connected to the main power supplies or other networks (signal or control lines). The source of conducted disturbances are electromagnetic fields, emanating from RF transmitters that can act on the whole length of cables connected to installed equipment. In the IEC 61000-4-6 test, an RF voltage sweeps and steps from 150 kHz to 80 MHz. The RF voltage is amplitude modulated 80% at 1 kHz. The RF voltage is then applied to the equipment under test (EUT), one EVAL-ADM3095EEBZ) using a clamp, as specified in Table 10. The clamp is placed on a communications cable between two EVAL-ADM3095EEBZ evaluation boards.

The EVAL-ADM3095EEBZ is tested to Level 3, which is the highest test level of 10 V/m rms. For all testing, the clamp, connecting cable, and the EUT setup is described in Table 10 and Figure 40. For all tests, the IEC 61000-4-6 clamp is placed at the EVAL-ADM3095EEBZ EUT, and the cable shield is either floating or earthed.

Table 10. IEC 61000-4-6 Conducted RF Immunity EUT and Equipment

| and Equipment            |                                                                                               |  |  |  |  |
|--------------------------|-----------------------------------------------------------------------------------------------|--|--|--|--|
| Parameter                | Details                                                                                       |  |  |  |  |
| IEC 61000-4-6 Clamp      | Schaffner KEMZ 801, placed at 30 cm away from the EUT                                         |  |  |  |  |
| IEC 61000-4-6 Test Level | Level 3, 0.15 MHz to 100 MHz,<br>10 V/m rms, 80% amplitude<br>modulated by a 1 kHz sinusoidal |  |  |  |  |
| EUT                      | EVAL-ADM3095EEBZ                                                                              |  |  |  |  |
| EUT Data Rate            | 2.0 Mbps                                                                                      |  |  |  |  |
| EUT Power                | $V_{CC}$ and $V_{IO}$ powered at 5 $V$                                                        |  |  |  |  |
| Cable Between EUT        | 5 meters, Unitronic PROFIBUS,<br>22 American wire gauge (AWG)                                 |  |  |  |  |
| Cable Termination        | 120 $\Omega$ resistor at both cable ends                                                      |  |  |  |  |
| Pass/Fail Criteria       | Passes if data at receiver with a pulse width distortion is within 10% of mean                |  |  |  |  |
| Pass Classification      | Class A compliance                                                                            |  |  |  |  |

The second EVAL-ADM3095EEBZ (auxiliary equipment) is placed on the network (consisting of both EVAL-ADM3095EEBZ devices) to terminate the communications bus. Table 11 shows the test results where the EUT passed IEC 61000-4-6 to Level 3. The ADM3095E in the cable shield setups outlined in Table 11 meet Class A compliance for the IEC 61000-4-6 conducted RF immunity standard. An unshielded twisted pair cable was also tested; see Table 11.

Table 11. IEC 61000-4-6 Conducted RF Immunity Certified Test Results

| Clamp<br>Location | Cable<br>Shield  | Current<br>Return<br>Path | IEC 61000-<br>4-6 Test<br>Frequency<br>(MHz) | Certified<br>Result |
|-------------------|------------------|---------------------------|----------------------------------------------|---------------------|
| 30 cm from EUT    | Floating         | GND                       | 0.15 to 80                                   | Pass                |
| 30 cm from EUT    | Earthed          | GND                       | 0.15 to 80                                   | Pass                |
| 30 cm from EUT    | N/A <sup>1</sup> | GND                       | 0.15 to 80                                   | Pass                |

<sup>&</sup>lt;sup>1</sup> N/A means not applicable.



Figure 40. IEC 61000-4-6 Conducted RF Immunity Example Test Setup

## FULLY RS-485 COMPLIANT OVER AN EXTENDED ±25 V COMMON-MODE RANGE

The ADM3095E is an RS-485 transceiver that offers an extended common-mode input range of  $\pm 25$  V across an operating voltage range of 3.0 V to 5.5 V while still meeting or exceeding compliance with the TIA/EIA RS-485 standard. These standards specify a bus differential voltage of at least 1.5 V across the common-mode range. Additionally, when powered at greater than 4.5 V V<sub>CC</sub>, the ADM3095E driver output is a minimum 2.1 V V<sub>OD</sub>, meeting the requirements for a PROFIBUS compliant RS-485 driver.

The extended common-mode input range of  $\pm 25~V$  improves system robustness over long cable lengths, where large differences in ground potential between RS-485 transceivers are possible. The extended common-mode input range of  $\pm 25~V$  improves data communication reliability in noisy environments over long cable lengths where ground loop voltages are possible.

#### 1.62 V TO 5.5 V V<sub>IO</sub> LOGIC SUPPLY

The ADM3095E features a logic supply pin,  $V_{10}$ , for a flexible digital interface operational to voltages as low as 1.62 V. The  $V_{10}$  pin powers the logic inputs (TxD input and DE/ $\overline{\text{RE}}$  control pins) and the RxD output.

These pins interface with logic devices such as universal asynchronous receivers/transmitters (UARTs), application specific integrated circuits (ASICs), and microcontrollers. Many of these devices use power supplies significantly lower than 5 V.

#### **TRUTH TABLES**

 $V_{IO}$  supplies the DE, TxD,  $\overline{RE}$ , and RxD interfaces only.

**Table 12. Transmitting Truth Table** 

| Supply Status |                 | I  | Inputs <sup>1</sup> |   | Outputs <sup>1</sup> |  |  |
|---------------|-----------------|----|---------------------|---|----------------------|--|--|
| Vcc           | V <sub>IO</sub> | DE | TxD                 | Α | В                    |  |  |
| On            | On              | Н  | Н                   | Н | L                    |  |  |
| On            | On              | Н  | L                   | L | Н                    |  |  |
| On            | On              | L  | Χ                   | Z | Z                    |  |  |
| On            | Off             | Н  | Н                   | 1 | 1                    |  |  |
| On            | Off             | Н  | L                   | 1 | 1                    |  |  |
| On            | Off             | L  | Χ                   | 1 | 1                    |  |  |
| Off           | On              | Χ  | Χ                   | Z | Z                    |  |  |
| Off           | Off             | Χ  | Χ                   | Z | Z                    |  |  |

<sup>&</sup>lt;sup>1</sup> H means high level; I means indeterminate; L means low level; X means any state; Z means high impedance (off).

Table 13. Receiving Truth Table

| Supply Status |                 | Inputs <sup>1</sup>                                            | Outputs <sup>1</sup> |     |
|---------------|-----------------|----------------------------------------------------------------|----------------------|-----|
| <b>V</b> cc   | V <sub>IO</sub> | A – B                                                          | RE                   | RxD |
| On            | On              | >-0.03 V                                                       | L                    | Н   |
| On            | On              | <-0.2 V                                                        | L                    | L   |
| On            | Off             | >-0.03 V                                                       | L                    | 1   |
| On            | Off             | <-0.2 V                                                        | L                    | 1   |
| On            | On              | $-0.2 \mathrm{V} < \mathrm{A} - \mathrm{B} < -0.03 \mathrm{V}$ | L                    | 1   |
| On            | Off             | $-0.2 \mathrm{V} < \mathrm{A} - \mathrm{B} < -0.03 \mathrm{V}$ | L                    | 1   |
| On            | On              | Inputs open/shorted                                            | L                    | Н   |
| On            | Off             | Inputs open/shorted                                            | L                    | 1   |
| On            | On              | X                                                              | Н                    | Z   |
| On            | Off             | X                                                              | Н                    | 1   |
| Off           | Off             | X                                                              | Н                    | 1   |
| Off           | Off             | X                                                              | L or NC              | 1   |

<sup>&</sup>lt;sup>1</sup> H means high level; I means indeterminate; L means low level; X means any state; Z means high impedance (off); NC means no connect.

#### **RECEIVER FAIL-SAFE**

The receiver input includes a fail-safe feature that guarantees a logic high RxD output when the A and B inputs are floating, open circuited, or shorted. A logic high RxD output is guaranteed in a terminated transmission line with all drivers disabled. This is done by setting the receiver input threshold between -30 mV and -200 mV. If the differential receiver input voltage (A - B) is greater than or equal to -30 mV, RxD is logic high. If A - B is less than or equal to -200 mV, RxD is logic low. In the case of a terminated bus with all transmitters disabled, the receiver differential input voltage is pulled to 0 V by the termination. With the receiver thresholds of the ADM3095E, this results in a logic high with a 30 mV minimum noise margin.

The receiver fail-safe feature (logic high RxD) is also guaranteed under any bus capacitance value or pull-up resistor configuration on the RxD pin.

#### **RS-485 DATA RATE AND BUS CAPACITANCE**

The data rate and bus node capability of the ADM3095E are dependent on the operating temperature of the device. As the operating temperature of the ADM3095E increases, the capacitance of the ADM3095E integrated EMC protection circuitry also increases.

The driver output structures of the ADM3095E can be simplified as low-pass filter structures, with a given resistance and capacitance. As the operating temperature increases, the capacitance increases; therefore the low-pass filter effectively works to decrease the maximum data rate that can be driven on the RS-485 bus pins.

#### **HOT SWAP CAPABILITY**

When a circuit board is inserted into a hot (or powered) backplane, differential disturbances to the data bus can lead to data errors. The ADM3095E was lab tested to ensure that the RS-485 A and B bus pins do not output spurious data during a  $V_{\rm CC}$  power-up or power-down event, which simulates a PCB hot insertion. The  $V_{\rm CC}$  ramp test rates are 0 V to 5 V in 300  $\mu s$  (fast ramp rate), and 0 V to 5 V in 9.5  $m_{\underline{S}}$  (slow ramp rate). For these ramp rates, the RS-485 A and B outputs were monitored and no output glitches were observed.

# APPLICATIONS INFORMATION ROBUST HALF DUPLEX RS-485 NETWORK

Figure 41 shows a robust RS-485 communications network, with bus communications running over 1000 feet of cabling. Over long cable runs with multiple RS-485 nodes, a number of hazards can either corrupt data communication or even cause permanent damage to the RS-485 interface.

The ADM3095E provides robust protection against high voltage faults to bus power supplies and EMC transients, such as an IEC 61000-4-5 surge. In addition, the ADM3095E has an extended common-mode input range of ±25 V, which allows ±25 V of ground potential difference between the GND pins of two or more ADM3095E devices.



Figure 41. RS-485 Communications Network