# 

### **Data Sheet**

# ADuM4122

#### FEATURES

2 A output current per output pin (<3  $\Omega$  R<sub>DSON\_X</sub>) 3 A peak short-circuit current 3.3 V to 6.5 V, VDD1 4.5 V to 35 V, VDD2 Positive going threshold, UVLO at 3.3 V VDD1 Multiple positive going thresholds, UVLO options on VDD2 Grade A: 4.4 V (typical) positive going threshold, UVLO Grade B: 7.3 V (typical) positive going threshold, UVLO Grade C: 11.3 V (typical) positive going threshold, UVLO **Precise timing characteristics** 48 ns maximum propagation delay for falling edge **CMOS input logic levels** High common-mode transient immunity: >150 kV/µs High junction temperature operation: 125°C **Default low output** Selectable slew rate control Safety and regulatory approvals (pending) UL recognition per UL 1577 5 kV rms for 1 minute **CSA Component Acceptance Notice 5A** VDE certificate of conformity (pending)

DIN V VDE V 0884-10

V<sub>IORM</sub> = 849 V peak Wide-body, 8-lead SOIC\_IC

#### APPLICATIONS

Switching power supplies Isolated IGBT and MOSFET gate drivers Industrial inverters

#### **GENERAL DESCRIPTION**

The ADuM4122 is an isolated, single device, dual output driver that uses *i*Coupler<sup>®</sup> technology to provide precision isolation. The ADuM4122 provides 5 kV rms isolation in the wide-body, 8-lead SOIC package. These isolation components combine high speed complementary metal-oxide semiconductor (CMOS) and monolithic transformer technology to provide performance characteristics superior to alternatives (such as a combination of pulse transformers and gate drivers).

The ADuM4122 operates with an input supply voltage range from 3.3 V to 6.5 V, providing compatibility with lower voltage systems. Unlike gate drivers that employ high voltage level translation methodologies, the ADuM4122 offers true galvanic isolation between the input and the output regions.

The ADuM4122 includes two output pins that facilitate slew rate control of two output drive strengths. The  $V_{OUT}$  pin follows the logic of the  $V_{IN+}$  pin, while the boosting output,  $V_{OUT\_SRC}$ , can be toggled to follow the  $V_{IN+}$  pin or to go high-Z. The toggling of the slew rate is controlled by the primary side. Slew rate control can allow for electromagnetic interference (EMI) mitigation and voltage overshoot control.

An internal thermal shutdown sets outputs low if internal temperatures on the ADuM4122 exceed the thermal shutdown temperature.

As a result, the ADuM4122 provides reliable control over the switching characteristics of insulated gate bipolar transistor (IGBT) and metal-oxide semiconductor field effect transistor (MOSFET) configurations over a wide range of switching voltages, allowing for simple slew rate control.



#### FUNCTIONAL BLOCK DIAGRAM

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 7,075,239. Other patents pending.

Rev. 0

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Pin Configuration and Function Descriptions | 8    |
|---------------------------------------------|------|
| Truth Table                                 | 8    |
| Typical Performance Characteristics         | 9    |
| Theory of Operation                         | . 13 |
| Applications Information                    | . 14 |
| PCB Layout                                  | . 14 |
| Slew Rate Control                           | . 14 |
| Propagation Delay-Related Parameters        | . 15 |
| Peak Current Rating                         | . 15 |
| Undervoltage Lockout                        | . 15 |
| Output Load Characteristics                 | . 15 |
| Power Dissipation                           | . 16 |
| Insulation Lifetime                         | . 16 |
| Typical Applications                        | . 17 |
| Outline Dimensions                          | . 18 |
| Ordering Guide                              | . 18 |

### **REVISION HISTORY**

2/2019—Revision 0: Initial Version

### **SPECIFICATIONS ELECTRICAL SPECIFICATIONS**

Low-side voltages are referenced to GND<sub>1</sub>. High side voltages are referenced to GND<sub>2</sub>: 3.3 V  $\leq$  V<sub>DD1</sub>  $\leq$  6.5 V, 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  35 V, and  $T_J = -40^{\circ}$ C to +125°C. All minimum and maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at  $T_{\rm J}$  = 25°C,  $V_{\rm DD1}$  = 5.0 V, and  $V_{\rm DD2}$  = 15 V.

| Parameter                                  | Symbol                | Min                       | Тур   | Max              | Unit | Test Conditions/Comments                                  |
|--------------------------------------------|-----------------------|---------------------------|-------|------------------|------|-----------------------------------------------------------|
| DC SPECIFICATIONS                          |                       |                           |       |                  |      |                                                           |
| High Side Power Supply                     |                       |                           |       |                  |      |                                                           |
| V <sub>DD2</sub> Input Voltage             | V <sub>DD2</sub>      | 4.5                       |       | 35               | v    |                                                           |
| V <sub>DD2</sub> Input Current, Quiescent  | I <sub>DD2(Q)</sub>   |                           | 2     | 4                | mA   | Not switching                                             |
| Logic Supply                               |                       |                           |       |                  |      | _                                                         |
| V <sub>DD1</sub> Input Voltage             | V <sub>DD1</sub>      | 3.3                       |       | 6.5              | v    |                                                           |
| Input Current                              | I <sub>DD1</sub>      |                           | 1.5   | 2.5              | mA   | $V_{IN+} = Iow, \overline{SRC} = high$                    |
|                                            | I <sub>DD1</sub>      |                           | 6     | 10               | mA   | $V_{IN+} = Iow, \overline{SRC} = Iow$                     |
|                                            | I <sub>DD1</sub>      |                           | 6     | 10               | mA   | $V_{IN+} = high, \overline{SRC} = high$                   |
|                                            | I <sub>DD1</sub>      |                           | 11    | 17               | mA   | $V_{IN+} = high, \overline{SRC} = low$                    |
| $V_{IN+}$ and $\overline{SRC}$ Logic Input |                       |                           |       |                  |      |                                                           |
| $V_{IN+}$ and SRC Input Current            | I <sub>IN</sub>       | -1                        | +0.01 | +1               | μA   |                                                           |
| Logic High Input Voltage                   | VIH                   | 0.7 ×                     | 10.01 |                  | V    | $3.3 V \leq V_{DD1} \leq 5 V$                             |
| Logic High hiput voltage                   | VIH                   | U.7 X<br>V <sub>DD1</sub> |       |                  | v    |                                                           |
|                                            |                       | 3.5                       |       |                  | v    | $V_{DD1} > 5 V$                                           |
| Logic Low Input Voltage                    | VIL                   |                           |       | 0.3 ×            | v    | $3.3 \text{ V} \le \text{V}_{\text{DD1}} \le 5 \text{ V}$ |
| 5 · · · · · · · · · · · · · · · · · · ·    |                       |                           |       | V <sub>DD1</sub> |      |                                                           |
|                                            |                       |                           |       | 1.5              | V    | $V_{DD1} > 5 V$                                           |
| Undervoltage Lockout (UVLO)                |                       |                           |       |                  |      |                                                           |
| V <sub>DD1</sub>                           |                       |                           |       |                  |      |                                                           |
| Positive Going Threshold                   | VVDD1UV+              |                           | 3.2   | 3.3              | V    |                                                           |
| Negative Going Threshold                   | V <sub>VDD1UV-</sub>  | 3.0                       | 3.1   |                  | v    |                                                           |
| Hysteresis                                 | Vvdd1uvh              |                           | 0.1   |                  | v    |                                                           |
| V <sub>DD2</sub>                           |                       |                           |       |                  |      |                                                           |
| Grade A                                    |                       |                           |       |                  |      |                                                           |
| Positive Going Threshold                   | $V_{VDD2UV+}$         |                           | 4.4   | 4.5              | v    |                                                           |
| Negative Going Threshold                   | Vvdd2uv-              | 4.1                       | 4.2   |                  | v    |                                                           |
| Hysteresis                                 | $V_{VDD2UVH}$         |                           | 0.2   |                  | V    |                                                           |
| Grade B                                    |                       |                           |       |                  |      |                                                           |
| Positive Going Threshold                   | $V_{VDD2UV+}$         |                           | 7.3   | 7.5              | V    |                                                           |
| Negative Going Threshold                   | Vvdd2uv-              | 6.9                       | 7.1   |                  | V    |                                                           |
| Hysteresis                                 | Vvdd2uvh              |                           | 0.2   |                  | V    |                                                           |
| Grade C                                    |                       |                           |       |                  |      |                                                           |
| Positive Going Threshold                   | Vvdd2uv+              |                           | 11.3  | 11.6             | V    |                                                           |
| Negative Going Threshold                   | Vvdd2uv-              | 10.8                      | 11.1  |                  | V    |                                                           |
| Hysteresis                                 | Vvdd2uvh              |                           | 0.2   |                  | V    |                                                           |
| Thermal Shutdown (TSD)                     |                       |                           |       |                  |      |                                                           |
| TSD Positive Edge                          | T <sub>TSD_POS</sub>  |                           | 155   |                  | °C   |                                                           |
| TSD Hysteresis                             | T <sub>TSD_HYST</sub> |                           | 30    |                  | °C   |                                                           |
| Vout NMOS Gate Resistance <sup>1</sup>     | Rdson_n               |                           | 1.1   | 2.3              | Ω    | Tested at 250 mA, $V_{DD2} = 15 V$                        |
|                                            |                       |                           | 1.1   | 2.3              | Ω    | Tested at 500 mA, $V_{DD2} = 15 V$                        |
| Vout PMOS Gate Resistance <sup>1</sup>     | R <sub>DSON_P</sub>   |                           | 1.4   | 3                | Ω    | Tested at 250 mA, $V_{DD2} = 15 V$                        |
|                                            |                       |                           | 1.4   | 3                | Ω    | Tested at 500 mA, $V_{DD2} = 15 V$                        |
| Vout_src NMOS Gate Resistance              | R <sub>DSON_N</sub>   |                           | 1.1   | 2.3              | Ω    | Tested at 250 mA, $V_{DD2} = 15 V$                        |
|                                            |                       |                           | 1.1   | 2.3              | Ω    | Tested at 500 mA, V <sub>DD2</sub> = 15 V                 |

| Parameter                              | Symbol                         | Min | Тур | Мах | Unit  | Test Conditions/Comments                                                                                                                                                                                           |
|----------------------------------------|--------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vout_src PMOS Gate Resistance          | R <sub>DSON_P</sub>            |     | 1.4 | 3   | Ω     | Tested at 250 mA, V <sub>DD2</sub> = 15 V                                                                                                                                                                          |
|                                        |                                |     | 1.4 | 3   | Ω     | Tested at 500 mA, V <sub>DD2</sub> = 15 V                                                                                                                                                                          |
| Peak Current                           | Ірк                            |     | 2   |     | А     | $V_{DD2} = 12 V, 5 \Omega$ gate resistance                                                                                                                                                                         |
| Short-Circuit Peak Current Minimum     | Isc_рк                         |     | 3   |     | А     | $V_{DD2} = 5 V$                                                                                                                                                                                                    |
| SWITCHING SPECIFICATIONS               |                                |     |     |     |       |                                                                                                                                                                                                                    |
| Pulse Width                            | PW                             | 50  |     |     | ns    | $V_{DD1} = 5 V, V_{DD2} = 15 V$                                                                                                                                                                                    |
| Propagation Delay <sup>2</sup>         |                                |     |     |     | ns    |                                                                                                                                                                                                                    |
| Rising Edge                            | t <sub>DLH</sub>               | 14  | 22  | 40  | ns    | $V_{DD1} = 5 V, V_{DD2} = 15 V$                                                                                                                                                                                    |
| Falling Edge                           | t <sub>DHL</sub>               | 18  | 30  | 48  | ns    | $V_{DD1} = 5 V, V_{DD2} = 15 V$                                                                                                                                                                                    |
| Skew                                   | <b>t</b> <sub>PSK</sub>        |     |     | 36  | ns    |                                                                                                                                                                                                                    |
| Rising Edge                            | <b>t</b> PSKLH                 |     |     | 28  | ns    |                                                                                                                                                                                                                    |
| Falling Edge                           | <b>t</b> PSKHL                 |     |     | 30  | ns    |                                                                                                                                                                                                                    |
| Pulse Width Distortion                 | t <sub>PWD</sub>               |     | 8   | 30  | ns    | $V_{DD1} = 5 V, V_{DD2} = 15 V$                                                                                                                                                                                    |
| Output Rise and Fall Time (20% to 80%) | t <sub>R</sub> /t <sub>F</sub> | 8   | 17  | 25  | ns    | $V_{DD1} = 5 V$ , $V_{DD2} = 15 V$ , equivalent load<br>capacitance ( $C_L$ ) = 2.2 nF, on path external series<br>resistance ( $R_{GON}$ ) = off path external series<br>resistance ( $R_{GOFF}$ ) = 4.7 $\Omega$ |
| Required Time Before Next Edge         | t <sub>NE</sub>                |     |     | 100 | ns    | $V_{DD1} = 5 V, V_{DD2} = 15 V$                                                                                                                                                                                    |
| Common-Mode Transient Immunity (CMTI)  | CM                             |     |     |     |       |                                                                                                                                                                                                                    |
| Static CMTI <sup>3</sup>               |                                | 150 |     |     | kV/μs | Common-mode voltage ( $V_{CM}$ ) = 1500 V                                                                                                                                                                          |
| Dynamic CMTI⁴                          |                                | 150 |     |     | kV/μs | V <sub>CM</sub> = 1500 V                                                                                                                                                                                           |

<sup>1</sup> NMOS means N-type metal-oxide semiconductor and PMOS means P-type metal-oxide semiconductor.

<sup>2</sup> The toll propagation delay is measured from the time of the input rising logic high threshold, VH, to the output rising 20% level of the Vour signal or the Vour\_src signal. The toll propagation delay is measured from the input falling logic low threshold, VL, to the output falling 80% threshold of the Vour signal or the Vour\_src signal. See Figure 29 for waveforms of propagation delay parameters.

Figure 29 for waveforms of propagation delay parameters. <sup>3</sup> The static CMTI is defined as the largest dV/dt between GND<sub>1</sub> and GND<sub>2</sub>, with inputs held either high or low, such that the output voltage remains either above 0.8 × V<sub>DD2</sub> for output high or 0.8 V for output low. Operation with transients above recommended levels can cause momentary data upsets.

<sup>4</sup> The dynamic CMTI is defined as the largest dV/dt between GND<sub>1</sub> and GND<sub>2</sub>, with the switching edge coincident with the transient test pulse. Operation with transients above the recommended levels can cause momentary data upsets.

#### **REGULATORY INFORMATION**

The ADuM4122 is pending approval by the organizations listed in Table 2.

#### Table 2.

| UL (Pending)                                       | CSA (Pending)                                                                   | VDE (Pending)                                                         | CQC (Pending)                                   |
|----------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------|
| UL1577 Component<br>Recognition Program            | Approved under CSA Component Acceptance<br>Notice 5A                            | DIN V VDE V 0884-10<br>(VDE V 0884-10):2006-12                        | Certified under CQC11-471543-<br>2012           |
| Single Protection, 5000 V rms<br>Isolation Voltage | CSA 60950-1-07+A1+A2 and IEC 60950-1, second edition, +A1+A2:                   | Reinforced insulation, 849 V peak,<br>$V_{IOSM} = 10 \text{ kV peak}$ | GB4943.1-2011                                   |
|                                                    | Basic insulation at 800 V rms (1131 V peak)                                     | Basic insulation 849 V peak, V <sub>IOSM</sub> = 16 kV peak           | Basic insulation at 800 V rms<br>(1131 V peak)  |
|                                                    | Reinforced insulation at 400 V rms (565 V peak)<br>IEC 60601-1 Edition 3.1:     |                                                                       | Reinforced insulation at 400 V rms (565 V peak) |
|                                                    | Basic insulation 1 means of patient protection (1 MOPP), 500 V rms (707 V peak) |                                                                       |                                                 |
|                                                    | Reinforced insulation (2 MOPP), 250 V rms<br>(1414 V peak)                      |                                                                       |                                                 |
|                                                    | CSA 61010-1-12 and IEC 61010-1 third edition                                    |                                                                       |                                                 |
|                                                    | Basic insulation at: 600 V rms mains, 800 V secondary (1089 V peak)             |                                                                       |                                                 |
|                                                    | Reinforced insulation at: 300 V rms mains,<br>400 V secondary (565 V peak)      |                                                                       |                                                 |
| File E214100                                       | File 205078                                                                     | File 2471900-4880-0001                                                | File (pending)                                  |

#### PACKAGE SPECIFICATIONS

#### Table 3.

| Parameter                                                 | Symbol | Min | Тур              | Max | Unit | Test Conditions/Comments |
|-----------------------------------------------------------|--------|-----|------------------|-----|------|--------------------------|
| Resistance (Input Side to High-Side Output) <sup>1</sup>  | Ri-o   |     | 10 <sup>12</sup> |     | Ω    |                          |
| Capacitance (Input Side to High-Side Output) <sup>1</sup> | CI-O   |     | 2.0              |     | pF   |                          |
| Input Capacitance                                         | Cı     |     | 4.0              |     | pF   |                          |

<sup>1</sup> The ADuM4122 is considered a 2-terminal device. Pin 1 through Pin 3 are shorted together, and Pin 4 through Pin 6 are shorted together.

#### INSULATION AND SAFETY SPECIFICATIONS

#### Table 4.

| Parameter                                                                      | Symbol | Value    | Unit  | Conditions                                                                                                                                            |
|--------------------------------------------------------------------------------|--------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                                            |        | 5000     | V rms | 1 minute duration                                                                                                                                     |
| Minimum External Air Gap (Clearance)                                           | L(I01) | 8 min    | mm    | Measured from input terminals to output terminals, shortest distance through air                                                                      |
| Minimum External Tracking (Creepage)                                           | L(102) | 8 min    | mm    | Measured from input terminals to output terminals, shortest distance path along body                                                                  |
| Minimum Clearance in the Plane of the<br>Printed Circuit Board (PCB Clearance) | L(PCB) | 8.3 min  | mm    | Measured from input terminals to output terminals, shortest distance<br>through air, line of sight, in the printed circuit board (PCB) mounting plane |
| Minimum Internal Gap (Internal<br>Clearance)                                   |        | 25.5 min | μm    | Minimum distance through insulation                                                                                                                   |
| Tracking Resistance (Comparative Tracking Index)                               | СТІ    | >600     | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                                           |
| Isolation Group                                                                |        | 1        |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                                          |

#### DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS

This isolator is suitable for reinforced isolation within the safety limit data only. Maintenance of the safety data is ensured by protective circuits.

#### Table 5. VDE Characteristics

| Description                                                 | Test Conditions/Comments                                                                                                                                          | Symbol              | Characteristic | Unit   |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------|
| Installation Classification per DIN VDE 0110                |                                                                                                                                                                   |                     |                |        |
| For Rated Mains Voltage ≤ 600 V rms                         |                                                                                                                                                                   |                     | l to IV        |        |
| Climatic Classification <sup>1</sup>                        |                                                                                                                                                                   |                     | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1                  |                                                                                                                                                                   |                     | 2              |        |
| Maximum Working Insulation Voltage                          |                                                                                                                                                                   | VIORM               | 849            | V peak |
| Input to Output Test Voltage, Method B1                     | $V_{\text{IORM}} \times 1.875 = V_{\text{pd}(m)}, 100\% \text{ production test, } t_{\text{ini}} = t_m = 1 \text{ sec,}$ partial discharge < 5 pC                 | $V_{pd(m)}$         | 1592           | V peak |
| Input to Output Test Voltage, Method A                      |                                                                                                                                                                   |                     |                |        |
| After Environmental Tests Subgroup 1                        | $V_{\text{IORM}} \times 1.5 = V_{\text{pd}(m)}$ , $t_{\text{ini}} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                                             | V <sub>pd (m)</sub> | 1274           | V peak |
| After Input and/or Safety Test Subgroup 2<br>and Subgroup 3 | $V_{\text{IORM}} \times 1.2 = V_{\text{pd}\text{(m)}}, t_{\text{ini}} = 60 \text{ sec, } t_{\text{m}} = 10 \text{ sec, } \text{partial discharge} < 5 \text{ pC}$ | $V_{pd(m)}$         | 1019           | V peak |
| Highest Allowable Overvoltage                               |                                                                                                                                                                   | VIOTM               | 7000           | V peak |
| Surge Isolation Voltage Basic                               | V peak = 16 kV, 1.2 μs rise time, 50 μs, 50% fall time                                                                                                            | VIOSM               | 16,000         | V peak |
| Surge Isolation Voltage Reinforced                          | V peak = 16 kV, 1.2 μs rise time, 50 μs, 50% fall time                                                                                                            | VIOSM               | 10,000         | V peak |
| Safety Limiting Values                                      | Maximum value allowed in the event of a failure (see Figure 2)                                                                                                    |                     |                |        |
| Maximum Junction Temperature                                |                                                                                                                                                                   | Ts                  | 150            | °C     |
| Safety Total Dissipated Power                               |                                                                                                                                                                   | Ps                  | 1.52           | W      |
| Insulation Resistance at Ts                                 | $V_{IO} = 500 \text{ V}$                                                                                                                                          | Rs                  | >109           | Ω      |

<sup>1</sup> The climatic category indicates the climatic conditions under which the capacitor can be operated. According to IEC 60068-1, the climatic category is expressed by a three group coding, in this case, 40/105/21. The first group indicates the lower category temperature (-40°C). The second group indicates the upper category temperature (+105°C). The third group indicates the number of days (21) that the capacitor can withstand within specified limits if exposed to a relative humidity of 95% and a temperature of 40°C.



Figure 2. ADuM4122 Thermal Derating Curve, Dependence of Safety Limiting Values on Ambient Temperature, per DIN V VDE V 0884-10

#### **RECOMMENDED OPERATING CONDITIONS**

| Table 6.                                      |                 |  |  |
|-----------------------------------------------|-----------------|--|--|
| Parameter                                     | Value           |  |  |
| Operating Temperature Range (T <sub>J</sub> ) | -40°C to +125°C |  |  |
| Supply Voltages                               |                 |  |  |
| V <sub>DD1</sub> to GND <sub>1</sub>          | 3.3 V to 6.5 V  |  |  |
| V <sub>DD2</sub> to GND <sub>2</sub>          | 4.5 V to 35 V   |  |  |

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted

#### Table 7.

| Parameter                                                 | Rating                             |
|-----------------------------------------------------------|------------------------------------|
| Storage Temperature Range (T <sub>ST</sub> )              | -55°C to +150°C                    |
| Junction Operating Temperature<br>Range (T <sub>J</sub> ) | –40°C to +150°C                    |
| Supply Voltages                                           |                                    |
| V <sub>DD1</sub> to GND <sub>1</sub>                      | –0.3 V to +7 V                     |
| $V_{DD2}$ to $GND_2$                                      | –0.3 V to +40 V                    |
| Input Voltages                                            |                                    |
| $V_{IN+}^{1}$                                             | –0.3 V to +7 V                     |
| SRC <sup>1</sup>                                          | –0.3 V to +7 V                     |
| Output Voltages                                           |                                    |
| Vout                                                      | -0.3 V to V <sub>DD2</sub> + 0.3 V |
| V <sub>OUT_SRC</sub>                                      | -0.3 V to V <sub>DD2</sub> + 0.3 V |
| Common-Mode Transients  CM  <sup>2</sup>                  | –200 kV/µs to +200 kV/µs           |

 $^1$  Rating assumes  $V_{\text{DD1}}$  is greater than 3.3 V.  $V_{\text{IN+}}$  is rated up to 6.5 V when  $V_{\text{DD1}}$  is unpowered.

<sup>2</sup> [CM] refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum rating can cause latch-up or permanent damage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

| Table 9. Maximum Continuous | Working Voltage <sup>1</sup> |
|-----------------------------|------------------------------|
|-----------------------------|------------------------------|

#### THERMAL RESISTANCE

Thermal performance is directly linked to the PCB design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the junction to ambient thermal resistance, and  $\Psi_{JT}$  is the junction to top characterization parameter.

#### Table 8. Thermal Resistance

| Package Type <sup>1</sup> | θ <sub>JA</sub> | Ψπ  | Unit |
|---------------------------|-----------------|-----|------|
| RI-8-1                    | 81.7            | 2.4 | °C/W |

<sup>1</sup> 4-layer PCB.

#### ESD CAUTION



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

| Parameter             | Rating      | Constraint                                               |  |
|-----------------------|-------------|----------------------------------------------------------|--|
| AC Voltage            |             |                                                          |  |
| Bipolar Waveform      |             |                                                          |  |
| Basic Insulation      | 849 V peak  | Lifetime limited by insulation lifetime, per VDE-0884-11 |  |
| Reinforced Insulation | 707 V peak  | Lifetime limited by insulation lifetime, per VDE-0884-11 |  |
| Unipolar Waveform     |             |                                                          |  |
| Basic Insulation      | 1697 V peak | Lifetime limited by insulation lifetime, per VDE-0884-11 |  |
| Reinforced Insulation | 1356 V peak | Lifetime limited by package creepage, per IEC 60664-1    |  |
| DC Voltage            |             |                                                          |  |
| Basic Insulation      | 1660 V peak | Lifetime limited by package creepage, per IEC 60664-1    |  |
| Reinforced Insulation | 830 V peak  | Lifetime limited by package creepage, per IEC 60664-1    |  |

<sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



#### Table 10. Pin Function Descriptions

| Pin No. | Mnemonic             | Description                                                                                                                                                               |  |
|---------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | V <sub>DD1</sub>     | Supply Voltage for Isolator Side 1, 3.3 V to 6.5 V.                                                                                                                       |  |
| 2       | SRC                  | Slew Rate Control Selection. Active logic low.                                                                                                                            |  |
| 3       | V <sub>IN+</sub>     | Noninverting Gate Drive Logic Input.                                                                                                                                      |  |
| 4       | GND <sub>1</sub>     | Ground 1. This pin is the ground reference for Isolator Side 1.                                                                                                           |  |
| 5       | GND <sub>2</sub>     | Ground 2. This pin is the ground reference for Isolator Side 2.                                                                                                           |  |
| 6       | V <sub>OUT_SRC</sub> | Slew Rate Control Output. When $\overline{SRC}$ is low, $V_{OUT\_SRC}$ follows $V_{IN+}$ . Connect this pin to the gate being driven through an external series resistor. |  |
| 7       | Vout                 | Gate Drive Output. Connect this pin to the gate being driven through an external series resistor.                                                                         |  |
| 8       | V <sub>DD2</sub>     | Supply Voltage for Isolator Side 2.                                                                                                                                       |  |

#### **TRUTH TABLE**

#### Table 11. Truth Table (Positive Logic)<sup>1</sup>

| V <sub>IN+</sub> Input | SRC Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | Vout Output |        |
|------------------------|-----------|------------------------|------------------------|-------------|--------|
| L                      | Н         | Powered                | Powered                | L           | High-Z |
| L                      | L         | Powered                | Powered                | L           | L      |
| Н                      | н         | Powered                | Powered                | н           | High-Z |
| Н                      | L         | Powered                | Powered                | н           | н      |
| Х                      | Х         | Unpowered              | Powered                | L           | High-Z |
| Х                      | Х         | Powered                | Unpowered              | High-Z      | High-Z |

<sup>1</sup> X means don't care, L means low, and H means high.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 4.  $V_{IN+}$  to  $V_{GATE}$  Waveform,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ ,  $10 \Omega$  Gate Resistors, 2 nF Load,  $\overline{SRC}$  Low



Figure 5.  $V_{IN+}$  to  $V_{GATE}$  Waveform,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ ,  $10 \Omega$  Gate Resistors, 2 nF Load, Both Edges Slow



Figure 6.  $V_{IN+}$  to  $V_{GATE}$  Waveform,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ ,  $10 \Omega$  Gate Resistors, 2 nF Load, Both Edges Fast



Figure 7.  $V_{IN+}$  to  $V_{GATE}$  Waveform,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ ,  $10 \Omega$  Gate Resistors, 2 nF Load, Falling Edge Fast



Figure 8.  $V_{IN+}$  to  $V_{GATE}$ ,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ ,  $10 \Omega$  Gate Resistors, 2 nF Load, Rising Edge Fast



Figure 9.  $V_{IN+}$  to  $V_{GATE}$  Waveform,  $V_{DD1} = 5$  V,  $V_{DD2} = 15$  V,  $0 \Omega$  Gate Resistors, 2 nF Load, Both Edges Slow



Figure 10.  $V_{IN+}$  to  $V_{GATE}$  Waveform,  $V_{DD1} = 5$  V,  $V_{DD2} = 15$  V,  $0 \Omega$  Gate Resistors, 2 nF Load, Both Edges Fast



Figure 11.  $V_{DD1}$  to Output Valid,  $V_{DD2} = 15 V$ , 10  $\Omega$  Gate Resistors



Figure 12.  $V_{DD2}$  to Output Valid,  $V_{DD1} = 5 V$ , 10  $\Omega$  Gate Resistors, 2 nF Load









Figure 15. IDD2 vs. Frequency, 50% Duty Cycle, No Load

### **Data Sheet**

#### 10 9 $V_{DD2} = 15V, \frac{\overline{SRC}}{SRC} LOW$ $V_{DD2} = 10V, \frac{SRC}{SRC} LOW$ 8 $V_{DD2} = 5V, SRC HIGH$ $V_{DD2} = 15V, SRC HIGH$ 7 V<sub>DD2</sub> = 10V, SRC HIGH 6 V<sub>DD2</sub> = 5V, SRC HIGH l<sub>DD2</sub> (mA) 5 4 3 2 1 0 7024-016 0 10 20 30 40 50 60 70 80 90 100 DUTY CYCLE (%)

Figure 16. IDD2 vs. Duty Cycle, 10 kHz Input Signal, No Load



Figure 17. Propagation Delay vs. Temperature,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ , 10  $\Omega$  Gate Resistors, 2 nF Load



Figure 18. Rise/Fall Time vs. Temperature,  $V_{DD1} = 5 V$ ,  $V_{DD2} = 15 V$ ,  $10 \Omega$  Gate Resistors, 2 nF Load



Figure 19. Propagation Delay vs.  $V_{DD1}$ ,  $V_{DD2}$  = 15 V, 10  $\Omega$  Gate Resistors, 2 nF Load



Figure 20. Propagation Delay vs.  $V_{DD2}$ ,  $V_{DD1} = 5 V$ , 10  $\Omega$  Gate Resistors, 2 nF Load



Figure 21. Rise/Fall Time vs.  $V_{DD2}$ ,  $V_{DD1} = 5 V$ , 10  $\Omega$  Gate Resistors, 2 nF Load



## THEORY OF OPERATION

Gate drivers are required in situations where fast rise times of switching device gates are desired. The gate signals for enhancement type power devices are referenced to a source or emitter node. The gate driver must be able to follow this source or emitter node. Because the gate driver must be able to follow this source or emitter node, isolation is necessary between the controlling signal and the output of the gate driver in topologies where the source or emitter nodes swing, such as a half bridge. Gate switching times are a function of the drive strength of the gate driver. Buffer stages before a CMOS output reduce total delay time and increase the final drive strength of the driver.

The ADuM4122 achieves isolation between the control side and the output side of the gate driver by using a high frequency carrier that transmits data across the isolation barrier with *i*Coupler chip scale transformer coils separated by layers of polyimide isolation. The ADuM4122 uses positive logic on/off keying (OOK) encoding, in which a high signal is transmitted by the presence of the carrier frequency across the *i*Coupler chip scale transformer coils. Positive logic encoding ensures that a low signal is seen on the output when the input side of the gate driver is unpowered. A low state is the most common safe state in enhancement mode power devices and can drive in situations where shoot-through conditions are present. The architecture of the ADuM4122 is designed for high CMTI and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and differential coil layout. Figure 26 shows the encoding used by the ADuM4122.



Figure 26. Operational Block Diagram of OOK Encoding

### APPLICATIONS INFORMATION PCB LAYOUT

The ADuM4122 isolated gate drivers require no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input supply pin and output supply pin, as shown in Figure 27. Use a small ceramic capacitor with a value between 0.01  $\mu$ F and 0.1  $\mu$ F to provide a high frequency bypass. It is recommended to also add a 10  $\mu$ F capacitor to V<sub>DD2</sub> to provide the charge required to drive the gate capacitance at the ADuM4122 outputs. On the V<sub>DD2</sub>, avoid bypass capacitor use of vias or use multiple vias to reduce the inductance in bypassing. The total lead length between both ends of the smaller capacitor and the input supply pin or output power supply pin must not exceed 20 mm.



#### **SLEW RATE CONTROL**

The ADuM4122 allows slew rate control that can be used by varying available turn on paths and turn off paths for the gate of the device being driven. The V<sub>OUT</sub> pin reacts to the V<sub>IN+</sub> pin with a propagation delay. The SRC pin controls whether the V<sub>OUT\_SRC</sub> pin is high impedance, or whether the V<sub>OUT\_SRC</sub> pin follows the input logic of the V<sub>IN+</sub> pin. There is a delay in transition between the high impedance and gate driver output states. The V<sub>OUT\_SRC</sub> pin transitions between the two modes on the next outgoing edge of the V<sub>OUT</sub> pin when a change in SRC occurs at least t<sub>NE</sub> before the next edge of V<sub>IN+</sub>. When SRC is high, the V<sub>OUT\_SRC</sub> pin is high impedance. When SRC is low, the V<sub>OUT\_SRC</sub> pin follows the positive logic on V<sub>IN+</sub>, delayed by a propagation delay.



Figure 28. Example Timing Diagram

### **Data Sheet**

#### **PROPAGATION DELAY-RELATED PARAMETERS**

Propagation delay is a parameter that describes the time a logic signal takes to propagate through a component. The propagation delay to a logic low output can differ from the propagation delay to a logic high output. The ADuM4122 specifies  $t_{DLH}$  as the time between the rising input high logic threshold ( $V_{IH}$ ) to the output rising 20% threshold (see Figure 29). Likewise,  $t_{DHL}$  is defined as the time between the input falling logic low threshold ( $V_{IL}$ ) and the output falling 80% threshold. The rise and fall times are dependent on the loading conditions and are not included in the propagation delay, as is the industry standard for gate drivers.



Figure 29. Propagation Delay Parameters

Channel to channel matching refers to the maximum amount that the propagation delay differs between channels within a single ADuM4122 component.

Propagation delay skew refers to the maximum amount that the propagation delay differs between multiple ADuM4122 components operating under the same conditions.

#### PEAK CURRENT RATING

The ADuM4122 has two output channels to drive a single device gate. Each output channel is connected to the gate through an external series gate resistor to control drive strength and to spread the power dissipation of driving the gate to outside the gate driver IC. Although the output driver MOSFETs of the gate driver IC are able to source or sink more than 3 A (per V<sub>OUT</sub> and V<sub>OUT\_SRC</sub>), this use case is rarely seen in application. Due to the size of standard external series gate resistors, it is common to see peak currents around 2 A in application. Figure 30 shows a short-circuit peak current graph for both the source and sink output driver MOSFETs of the ADuM4122.



### UNDERVOLTAGE LOCKOUT

The ADuM4122 has UVLO protections for both the primary and secondary side of the device. If either the primary or secondary side voltages are below the falling edge UVLO, the device outputs a low signal. After the ADuM4122 is powered so that it is greater than the rising edge UVLO threshold, the device outputs the signal found at the input. Hysteresis is built in to the UVLO to account for small voltage source ripple. The primary side UVLO thresholds for all ADuM4122 models are the same. The secondary output UVLO thresholds vary by model, as detailed in Table 12.

#### Table 12. List of Model Options

| Model Number | UVLO (V) |
|--------------|----------|
| ADuM4122ARIZ | 4.5      |
| ADuM4122BRIZ | 7.5      |
| ADuM4122CRIZ | 11.6     |

#### **OUTPUT LOAD CHARACTERISTICS**

The ADuM4122 output signals depend on the characteristics of the output load, which is typically an N-channel MOSFET. Model the driver output response to an N-channel MOSFET load with a switch output resistance ( $R_{SW}$ ), an inductance due to the PCB trace ( $L_{TRACE}$ ), a series gate resistor ( $R_{GATE}$ ), and a gate to source capacitance ( $C_{GS}$ ), as shown in Figure 31.

 $R_{SW}$  is the switch resistance of the internal ADuM4122 driver output, which is less than 3  $\Omega$ .  $R_{GATE}$  is the intrinsic gate resistance of the MOSFET or IGBT and any external series resistance. A MOSFET or IGBT that requires a 2 A gate driver has a typical intrinsic gate resistance of about 1  $\Omega$ , and a  $C_{GS}$  of 2 nF to 10 nF.  $L_{TRACE}$  is the inductance of the PCB trace and typically has a value of <5 nH for a well designed layout with a very short, wide connection from the ADuM4122 output to the gate of the MOSFET or IGBT.

The following equation defines the quality factor (Q) of the resistor, inductor, and capacitor (RLC) circuit, which indicates how the ADuM4122 output responds to a step change. For a well damped output, Q is less than one. Adding a series gate resistance dampens the output response.

$$Q = \frac{1}{\left(R_{SW} + R_{GATE}\right)} \times \sqrt{\frac{L_{TRACE}}{C_{GS}}}$$

Output ringing is reduced by adding a series gate resistance to dampen the response. The waveform shown in Figure 6 shows a correctly damped example with a 2 nF load and 10  $\Omega$  external series gate resistors. The waveform shown in Figure 10 shows an underdamped example with a 2 nF load and 0  $\Omega$  external series gate resistors.





#### **POWER DISSIPATION**

When driving a MOSFET or IGBT gate, the driver must dissipate power. This power is not insignificant and can lead to TSD if considerations are not made. The gate of an IGBT can be approximately simulated as a capacitive load. Due to Miller capacitance and other nonlinearities, it is common practice to take the stated input capacitance of a given MOSFET or IGBT ( $C_{ISS}$ ) and multiply that by a factor of 3 to 5 to arrive at a conservative estimate of the approximate load being driven. The estimated total power dissipation in the system due to switching action is given by the following equation:

$$P_{DISS} = C_{EST} \times (V_{DD2} - GND_2)^2 \times f_{SW}$$

where:

 $P_{DISS}$  is power dissipation.

 $C_{EST} = C_{ISS} \times 5.$ 

 $f_{SW}$  is the switching frequency of the IGBT.

Alternately, the gate charge can be used as follows:

 $P_{DISS} = Q_G \times (V_{DD2} - GND_2) \times f_{SW}$ 

where  $Q_G$  is the total gate charge of the device being driven.

This power dissipation is shared between the internal on resistances of the internal gate driver switches, and the external gate resistances,  $R_{GON}$  and  $R_{GOFF}$ . The ratio of the internal gate resistances to the total series resistance allows the calculation of losses seen within the ADuM4122 device.

 $P_{DISS\_ADuM4122} = P_{DISS} \times 0.5(R_{DSON\_P}/(R_{GON} + R_{DSON\_P}) + 0.5(R_{DSON\_N}/(R_{GOFF} + R_{DSON\_N}))$ 

#### where:

 $R_{DSON_{-}P}$  is the internal resistance of the turn off path.  $R_{DSON_{-}N}$  is the internal resistance of the turn on path. Multiplying the power dissipation found inside the chip by the  $\theta_{JA}$  gives the rise above ambient temperature that the ADuM4122 experiences.

 $T_{ADuM4122} = \theta_{JA} \times P_{DISS\_ADuM4122} + T_A$ 

where:

 $T_{ADuM4122}$  is the internal temperature of the ADuM4122.  $P_{DISS_{ADuM4122}}$  is the power dissipated inside the ADuM4122.  $T_A$  is the ambient temperature the device is operating in.

For the device to remain within specification,  $T_{ADUM4122}$  must not exceed 125°C. If  $T_{ADuM4122}$  exceeds the TSD rising edge, the device enters TSD and the output remains low until the TSD falling edge is crossed.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by regulatory agencies, Analog Devices, Inc. carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM4122.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage.

The values shown in Table 9 summarize the peak voltage for 20 years of service life for a bipolar ac operating condition, and the maximum CSA and VDE approved working voltages. In many cases, the approved working voltage is higher than the 20-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM4122 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 32, Figure 33, and Figure 34 illustrate these different isolation voltage waveforms.

A bipolar ac voltage environment is the worst condition for *i*Coupler products and is the 20-year operating lifetime that Analog Devices recommends for maximum working voltage. In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. Unipolar ac or dc voltage operation allows operation at higher working voltages while still achieving a 20-year service life. Any cross insulation voltage waveform that does not conform to Figure 33 or Figure 34 must be treated as a bipolar ac waveform, and its peak voltage must be limited to the 20-year lifetime voltage value listed in Table 9.

### **Data Sheet**

The voltage presented in Figure 33 is shown as sinusoidal for illustration purposes only. This voltage is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.



#### **TYPICAL APPLICATIONS**

A typical application of the ADuM4122 is shown in Figure 35. Regular drive strength is dictated by the external series gate resistor,  $R_{G1}$ . When the  $\overline{SRC}$  pin is held low, there is a second charge and discharge path available through the external series gate resistor,  $R_{G2}$ , providing higher drive strength to the gate of the power device. When the  $\overline{SRC}$  pin is held high, the  $V_{OUT\_SRC}$ output goes in to a high impedance mode so that the only charge and discharge path is through  $R_{G1}$ .

