### **NXP Semiconductors**

**Technical Data** 

**Power Amplifier Module for LTE and 5G** 

The AFSC5G35D35 is a fully integrated Doherty power amplifier module designed for wireless infrastructure applications that demand high performance in the smallest footprint. Ideal for applications in massive MIMO systems, outdoor small cells, and low power remote radio heads. The field-proven LDMOS power amplifiers are designed for TDD and FDD LTE systems.

 Typical LTE Performance: P<sub>out</sub> = 3 W Avg., V<sub>DD</sub> = 24 Vdc, 1 × 20 MHz LTE, Input Signal PAR = 8 dB @ 0.01% Probability on CCDF.<sup>(1)</sup>

| Carrier Center<br>Frequency | Gain<br>(dB) | ACPR<br>(dBc) | PAE<br>(%) |
|-----------------------------|--------------|---------------|------------|
| 3400 MHz                    | 25.3         | -27.6         | 37.1       |
| 3500 MHz                    | 24.9         | -30.8         | 36.7       |
| 3600 MHz                    | 24.7         | -32.9         | 35.4       |

1. All data measured with device soldered in NXP reference circuit.

#### **Features**

- Frequency: 3400–3600 MHz
- Advanced high performance in-package Doherty
- Fully matched (50 ohm input/output, DC blocked)
- Designed for low complexity analog or digital linearization systems

Document Number: AFSC5G35D35

Rev. 2, 05/2019



# AFSC5G35D35

3400-3600 MHz, 26 dB, 3 W Avg. AIRFAST POWER AMPLIFIER MODULE



10 mm  $\times$  6 mm Module





1.  $V_{DP2}$  and  $V_{DC2}$  are DC coupled internal to the package and must be powered by a single DC power supply.

# **Table 1. Maximum Ratings**

| Rating                                                              | Symbol           | Value       | Unit |
|---------------------------------------------------------------------|------------------|-------------|------|
| Drain-Source Voltage                                                | V <sub>DSS</sub> | -0.5, +65   | Vdc  |
| Gate-Bias Voltage Range                                             | V <sub>G</sub>   | -0.5 to +10 | Vdc  |
| Operating Voltage Range                                             | $V_{DD}$         | 0 to 32     | Vdc  |
| Storage Temperature Range                                           | T <sub>stg</sub> | -65 to +150 | °C   |
| Case Operating Temperature                                          | T <sub>C</sub>   | 125         | °C   |
| Peak Input Power (3500 MHz, Pulsed CW, 10 μsec(on), 10% Duty Cycle) | P <sub>in</sub>  | 30          | dBm  |

## Table 2. Lifetime

| Characteristic                                                | Symbol | Value | Unit  |
|---------------------------------------------------------------|--------|-------|-------|
| Mean Time to Failure Case Temperature 125°C, 3 W Avg., 32 Vdc | MTTF   | > 10  | Years |

## **Table 3. ESD Protection Characteristics**

| Test Methodology                      | Class |
|---------------------------------------|-------|
| Human Body Model (per JS-001-2017)    | 1C    |
| Charge Device Model (per JS-002-2014) | C2    |

# **Table 4. Moisture Sensitivity Level**

| Test Methodology                     | Rating | Package Peak Temperature | Unit |
|--------------------------------------|--------|--------------------------|------|
| Per JESD22-A113, IPC/JEDEC J-STD-020 | 3      | 260                      | °C   |

Table 5. Electrical Characteristics ( $T_A = 25^{\circ}C$  unless otherwise noted)

| Characteristic                                                                                                                     | Symbol               | Тур | Range | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------|------|
| Carrier Stage 1 — On Characteristics                                                                                               |                      | •   |       | •    |
| Gate Threshold Voltage (1) $(V_{DS} = 10 \text{ Vdc}, I_D = 1.6 \mu\text{Adc})$                                                    | V <sub>GS(th)</sub>  | 1.1 | ±0.4  | Vdc  |
| Gate Quiescent Voltage<br>(V <sub>DS</sub> = 24 Vdc, I <sub>DQ1A</sub> = 19 mAdc)                                                  | V <sub>GS(Q)</sub>   | 2.0 | ±0.4  | Vdc  |
| Fixture Gate Quiescent Voltage (2)<br>(V <sub>DD</sub> = 24 Vdc, I <sub>DQ1A</sub> = 19 mAdc, Measured in Functional Test)         | $V_{\mathrm{GG}(Q)}$ | 5.8 | ±1.4  | Vdc  |
| Carrier Stage 2 — On Characteristics                                                                                               |                      | •   |       |      |
| Gate Threshold Voltage <sup>(1)</sup><br>(V <sub>DS</sub> = 10 Vdc, I <sub>D</sub> = 8.8 μAdc)                                     | V <sub>GS(th)</sub>  | 1.1 | ±0.4  | Vdc  |
| Gate Quiescent Voltage<br>(V <sub>DS</sub> = 24 Vdc, I <sub>DQ2A</sub> = 28 mAdc)                                                  | V <sub>GS(Q)</sub>   | 1.8 | ±0.4  | Vdc  |
| Fixture Gate Quiescent Voltage <sup>(3)</sup> (V <sub>DD</sub> = 24 Vdc, I <sub>DQ2A</sub> = 28 mAdc, Measured in Functional Test) | V <sub>GG(Q)</sub>   | 2.6 | ±1.2  | Vdc  |
| Peaking Stage 1 — On Characteristics <sup>(1)</sup>                                                                                |                      | *   |       | -    |
| Gate Threshold Voltage ( $V_{DS}$ = 10 Vdc, $I_D$ = 3.2 $\mu$ Adc)                                                                 | V <sub>GS(th)</sub>  | 1.1 | ±0.4  | Vdc  |
| Peaking Stage 2 — On Characteristics <sup>(1)</sup>                                                                                |                      |     |       |      |
| Gate Threshold Voltage ( $V_{DS}$ = 10 Vdc, $I_D$ = 16.8 $\mu$ Adc)                                                                | V <sub>GS(th)</sub>  | 1.1 | ±0.4  | Vdc  |

<sup>1.</sup> Each side of device measured separately.

(continued)

<sup>2.</sup>  $V_{GG} = 2.90 \times V_{GS(Q)}$ . Parameter measured on NXP test fixture due to temperature compensation bias network on the board. Refer to reference circuit layout.

<sup>3.</sup>  $V_{GG} = 1.44 \times V_{GS(Q)}$ . Parameter measured on NXP test fixture due to temperature compensation bias network on the board. Refer to reference circuit layout.

#### Table 5. Electrical Characteristics (T<sub>A</sub> = 25°C unless otherwise noted) (continued)

| Characteristic                                                                                                                                                                                                                                                                                                                                          |                                    | Symbol     | Min          | Тур          | Max   | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|--------------|--------------|-------|------|
| Functional Tests <sup>(1)</sup> (In NXP Doherty Production ATE <sup>(2)</sup> Test Fixture, 50 ohm system) $V_{DD} = 24$ Vdc, $I_{DQ1A} = 19$ mA, $I_{DQ2A} = 28$ mA, $V_{GS1B} = (V_t - 0.01)$ <sup>(3)</sup> Vdc, $V_{GS2B} = (V_t - 0.22)$ <sup>(3)</sup> Vdc, $V_{out} = 3$ W Avg., Two-tone CW, f1 = 3470 MHz, f2 = 3530 MHz, 60 MHz Tone Spacing. |                                    |            |              |              |       |      |
| Gain                                                                                                                                                                                                                                                                                                                                                    |                                    | G          | 22.7         | 23.7         | 26.1  | dB   |
| Drain Efficiency                                                                                                                                                                                                                                                                                                                                        |                                    | $\eta_{D}$ | 29.5         | 35.1         | _     | %    |
| Intermodulation Distortion                                                                                                                                                                                                                                                                                                                              |                                    | IM3        | _            | -26.1        | -20.0 | dBc  |
| Pout @ 3 dB Compression Point                                                                                                                                                                                                                                                                                                                           | f1 = 3402.5 MHz<br>f2 = 3597.5 MHz | P3dB       | 40.0<br>41.2 | 42.0<br>42.2 |       | dBm  |

Wideband Ruggedness <sup>(4)</sup> (In NXP Doherty Power Amplifier Module Reference Circuit, 50 ohm system) I<sub>DQ1A</sub> = 19 mA, I<sub>DQ2A</sub> = 28 mA, V<sub>GSP1</sub> = 5.8 Vdc, V<sub>GSP2</sub> = 2.6 Vdc, f = 3500 MHz, Additive White Gaussian Noise (AWGN) with 10 dB PAR

|                                                             | · · · ·               |
|-------------------------------------------------------------|-----------------------|
| ISBW of 400 MHz at 24 Vdc, 9 W Avg. Modulated Output Power  | No Device Degradation |
| (6 dB Input Overdrive from 3 W Avg. Modulated Output Power) |                       |

Typical Performance <sup>(4)</sup> (In NXP Doherty Power Amplifier Module Reference Circuit, 50 ohm system) V<sub>DD</sub> = 24 Vdc, I<sub>DQ1A</sub> = 19 mA, I<sub>DQ2A</sub> = 28 mA, V<sub>GSP1</sub> = 1.55 Vdc, V<sub>GSP2</sub> = 1.14 Vdc, P<sub>out</sub> = 3 W Avg., 3500 MHz

| VBW Resonance Point, 2-tone, 1 MHz Tone Spacing (IMD Third Order Intermodulation Inflection Point)                          | VBW <sub>res</sub> | _ | 300   | _ | MHz   |
|-----------------------------------------------------------------------------------------------------------------------------|--------------------|---|-------|---|-------|
| Quiescent Current Accuracy over Temperature (5) with 2.2 kΩ Gate Feed Resistors (–40 to 85°C) Stage 1                       | $\Delta I_{QT}$    |   | 1.0   |   | %     |
| with 2.2 k $\Omega$ Gate Feed Resistors (–40 to 85°C) Stage 1 with 2.2 k $\Omega$ Gate Feed Resistors (–40 to 85°C) Stage 2 |                    | _ | 2.0   | _ |       |
| 1-carrier 20 MHz LTE, 8 dB Input Signal PAR                                                                                 |                    |   |       |   | •     |
| Gain                                                                                                                        | G                  | _ | 24.9  | = | dB    |
| Power Added Efficiency                                                                                                      | PAE                | _ | 36.7  | = | %     |
| Adjacent Channel Power Ratio                                                                                                | ACPR               | _ | -30.8 | = | dBc   |
| Adjacent Channel Power Ratio                                                                                                | ALT1               | _ | -40.0 | = | dBc   |
| Adjacent Channel Power Ratio                                                                                                | ALT2               | _ | -49.0 | = | dBc   |
| Output Peak-to-Average Ratio @ 0.01% Probability                                                                            | PAR                | _ | 8.1   | = | dB    |
| Gain Flatness (6)                                                                                                           | G <sub>F</sub>     | _ | 0.5   | _ | dB    |
| Fast CW, 27 ms Sweep                                                                                                        |                    |   |       |   |       |
| Pout @ 3 dB Compression Point                                                                                               | P3dB               | _ | 43.2  | = | dBm   |
| AM/PM @ P3dB                                                                                                                | Φ                  | _ | -25   | _ | 0     |
| Pulsed CW, 10 μsec(on), 10% Duty Cycle @ P1dB                                                                               |                    |   |       |   |       |
| Gain Variation over Temperature (–40°C to +105°C)                                                                           | ΔG                 | _ | 0.029 | _ | dB/°C |
| Output Power Variation over Temperature (-40°C to +105°C)                                                                   | ΔP1dB              | _ | 0.016 | — | dB/°C |

#### **Table 6. Ordering Information**

| Device        | Tape and Reel Information                               | Package             |
|---------------|---------------------------------------------------------|---------------------|
| AFSC5G35D35T2 | T2 Suffix = 2,000 Units, 24 mm Tape Width, 13-inch Reel | 10 mm × 6 mm Module |

- 1. Part input and output matched to 50 ohms.
- 2. ATE is a socketed test environment.
- 3. Refer to AN12071, Doherty Biasing Methodology for Volume Production. Go to http://www.nxp.com/RF and search for AN12071.
- 4. All data measured in fixture with device soldered in NXP reference circuit.
- 5. Refer to AN1977, Quiescent Current Thermal Tracking Circuit in the RF Integrated Circuit Family, and to AN1987, Quiescent Current Control for the RF Integrated Circuit Device Family. Go to <a href="http://www.nxp.com/RF">http://www.nxp.com/RF</a> and search for AN1977 or AN1987.
- 6. Gain flatness =  $Max(G(f_{Low} \text{ to } f_{High})) Min(G(f_{Low} \text{ to } f_{High}))$



aaa-030694

Figure 2. AFSC5G35D35 Reference Circuit Component Layout

Table 7. AFSC5G35D35 Reference Circuit Component Designations and Values

| Part              | Description                                   | Part Number       | Manufacturer |
|-------------------|-----------------------------------------------|-------------------|--------------|
| B1, B2            | $30~\Omega$ Ferrite Bead                      | BLM15PD300SN1     | Murata       |
| C1, C14           | 10 μF Chip Capacitor                          | CL31A106KBHNNNE   | Samsung      |
| C3, C4, C10, C13  | 1 μF Chip Capacitor                           | 06035D105KAT2A    | AVX          |
| C6, C15, C16, C17 | 0.1 μF Chip Capacitor                         | GRM155R61H104KE14 | Murata       |
| Q1                | Power Amplifier Module                        | AFSC5G35D35       | NXP          |
| R1, R4            | 5.1 Ω, 1/10 W Chip Resistor                   | ERJ-2GEJ5R1X      | Panasonic    |
| R5, R6, R7, R8    | 2.2 kΩ, 1/20 W Chip Resistor                  | ERJ-1GEJ222C      | Panasonic    |
| PCB               | Rogers RO4350B, 0.020", $\epsilon_{r}$ = 3.67 | D98121            | MTL          |

Note: Component numbers C2, C5, C7, C8, C9, C11, C12, R2 and R3 are intentionally omitted.



Figure 3. PCB Pad Layout for 10 mm  $\times$  6 mm Module



Figure 4. Product Marking

## **PACKAGE DIMENSIONS**





| 0      | NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NO   | T TO SCALE  |
|--------|------------------------------------------------|---------------|---------|--------------------|-------------|
| TITLE: | WBMOD,                                         |               | DOCUME  | NT NO: 98ASA00953D | REV: A      |
|        | 10 X 6 X 1.348 PKG,<br>1 MM PITCH, 27 I/O      |               | STANDAF | RD: NON-JEDEC      |             |
|        |                                                |               | SOT1831 | <b>–</b> 1         | 20 JUL 2017 |





SECTION E-E  $\boxed{5}$ 

| ©      | NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OUTLINE |          | PRINT VERSION NO    | OT TO SCALE |  |
|--------|------------------------------------------------|--------------------|----------|---------------------|-------------|--|
| TITLE: | TLE: WBMOD,                                    |                    | DOCUMEN  | NT NO: 98ASA00953D  | REV: A      |  |
|        | 10 X 6 X 1.348 PKG,                            |                    |          | STANDARD: NON-JEDEC |             |  |
|        | 1 MM PITCH, 27                                 | 1/0                | SOT1831- | <b>-</b> 1          | 20 JUL 2017 |  |

### NOTES:

1. ALL DIMENSIONS IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.



PIN 1 CONFIGURATION MAY VARY.



DIMENSION APPLIES TO ALL LEADS AND FLAG.

<u>5.</u>

THE BOTTOM VIEW SHOWS THE SOLDERABLE AREA OF THE PADS. THE CENTER PAD (PIN 27) IS SOLDER MASK DEFINED. SOME PERIPHERAL PADS ARE SOLDER MASK DEFINED (SMD) AND OTHERS ARE NON-SOLDERMASK DEFINED (NSMD).

| ©      | NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OUTLINE |         | PRINT VERSION NO    | OT TO SCALE |  |
|--------|------------------------------------------------|--------------------|---------|---------------------|-------------|--|
| TITLE: | WBMOD,                                         |                    | DOCUME  | NT NO: 98ASA00953D  | REV: A      |  |
|        | 10 X 6 X 1.348 PKG,                            |                    |         | STANDARD: NON-JEDEC |             |  |
|        | 1 MM PITCH, 27                                 | 1/0                | SOT1831 | <b>–</b> 1          | 25 JUL 2017 |  |

#### PRODUCT DOCUMENTATION AND TOOLS

Refer to the following resources to aid your design process.

#### **Application Notes**

- · AN1977: Quiescent Current Thermal Tracking Circuit in the RF Integrated Circuit Family
- · AN1987: Quiescent Current Control for the RF Integrated Circuit Device Family
- AN12071: Doherty Biasing Methodology for Volume Production

### **Development Tools**

· Printed Circuit Boards

#### **FAILURE ANALYSIS**

At this time, because of the physical characteristics of the part, failure analysis is limited to electrical signature analysis. In cases where NXP is contractually obligated to perform failure analysis (FA) services, full FA may be performed by third party vendors with moderate success. For updates contact your local NXP Sales Office.

#### **REVISION HISTORY**

The following table summarizes revisions to this document.

| Revision | Date      | Description                                                                                                                                                                                                                                                                                                                                       |  |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0        | May 2018  | Initial release of data sheet                                                                                                                                                                                                                                                                                                                     |  |
| 1        | July 2018 | Table 3, ESD Protection Characteristics: changed ESD human body model (HBM) from Class 1B to 1C to reflect recent ESD test results of the device, p. 2                                                                                                                                                                                            |  |
| 2        | May 2019  | <ul> <li>Typical LTE Performance table: table values and condition updated to reflect 1 × 20 MHz LTE performance measurement, pp. 1, 5</li> <li>Table 1, Maximum Ratings: add drain-source voltage to table, p. 3</li> <li>Added Wideband Ruggedness table, p. 5</li> <li>General updates made to align data sheet to current standard</li> </ul> |  |