



VGS(th)= +0.20V

## PRECISION N-CHANNEL EPAD® MOSFET ARRAY DUAL HIGH DRIVE NANOPOWER™ MATCHED PAIR

#### **GENERAL DESCRIPTION**

The ALD212902 precision enhancement mode N-Channel EPAD® MOSFET array is precision matched at the factory using ALD's proven EPAD® CMOS technology. These dual monolithic devices are enhanced additions to the ALD110902 EPAD® MOSFET Family, with increased forward transconductance and output conductance, particularly at very low supply voltages.

Intended for low voltage, low power small signal applications, the ALD212902 features precision +0.20V threshold voltage, which enables circuit designs with input/output signals referenced to very low operating voltage ranges. With these devices, a circuit with multiple cascading stages can be built to operate at extremely low supply/bias voltage levels. For example, a nanopower input amplifier stage operating at less than 0.2V supply voltage has been successfully built with these devices.

ALD212902 EPAD MOSFETs feature exceptional matched pair electrical characteristics of Gate Threshold Voltage  $V_{GS(th)}$  set precisely at +0.20V ±0.010V,  $I_{DS} = +20\mu A @ V_{DS} = 0.10V$ , with a typical offset voltage of only  $\pm 0.002V$  (2mV). Built on a single monolithic chip, they also exhibit excellent temperature tracking characteristics. These precision devices are versatile as design components for a broad range of analog small signal applications such as basic building blocks for current mirrors, matching circuits, current sources, differential amplifier input stages, transmission gates, and multiplexers. They also excel in limited operating voltage applications, such as very low level voltage-clamps and nano-power normally-on circuits.

In addition to precision matched-pair electrical characteristics, each individual EPAD MOSFET also exhibits well controlled manufacturing characteristics, enabling the user to depend on tight design limits from different production batches. These devices are built for minimum offset voltage and differential thermal response, and they can be used for switching and amplifying applications in +0.1V to +10V (±0.05V to ±5V) powered systems where low input bias current, low input capacitance, and fast switching speed are desired. At VGS > +0.20V, the device exhibits enhancement mode characteristics whereas at  $V_{GS}$  < +0.20V the device operates in the subthreshold voltage region and exhibits conventional depletion mode characteristics, with well controlled turn-off and sub-threshold levels that operate the same as standard enhancement mode MOSFETs.

The ALD212902 features high input impedance (2.5 x 1010Ω) and high DC current gain (>10<sup>8</sup>). A sample calculation of the DC current gain at a drain output current of 30mA and input current of 300pA at  $25^{\circ}$ C is 30mA/300pA = 100,000,000, which translates into a dynamic operating current range of about eight orders of magnitude. A series of four graphs titled "Forward Transfer Characteristics", with the 2<sup>nd</sup> and 3<sup>rd</sup> sub-titled "expanded (subthreshold)" and "further expanded (subthreshold)", and the 4<sup>th</sup> sub-titled "low voltage", illustrates the wide dynamic operating range of these devices.

Generally it is recommended that the V+ pin be connected to the most positive voltage and the V- and IC (internally-connected) pins to the most negative voltage in the system. All other pins must have voltages within these voltage limits at all times. Standard ESD protection facilities and handling procedures for static sensitive devices are highly recommended when using these devices.

#### ORDERING INFORMATION ("L" suffix denotes lead-free (RoHS))

| Operating Temperature Range *<br>0°C to +70°C |                           |  |  |
|-----------------------------------------------|---------------------------|--|--|
| 8-Pin SOIC Package                            | 8-Pin Plastic Dip Package |  |  |
| ALD212902SAL                                  | ALD212902PAL              |  |  |

\*Contact factory for industrial temp. range or user-specified threshold voltage values.

#### **FEATURES & BENEFITS**

- Precision V<sub>GS(th)</sub> = +0.20V ±0.02V
- VOS (V<sub>GS(th)</sub> match) 10mV max.
   Sub-threshold voltage (nano-power) operation
- < 200mV min. operating voltage</p>
- < 1nA min. operating current
- < 1nW min. operating power</p>
- > 100,000,000:1 operating current ranges
- · High transconductance and output conductance
- Low R<sub>DS(ON)</sub> of 14Ω
- Output current > 50mA
- · Matched and tracked tempco
- Tight lot-to-lot parametric control
- · Positive, zero, and negative VGS(th) tempco
- · Low input capacitance and leakage currents

#### **APPLICATIONS**

- · Low overhead current mirrors and current sources
- · Zero Power Normally-On circuits
- Energy harvesting circuits
- · Very low voltage analog and digital circuits
- · Zero power fail-safe circuits
- Backup battery circuits & power failure detector
- Extremely low level voltage-clamps
- Extremely low level zero-crossing detector
- Matched source followers and buffers
- Precision current mirrors and current sources
- Matched capacitive probes and sensor interfaces
- Charge detectors and charge integrators
- High gain differential amplifier input stage
- Matched peak-detectors and level-shifters
- Multiple Channel Sample-and-Hold switches
- Precision Current multipliers
- Discrete matched analog switches/multiplexers
- Nanopower discrete voltage comparators

#### **PIN CONFIGURATION**



## **ABSOLUTE MAXIMUM RATINGS**

| Drain-Source voltage, V <sub>DS</sub> | 10.0V           |
|---------------------------------------|-----------------|
| Gate-Source voltage, V <sub>GS</sub>  |                 |
| Operating Current                     | 80mA            |
| Power dissipation                     | 500mW           |
| Operating temperature range SAL, PAL  | 0°C to +70°C    |
| Storage temperature range             | -65°C to +150°C |
| Lead temperature, 10 seconds          |                 |

CAUTION: ESD Sensitive Device. Use static control procedures in ESD controlled environment.

# **OPERATING ELECTRICAL CHARACTERISTICS**

| Parameter                                 |                     | ALD212902 |                     |          |          |                                                                                                                                      |
|-------------------------------------------|---------------------|-----------|---------------------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------|
|                                           | Symbol              | Min       | Тур                 | Max      | Unit     | Test Conditions                                                                                                                      |
| Gate Threshold Voltage                    | VGS(th)             | 0.18      | 0.20                | 0.22     | V        | $I_{DS} = 20 \mu A, V_{DS} = 0.1 V$                                                                                                  |
| Offset Voltage                            | VOS                 |           | 2                   | 10       | mV       | VGS(th)M1 - VGS(th)M2                                                                                                                |
| Offset Voltage Tempco                     | TCVOS               |           | 5                   |          | μV/°C    | $V_{DS1} = V_{DS}$                                                                                                                   |
| GateThreshold Voltage Tempco              | TCVGS(th)           |           | -1.7<br>0.0<br>+1.6 |          | mV/°C    | $\begin{split} I_D &= 20 \mu A,  V_{DS} = 0.1 V \\ I_D &= 760 \mu A,  V_{DS} = 0.1 V \\ I_D &= 1.5 m A,  V_{DS} = 0.1 V \end{split}$ |
| On Drain Current                          | IDS(ON)             |           | 79                  |          | mA       | $V_{GS} = +3.2V, V_{DS} = +3V$                                                                                                       |
|                                           |                     |           | 85                  |          | μΑ       | VGS = +0.3V, VDS = +0.1V                                                                                                             |
| Forward Transconductance                  | G <sub>FS</sub>     |           | 38                  |          | mmho     | V <sub>GS</sub> = +3.2V<br>V <sub>DS</sub> = +3.0V                                                                                   |
| Transconductance Mismatch                 | ∆GFS                |           | 1.8                 |          | %        |                                                                                                                                      |
| Output Conductance                        | GOS                 |           | 2.3                 |          | mmho     | VGS = +3.2V<br>VDS = +3.0V                                                                                                           |
| Drain Source On Resistance                | RDS(ON)             |           | 14                  |          | Ω        | VGS = +5.2V<br>VDS = +0.1V                                                                                                           |
| Drain Source On Resistance                | R <sub>DS(ON)</sub> |           | 5<br>1.18           |          | KΩ       | V <sub>GS</sub> = +0.2V, V <sub>DS</sub> = +0.1V<br>V <sub>GS</sub> = +0.3V, V <sub>DS</sub> = +0.1V                                 |
| Drain Source On Resistance<br>Tolerance   | ∆RDS(ON)            |           | 1.8                 |          | %        | V <sub>GS</sub> = +5.2V<br>V <sub>DS</sub> = +0.1V                                                                                   |
| Drain Source On Resistance<br>Mismatch    | ∆RDS(ON)            |           | 0.6                 |          | %        |                                                                                                                                      |
| Drain Source Breakdown<br>Voltage         | BV <sub>DSX</sub>   | 10        |                     |          | V        | V- = V <sub>GS</sub> = -0.8V<br>I <sub>DS</sub> = 10μA                                                                               |
| Drain Source Leakage Current <sup>1</sup> | IDS(OFF)            |           | 10                  | 400      | pА       | VGS = -0.8V, VDS = +5V<br>V- = -5V                                                                                                   |
|                                           |                     |           |                     | 4        | nA       | $T_A = 125^{\circ}C$                                                                                                                 |
| Gate Leakage Current <sup>1</sup>         | IGSS                |           | 5                   | 200<br>1 | pA<br>nA | V <sub>GS</sub> = +5V, V <sub>DS</sub> = 0V<br>T <sub>A</sub> = 125°C                                                                |
| Input Capacitance                         | CISS                |           | 30                  |          | pF       |                                                                                                                                      |
| Transfer Reverse Capacitance              | CRSS                |           | 2                   |          | pF       |                                                                                                                                      |
| Turn-on Delay Time                        | ton                 |           | 10                  |          | ns       | $V^+ = 5V$ , $R_L = 5K\Omega$                                                                                                        |
| Turn-off Delay Time                       | toff                |           | 10                  |          |          | $V^+ = 5V$ , $R_L = 5K\Omega$                                                                                                        |
| Crosstalk                                 |                     |           | 60                  |          | dB       | f = 100KHz                                                                                                                           |

V+ = +5V V- = GND T<sub>A</sub> =  $25^{\circ}$ C unless otherwise specified

Notes: 1 Consists of junction leakage currents

## PERFORMANCE CHARACTERISTICS OF EPAD® PRECISION MATCHED PAIR MOSFET FAMILY

ALD2108xx/ALD2129xx/ALD2148xx/ALD2169xx high precision monolithic quad/dual N-Channel MOSFET arrays are enhanced versions of the ALD1108xx/ALD1109xx EPAD® MOSFET family, with increased forward transconductance and output conductance, intended for operation at very low power supply voltages. These devices are also capable of sub-threshold operation with less than 1nA of operating supply currents and at the same time delivering higher output drive currents (typ. > 50mA). They feature precision Gate Offset Voltages, VOS , defined as the difference in VGS(th) between MOSFET pairs M1 and M2 or M3 and M4.

ALD's Electrically Programmable Analog Device (EPAD®) technology provides the industry's only family of matched MOSFET transistors with a range of precision gate-threshold voltage values. All members of this family are designed and actively programmed for exceptional matching of device electrical and temperature characteristics. Gate Threshold Voltage  $V_{GS(th)}$  values range from -3.50V Depletion Mode to +3.50V Enhancement Mode devices, including standard products with  $V_{GS(th)}$  specified at -3.50V, -1.30V, -0.40V, +0.00V, +0.20V, +0.40V, +0.80V, +1.40V, and +3.30V. ALD can also provide any customer-desired  $V_{\mbox{GS}(\mbox{th})}$  between -3.50V and +3.50V on a special order basis. For all these devices ALD EPAD technology enables excellent well-controlled gate threshold voltage, subthreshold voltage, and low leakage characteristics. With well matched design and precision programming, units from different production lots provide the user with exceptional matching and uniformity characteristics. Built on the same monolithic IC chip, the units also have excellent temperature tracking characteristics.

This ALD2108xx/ALD2129xx/ALD2148xx/ALD2169xx EPAD MOSFET Array product family (EPAD MOSFET) is available in three separate categories, each providing a distinctly different set of electrical specifications and characteristics. The first category is the ALD210800A/ALD210800/ALD212900A/ALD212900 Zero-Threshold<sup>™</sup> mode EPAD MOSFETs. The second is the ALD2108xx/ ALD2129xx enhancement mode EPAD MOSFETs. The third category includes the ALD2148xx/ALD2169xx depletion mode EPAD MOSFETs. (The suffix "xx" denotes threshold voltage in 0.1V steps, for example, xx=08 denotes 0.80V). For each device, there is a zero-tempco bias current and bias voltage point. When a design utilizes such a feature, then the gate-threshold voltage is temperature stable, greatly simplifying certain designs where stability of certain circuit parameters over a temperature range is desired.

The ALD210800A/ALD210800 are quad Zero Threshold MOSFETs in which the individual gate-threshold voltage of each MOSFET is set at zero, V<sub>GS</sub>(th) = 0.00V at I<sub>DS</sub>(ON) = 10µA @ V<sub>DS</sub>(ON) = +0.1V (I<sub>DS</sub>(ON) = 20µA for the dual ALD212900A/ALD212900). Zero Threshold MOSFETs operate in the enhancement region when operated above threshold voltage (V<sub>GS</sub> > 0.00V and I<sub>DS</sub> > 10µA) and subthreshold region when operated at or below threshold voltage (V<sub>GS</sub> ≤ 0.00V and I<sub>DS</sub> < 10µA). These devices, along with other low V<sub>GS</sub>(th) members of the product family, enable ultra low supply voltage analog or digital operation and nanopower circuit designs, thereby reducing or eliminating the use of very high valued (expensive) resistors in many cases.

The ALD2108xx/ALD2129xx (quad/dual) product family features precision matched enhancement mode EPAD MOSFET devices, which require a positive gate bias voltage V<sub>GS</sub> to turn on. Precision V<sub>GS(th)</sub> values at +3.30V, +1.40V, +0.80V, +0.40V and +0.20V are offered. No conductive channel exists between the source and drain at zero applied gate voltage (V<sub>GS</sub> = 0.00V) for +3.30V, +1.40V and +0.80V versions. The +0.40V and the +0.20V versions have a sub-threshold current at about 1nA and 100nA for the ALD2108xx (2nA and 200nA for the ALD2129xx) respectively at zero applied gate voltage. They are also capable of delivering lower RDS(ON) and higher output currents greater than 68mA (see specifications).

The ALD2148xx/ALD2169xx (quad/dual) features Depletion Mode EPAD MOSFETs, which are normally-on devices at zero applied gate voltage. The V<sub>GS</sub>(th) is set at a negative voltage level (V- < V<sub>GS</sub> < V<sub>S</sub>) at which the EPAD MOSFET turns off. Without a supply voltage and/or with V<sub>GS</sub> = V- = 0.00V = Ground, the EPAD MOSFET device is already turned on and exhibits a defined and controlled on-resistance R<sub>DS</sub>(ON). An EPAD MOSFET may be turned off when a negative voltage is applied to V- pin and V<sub>GS</sub> set more negative than its V<sub>GS</sub>(th). These Depletion Mode EPAD MOSFETs are different from most other depletion mode MOSFETs and JFETs in that they do not exhibit high gate leakage currents and channel/junction leakage currents, while they stay controlled, modulated and turned off at precise voltages. The same MOSFET device equations as those for enhancement mode devices apply.

#### **KEY APPLICATION ENVIRONMENTS**

EPAD MOSFETs are ideal for circuits requiring low V<sub>OS</sub> and low operating currents with tracked differential thermal responses. They feature low input bias currents (less than 200pA max.), low input capacitance and fast switching speed. These and other operating characteristics offer unique solutions in one or more of the following operating environments:

- \* Low supply voltage: 0.1V to 10V (±0.05V to ±5V)
- \* Ultra low supply voltage:  $< \pm 10 \text{ mV}$  to  $\pm 0.1 \text{ V}$
- \* Nanopower operation: voltage x current = nW or  $\mu$ W
- \* Precision VOS characteristics
- \* Matching and tracking of multiple MOSFETs
- \* Matching across multiple packages

#### **ELECTRICAL CHARACTERISTICS**

The turn-on and turn-off electrical characteristics of the EPAD MOSFET products are shown in the I<sub>DS(ON)</sub> vs. V<sub>DS(ON)</sub> and I<sub>DS(ON)</sub> vs. V<sub>GS</sub> graphs. Each graph shows I<sub>DS(ON)</sub> versus V<sub>DS(ON)</sub> characteristics as a function of V<sub>GS</sub> in a different operating region under different bias conditions, while I<sub>DS(ON)</sub> at a given gate input voltage is controlled and predictable. A series of four graphs titled "Forward Transfer Characteristics", with the 2<sup>nd</sup> and 3<sup>rd</sup> sub-titled "expanded (subthreshold)" and "further expanded (subthreshold)", and the 4<sup>th</sup> sub-titled "low voltage", illustrates the wide dynamic operating range of these devices.

Classic MOSFET equations for an N-channel MOSFET also apply to EPAD MOSFETs.

The drain current in the linear region ( $V_{DS(ON)} < V_{GS} - V_{GS(th)}$ ) is given by:

$$I_{DS(ON)} = u \cdot C_{OX} \cdot W/L \cdot [V_{GS} - V_{GS(th)} - V_{DS}/2] \cdot V_{DS(ON)}$$

where:   
 u = Mobility  

$$C_{OX}$$
 = Capacitance / unit area of Gate electrode  
 $V_{GS}$  = Gate to Source Voltage  
 $V_{GS(th)}$  = Gate Threshold (Turn-on)Voltage  
 $V_{DS(ON)}$  = Drain to Source On Voltage  
 $W$  = Channel width  
L = Channel length

In this region of operation the  $I_{DS(ON)}$  value is proportional to the  $V_{DS(ON)}$  value and the device can be used as a gate-voltage controlled resistor.

For higher values of  $V_{DS(ON)}$  where  $V_{DS(ON)} \ge V_{GS} - V_{GS(th)}$ , the saturation current  $I_{DS(ON)}$  is now given by (approx.):

$$|DS(ON) = u \cdot COX \cdot W/L \cdot [VGS - VGS(th)]^2$$

## PERFORMANCE CHARACTERISTICS OF EPAD® PRECISION MATCHED PAIR MOSFET FAMILY (cont.)

### SUB-THRESHOLD REGION OF OPERATION

The gate threshold (turn-on) voltage  $V_{GS(th)}$  of the EPAD MOSFET is a voltage below which the MOSFET conduction channel rapidly turns off. For analog designs, this gate threshold voltage directly affects the operating signal voltage range and the operating bias current levels.

At a voltage below VGS(th), an EPAD MOSFET exhibits a turn-off characteristic in an operating region called the subthreshold region. This is when the EPAD MOSFET conduction channel rapidly turns off as a function of decreasing applied gate voltage. The conduction channel, induced by the gate voltage on the gate electrode, decreases exponentially and causes the drain current to decrease exponentially as well. However, the conduction channel does not shut off abruptly with decreasing gate voltage, but rather decreases at a fixed rate of about 104mV per decade of drain current decrease. For example, for the ALD2108xx device, if the gate threshold voltage is +0.20V, the drain current is  $10\mu$ A at V<sub>GS</sub> = +0.20V. At  $V_{GS}$  = +0.096V, the drain current would decrease to 1µA. Extrapolating from this, the drain current is about  $0.1\mu A$  at V<sub>GS</sub> = 0.00V, 1nA at  $V_{GS}$  = -0.216V, and so forth. This subthreshold characteristic extends all the way down to current levels below 1nA and is limited by junction leakage currents.

At a drain current of "zero current" as defined and selected by the user, the V<sub>GS</sub> voltage at that zero current can now be estimated. Note that using the above example, with V<sub>GS</sub>(th) = +0.20V, the drain current still hovers around 100nA when the gate is at ground voltage. With a device that has V<sub>GS</sub>(th) = +0.40V (part number ALD210804), the drain current is about 2nA when the gate is at ground potential. Thus, in this case an input signal referenced to ground can operate with a natural drain current of only 2nA internal bias current, dissipating nano-watts of power.

#### LOW POWER AND NANOPOWER

When supply voltages decrease, the power consumption of a given load resistor decreases as the square of the supply voltage. Thus, one of the benefits in reducing supply voltage is to reduce power consumption. While decreasing power supply voltages and power consumption go hand-in-hand with decreasing useful AC bandwidth and increased noise effects in the circuit, a circuit designer can make the necessary tradeoffs and adjustments in any given circuit design and bias the circuit accordingly for optimal performance.

With EPAD MOSFETs, a circuit that performs any specific function can be designed so that power consumption of that circuit is minimized. These circuits operate in low power mode where the power consumed is measure in mW,  $\mu$ W, and nW (nano-watt) region and still provide a useful and controlled circuit function operation.

#### ZERO TEMPERATURE COEFFICIENT (ZTC) OPERATION

For an EPAD MOSFET in this product family, operating points exist where the various factors that cause the current to increase as a function of temperature balance out those that cause the current to decrease, thereby canceling each other, and resulting in a net temperature coefficient of near zero. An example of this temperature stable operating point is obtained by a ZTC voltage bias condition, which is 0.38V above  $V_{GS}(th)$  when  $V_{DS}(ON) = +0.1V$ , resulting in a temperature stable current level of about 380µA for the ALD2108xx and 760µA for the ALD2129xx devices.

### PERFORMANCE CHARACTERISTICS

Performance characteristics of the EPAD MOSFET product family are shown in the following graphs. In general, the gate threshold voltage shift for each member of the product family causes other affected electrical characteristics to shift linearly with  $V_{GS(th)}$  bias voltage. This linear shift in  $V_{GS}$  causes the subthreshold I-V curves to shift linearly as well. Accordingly, the subthreshold operating current can be determined by calculating the gate source voltage drop relative to its gate threshold voltage,  $V_{GS(th)}$ .

### NORMALLY-ON FIXED RDS(ON) AT VGS = GROUND

Several members of this MOSFET family produce a fixed resistance when their gate is grounded. For ALD210800, the drain current at V<sub>DS</sub> = 0.1V is @ 10µA at V<sub>GS</sub> = 0.00V. Thus, just by grounding the gate of the ALD210800, a resistor with R<sub>DS(ON)</sub> = ~10KΩ is produced (For ALD212900 device, R<sub>DS(ON)</sub> = ~5KΩ). When an ALD214804 gate is grounded, the drain current I<sub>DS</sub> = 424µA @ V<sub>DS</sub> = 0.1V, producing R<sub>DS(ON)</sub> = ~236Ω. Similarly, ALD214813 and ALD214835 produces 1.71mA and 3.33mA for each MOSFET, respectively, at V<sub>GS</sub> = 0.00V, producing R<sub>DS(ON)</sub> values of 59Ω and 30Ω, respectively. For example, when all 4 MOSFETs in an ALD214835 are connected in parallel, an on-resistance of 30/4 = ~7.5Ω is measured between the Drain and Source terminals when V<sub>GS</sub> = V- = 0.00V, producing a fixed on-resistance without any gate bias voltages applied to the device.

#### MATCHING CHARACTERISTICS

One of the key performance benefits of using matched-pair EPAD MOSFETs is to maintain temperature tracking between the different devices in the same package. In general, for EPAD MOSFET matched pair devices, one device of the matched pair has gate leakage currents, junction temperature effects, and drain current temperature coefficient as a function of bias voltage that cancel out similar effects of the other device, resulting in a temperature stable circuit. As mentioned earlier, this temperature stability can be further enhanced by biasing the matched-pairs at Zero Tempco (ZTC) point, even though that may require special circuit configurations and power consumption design considerations.

#### POWER SUPPLY SEQUENCES AND ESD CONTROL

EPAD MOSFETs are robust and reliable, as demonstrated by more than a decade of production history supplied to a large installed base of customers across the world. However, these devices do require a few design and handling precautions in order for them to be used successfully.

EPAD MOSFETs, being a CMOS Integrated Circuit, in addition to having Drain, Gate and Source pins normally found in a MOSFET device, have three other types of pins, namely V+, V- and IC pins. V+ is connected to the substrate, which must always be connected to the most positive supply in a circuit. V- is the body of the MOSFET, which must be connected to the most negative supply voltage in the circuit. IC pins are internally connected pins, which must also be connected to V-. Drain, Gate and Source pins must have voltages between V- and V+ at all times.

Proper power-up sequencing requires powering up supply voltages before applying any signals. During the power down cycle, remove all signals before removing V- and V+. This way internally back biased diodes are never allowed to become forward biased, possibly causing damage to the device. Of course, standard ESD control procedures should also be observed so that static charge does not degrade the performance of the devices.





FORWARD TRANSFER CHARACTERISTICS



FORWARD TRANSFER CHARACTERISTICS EXPANDED (SUBTHRESHOLD)













## **TYPICAL PERFORMANCE CHARACTERISTICS (cont.)**



#### ZERO TEMPERATURE COEFFICIENT (ZTC)



DRAIN SOURCE ON CURRENT vs. GATE SOURCE OVERDRIVE VOLTAGE



GATE SOURCE OVERDRIVE VOLTAGE vs. DRAIN SOURCE ON CURRENT



GATE SOURCE OVERDRIVE VOLTAGE vs. DRAIN SOURCE ON CURRENT 2.0 1.0

GATE SOURCE OVERDRIVE VOLTAGE

VGS-VGS(th) (V)



### GATE THRESHOLD VOLTAGE vs. AMBIENT TEMPERATURE



5

V<sub>DS</sub> = + 0.1V

# **TYPICAL PERFORMANCE CHARACTERISTICS (cont.)**



#### V+ = +5V $V^{+} = +5V$ M3 M4 $\leq R_{SET}$ ISET ISOURCE RSOURCE Ş M1 $M_2$ $\forall$ Ċ M3, M4: ALD1102, ALD1117, M1, M2: ALD1101. ALD1116, <u>V+ - Vt</u> ISOURCE = ISET = RSET ALD1109xx, 1/2 ALD1103, ALD2129xx, 1/2 ALD1105, where $Vt = V_{GS} - V_{GS(th)} = V_{DS}$ 1/2 ALD1103, 1/2 ALD1107, or 1/2 ALD1105, 1/2 ALD3107xx 1/2 ALD1106, 1/2 ALD1108xx, or 1/2 ALD2108xx M1, M2 : N-Channel MOSFET M<sub>3</sub>, M<sub>4</sub> : P-Channel MOSFET

**CURRENT SOURCE MIRROR** 

### CURRENT SOURCE WITH GATE CONTROL



**DIFFERENTIAL AMPLIFIER** 



M<sub>1</sub>, M<sub>2</sub> : N-Channel MOSFET M<sub>3</sub>, M<sub>4</sub> : P-Channel MOSFET

### **CURRENT SOURCE MULTIPLICATION**



MSET, M1...MN : N-Channel MOSFET



#### **BASIC CURRENT SOURCES**

N-CHANNEL CURRENT SOURCE



M1, M2 : N-Channel MOSFET

M<sub>3</sub>, M<sub>4</sub> : P-Channel MOSFET

P-CHANNEL CURRENT SOURCE

# **CASCODE CURRENT SOURCES**



M1, M2, M3, M4 : N-Channel MOSFET where M1 and M2 is a matched pair and M3 and M4 is a second matched pair.



M1, M2, M3, M4 : P-Channel MOSFET where M1 and M2 is a matched pair and M3 and M4 is a second matched pair.

# SOIC-8 PACKAGE DRAWING

8 Pin Plastic SOIC Package





|                | Millim   | neters | Inches    |       |  |
|----------------|----------|--------|-----------|-------|--|
| Dim            | Min      | Max    | Min       | Max   |  |
| Α              | 1.35     | 1.75   | 0.053     | 0.069 |  |
| A <sub>1</sub> | 0.10     | 0.25   | 0.004     | 0.010 |  |
| b              | 0.35     | 0.45   | 0.014     | 0.018 |  |
| С              | 0.18     | 0.25   | 0.007     | 0.010 |  |
| D-8            | 4.69     | 5.00   | 0.185     | 0.196 |  |
| Е              | 3.50     | 4.05   | 0.140     | 0.160 |  |
| е              | 1.27 BSC |        | 0.050 BSC |       |  |
| н              | 5.70     | 6.30   | 0.224     | 0.248 |  |
| L              | 0.60     | 0.937  | 0.024     | 0.037 |  |
| Ø              | 0°       | 8°     | 0°        | 8°    |  |
| s              | 0.25     | 0.50   | 0.010     | 0.020 |  |

