

# **Radiation Hardened Quad 2-Input NOR Gate**

with cold sparing

## **1 GENERAL DESCRIPTION**

The **AP54RHC02** is a radiation-hardened by design **quad 2-Input NOR gate** that is ideally suited for space, medical imaging and other applications demanding radiation tolerance and high reliability. It is fabricated in a 180 nm CMOS process utilizing proprietary radiationhardening techniques, delivering high resiliency to single-event effects (SEE) and to a total ionizing dose (TID) up to 30 krad (Si).

This device is a member of the Apogee Semiconductor AP54RHC logic family operating across a voltage supply range of **1.65 V to 5.5 V**.

Zero-power penalty<sup>™</sup> cold-sparing is supported, along with Class 2 ESD protection on all inputs and outputs. A proprietary output stage and robust power-on reset (POR) circuit allow the AP54RHC02 to be cold-spared in any redundant configuration with no static power loss on any pad of the device. The redundant output stage also features a high drive capability with low static power loss.

The AP54RHC02 also features a triple-redundant design throughout its entire circuitry, which allows it to be immune to single-event transients (SET) without requiring additional redundant devices.

This device provides four instances of the Boolean logical function **NOR** (Y =  $\overline{A + B}$ ).

Ordering information may be found in Table 9 on Page 11.

### 1.1 FEATURES

- 1.65 VDC to 5.5 VDC operation
- Inputs tolerant up to 5.5 VDC at any  $V_{CC}$
- Provides logic-level down translation to  $V_{\text{CC}}$
- Extended operating temperature range (-55 °C to +125 °C)
- Proprietary **cold-sparing capability** with **zero** static power penalty
- Built-in triple redundancy for enhanced reliability
- Internal power-on reset (POR) circuitry ensures reliable power up and power down responses during hot plug and cold sparing operations
- Class 2 ESD protection (4000 V HBM, 500 V CDM)
- TID resilience of **30 krad (Si)**
- SEL resilient up to LET of 80 MeV-cm<sup>2</sup>/mg

### 1.2 LOGIC DIAGRAM

The AP54RHC02 logic function is shown below:



Figure 1: AP54RHC02 logic diagram

# PRELIMINARY DATASHEET

Rad-Hard Quad 2-Input NOR Gate with cold sparing



## **CONTENTS**

DATASHEET

AP54RHC02

| 1 | Gen  | eral Description                 | 1 |
|---|------|----------------------------------|---|
|   | 1.1  | Features                         | 1 |
|   | 1.2  | Logic Diagram                    | 1 |
| 2 | Acro | onyms and Abbreviations          | 2 |
| 3 | Log  | ic Data                          | 3 |
|   |      | Truth Table                      | 3 |
| 4 | Pin  | Configuration                    | 3 |
| 5 | Elec | ctrical Characteristics          | 4 |
|   | 5.1  | Absolute Maximum Ratings         | 4 |
|   | 5.2  | Recommended Operating Conditions | 5 |
|   | 5.3  | Static Characteristics           | 6 |
|   | 5.4  | Dynamic Characteristics          | 7 |
|   |      |                                  |   |

|    | 5.5<br>5.6                      | Radiation Resilience                                                                                           | 7<br>7                  |
|----|---------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------|
| 6  | Det                             | ailed Description                                                                                              | 8                       |
| 7  | <b>App</b><br>7.1<br>7.2<br>7.3 | lications Information<br>Use in Cold-Sparing Configuration<br>Power Supply Recommendations<br>Application Tips | <b>9</b><br>9<br>9<br>9 |
| 8  | Pac                             | kaging Information                                                                                             | 10                      |
| 9  | Ord                             | ering Information                                                                                              | 11                      |
| 10 | Rev                             | ision History                                                                                                  | 11                      |
| 11 | Leg                             | al                                                                                                             | 12                      |

## **LIST OF TABLES**

| 1 | Truth Table                      | 3 |
|---|----------------------------------|---|
| 2 | Device Pinout                    | 3 |
| 3 | Absolute Maximum Ratings         | 4 |
| 4 | Recommended Operating Conditions | 5 |
| 5 | Thermal Information              | 5 |

| 6 | DC Electrical Characteristics        | 6  |
|---|--------------------------------------|----|
| 7 | AC Electrical Characteristics        | 7  |
| 8 | Radiation Resilience Characteristics | 7  |
| 9 | Ordering Information                 | 11 |

## **LIST OF FIGURES**

| 1 | AP54RHC02 logic diagram | 1 |
|---|-------------------------|---|
| 2 | Device Pinout           | 3 |
| 3 | Load Circuit            | 7 |
| 4 | Propagation Delay       | 7 |
| 5 | Input Pin Structure     | 8 |

| 6 | Output Pin Structure       | 8  |
|---|----------------------------|----|
| 7 | Cold Spare Example         | 9  |
| 8 | Package Mechanical Drawing |    |
| 9 | Part Number Decoder        | 11 |

## **2 ACRONYMS AND ABBREVIATIONS**

| ESD | Electrostatic Discharge |
|-----|-------------------------|
| DOD |                         |

- POR Power On Reset
- RHA Radiation Hardness Assurance
- SEE Single Event Effects
- SEL Single Event Latchup
- SET Single Event Transient
- TID Total Ionizing Dose
- TMR Triple Modular Redundancy
- CDM Charged-device Model
- HBM Human-body Model

DATASHEET

PRELIMINARY DATASHEET Rad-Hard Quad 2-Input NOR Gate with cold sparing



## 3 LOGIC DATA

### 3.1 TRUTH TABLE

The AP54RHC02 truth table is found in Table 1. **H** indicates HIGH logic level and **L** indicates LOW logic level. Subscript **n** reflects one of the four gates in the device (1 to 4).

Table 1: AP54RHC02 device truth table

| Input<br>A <sub>n</sub> B <sub>n</sub> |   | Output |  |  |
|----------------------------------------|---|--------|--|--|
|                                        |   | Yn     |  |  |
| L                                      | L | Н      |  |  |
| L                                      | Н | Н      |  |  |
| Н                                      | L | Н      |  |  |
| Н                                      | Н | L      |  |  |

### **4 PIN CONFIGURATION**

| <b>Y1</b> □ 1 ○ | 14 🗖 <b>V</b> cc |
|-----------------|------------------|
| A1 🗖 2          | 13 🗖 <b>Y4</b>   |
| <b>B1</b> 🗖 3   | 12 🗖 <b>B4</b>   |
| <b>Y2</b> □ 4   | 11 🗖 A4          |
| A2 🗖 5          | 10 🗖 <b>Y3</b>   |
| <b>B2</b> 🗖 6   | 9 🗖 <b>B3</b>    |
| GND 🔤 7         | 8 🗖 A3           |
|                 |                  |

Figure 2: AP54RHC02 device pinout overview

| Table 2: AP54RHC02 device pi | inout description |
|------------------------------|-------------------|
|------------------------------|-------------------|

| PIN NAME(S)     | PIN NUMBER(S) | DESCRIPTION             |  |
|-----------------|---------------|-------------------------|--|
| A1, B1          | 2, 3          |                         |  |
| A2, B2          | 5, 6          | Logic Inputs            |  |
| A3, B3          | 8, 9          | Logic inputs            |  |
| A4, B4          | 11, 12        |                         |  |
| Y1              | 1             |                         |  |
| Y2              | 4             | Logic Outputs           |  |
| Y3              | 10            | Logic Outputs           |  |
| Y4              | 13            |                         |  |
| V <sub>CC</sub> | 14            | Positive Voltage Supply |  |
| GND             | 7             | Ground                  |  |

AP54RHC02 DATASHEET Rad-Hard Quad 2-Input NOR Gate with cold sparing



## **5 ELECTRICAL CHARACTERISTICS**

The sign convention for current follows JEDEC standards with negative values representing current sourced from the device and positive values representing current sunk into the device.

### 5.1 ABSOLUTE MAXIMUM RATINGS

Excursions beyond the values listed in Table 3 may cause permanent damage to the device. Proper function of the device cannot be guaranteed if these values are exceeded, and long-term device reliability may be affected. Functionality of the device at these values, or beyond those listed in Recommended Operating Conditions (Table 4) is not guaranteed.

All parameters are specified across the entire operating temperature range unless otherwise specified.

| SYMBOL              | PARAMETER                            |     | VALUE                                        | UNITS |
|---------------------|--------------------------------------|-----|----------------------------------------------|-------|
| V <sub>cc</sub>     | Supply Voltage                       |     | -0.5 to +5.5                                 | V     |
| VI                  | Input voltage range                  |     | -0.5 to +5.5                                 | V     |
| Vo                  | Output voltage range                 |     | -0.5 to V <sub>CC</sub> + 0.5 <sup>(1)</sup> | V     |
| $I_{IK}(V_{I} < 0)$ | Input clamp current                  |     | 100                                          | mA    |
| I <sub>0</sub>      | Continuous output current (per pin)  |     | 100                                          | mA    |
| I <sub>CC</sub>     | Maximum supply current               |     | 100                                          | mA    |
| V                   | ESD Voltage                          | HBM | 4000                                         | V     |
| V <sub>ESD</sub>    | CDM                                  |     | 500                                          | V     |
| Tj                  | Operating junction temperature range |     | -55 to +150                                  | °C    |
| T <sub>STG</sub>    | Storage temperature range            |     | -65 to +150                                  | °C    |

#### Table 3: Absolute Maximum Ratings

 $^{(1)}\,\,V_{0}$  must remain below absolute maximum rating of  $V_{CC}$ 

## PRELIMINARY DATASHEET

AP54RHC02

## Rad-Hard Quad 2-Input NOR Gate with cold sparing



DATASHEET

### 5.2 RECOMMENDED OPERATING CONDITIONS

All recommended parameters below are specified across the entire operating temperature range unless otherwise specified.

### **Table 4:** Recommended Operating Conditions

| SYMBOL                          | PARAMETER                 |                                  |     | MAX      | UNITS |
|---------------------------------|---------------------------|----------------------------------|-----|----------|-------|
| V <sub>cc</sub>                 | Supply voltage            |                                  |     | 5.5      | V     |
| VI                              | Input voltage range       |                                  | 0   | 5.5      | V     |
| Vo                              | Output voltage range      |                                  | 0   | $V_{CC}$ | V     |
|                                 |                           | V <sub>CC</sub> = 1.65 to 1.95 V | 1.4 | -        |       |
| VIH                             |                           | $V_{CC}$ = 2.3 to 2.7 V          | 1.9 | -        | v     |
| VIH                             | mon level input voltage   | $V_{CC}$ = 3.0 to 3.6 V          | 2.5 | -        | v     |
|                                 |                           | $V_{CC}$ = 4.5 to 5.5 V          | 3.8 | -        |       |
|                                 |                           | $V_{CC}$ = 1.65 to 1.95 V        | -   | 0.4      |       |
| VIL                             | LOW-level input voltage   | V <sub>CC</sub> = 2.3 to 2.7 V   | -   | 0.6      | V     |
| VIL                             |                           | V <sub>CC</sub> = 3.0 to 3.6 V   | -   | 0.9      | v     |
|                                 |                           | V <sub>CC</sub> = 4.5 to 5.5 V   | -   | 1.35     |       |
|                                 |                           | V <sub>CC</sub> = 1.65 to 1.95 V | -   | -4       |       |
| I <sub>ОН</sub>                 | HIGH-level output current | $V_{CC}$ = 2.3 to 2.7 V          | -   | -8       | mA    |
| ЮН                              |                           | V <sub>CC</sub> = 3.0 to 3.6 V   | -   | -16      |       |
|                                 |                           | $V_{CC}$ = 4.5 to 5.5 V          | -   | -24      |       |
|                                 |                           | $V_{CC}$ = 1.65 to 1.95 V        | -   | 4        |       |
| L.                              | LOW-level output current  | V <sub>CC</sub> = 2.3 to 2.7 V   | -   | 8        | mA    |
| I <sub>OL</sub>                 |                           | V <sub>CC</sub> = 3.0 to 3.6 V   | -   | 16       | IIIA  |
|                                 |                           | $V_{CC}$ = 4.5 to 5.5 V          | -   | 24       |       |
|                                 |                           | $V_{CC}$ = 1.65 to 1.95 V        | -   | 1000     |       |
| t <sub>r</sub> , t <sub>f</sub> | Input rise or fall time   | $V_{CC}$ = 2.3 to 2.7 V          | -   | 600      | ns    |
| ur, uf                          | (10% - 90%)               | $V_{CC}$ = 3.0 to 3.6 V          | -   | 500      | 115   |
|                                 |                           | V <sub>CC</sub> = 4.5 to 5.5 V   | -   | 400      |       |

### Table 5: Thermal Information

| SYMBOL           | PARAMETER                              | MIN | TYP | MAX  | UNITS |
|------------------|----------------------------------------|-----|-----|------|-------|
| Tj               | Operating junction temperature         | -55 | -   | +125 | °C    |
| R <sub>θJA</sub> | Junction to ambient thermal resistance | -   | 100 | -    | °C/W  |

AP54RHC02 DATASHEET

# PRELIMINARY DATASHEET

Rad-Hard Quad 2-Input NOR Gate with cold sparing



### 5.3 STATIC CHARACTERISTICS

All parameters are specified across the entire operating temperature range unless otherwise specified.

### Table 6: DC Electrical Characteristics

| SYMBOL           | PARAMETER                                     | CONDITIONS                       | V <sub>cc</sub>         | MIN                    | ТҮР                    | MAX  | UNITS |   |
|------------------|-----------------------------------------------|----------------------------------|-------------------------|------------------------|------------------------|------|-------|---|
|                  |                                               | I <sub>0</sub> = 100 μA          | 1.65 to 5.5 V           | -                      | 0.02                   | 0.05 | V     |   |
|                  |                                               | I <sub>0</sub> = 1 mA            | 1.65 to 5.5 V           | -                      | 0.05                   | 0.1  | V     |   |
|                  |                                               |                                  | 2.3 V                   | -                      | 0.3                    | 0.6  | V     |   |
|                  |                                               | I <sub>0</sub> = 4 mA            | 3.0 V                   | -                      | 0.2                    | 0.4  | V     |   |
|                  |                                               |                                  | 4.5 V                   | -                      | 0.2                    | 0.4  | V     |   |
|                  |                                               |                                  | 2.3 V                   | -                      | 0.6                    | 1.0  | V     |   |
| Vol              | LOW-level                                     | I <sub>0</sub> = 8 mA            | 3.0 V                   | -                      | 0.4                    | 0.8  | V     |   |
|                  | output voltage                                |                                  | 4.5 V                   | -                      | 0.3                    | 0.6  | V     |   |
|                  |                                               | L = 16 m A                       | 3.0 V                   | -                      | 1.0                    | 1.4  | V     |   |
|                  |                                               | l <sub>0</sub> = 16 mA           | 4.5 V                   | -                      | 1.1                    | 1.5  | V     |   |
|                  |                                               | I <sub>0</sub> = 24 mA           | 4.5 V                   | -                      | 1.1                    | 1.5  | V     |   |
|                  |                                               | I <sub>0</sub> = -100 μA         | 1.65 to 5.5 V           | V <sub>CC</sub> - 0.1  | V <sub>CC</sub> - 0.02 | -    | V     |   |
|                  |                                               | I <sub>0</sub> = -1 mA           | 1.65 to 5.5 V           | V <sub>CC</sub> - 0.15 | V <sub>CC</sub> - 0.08 | -    | V     |   |
|                  | HIGH-level<br>output voltage                  | I <sub>0</sub> = -4 mA           | 2.3 V                   | 1.8                    | 2.0                    | -    | V     |   |
|                  |                                               |                                  | 3.0 V                   | 2.6                    | 2.8                    | -    | V     |   |
|                  |                                               |                                  | 4.5 V                   | 4.2                    | 4.4                    | -    | V     |   |
|                  |                                               | I <sub>0</sub> = -8 mA           | 2.3 V                   | 1.4                    | 1.7                    | -    | V     |   |
| V <sub>OH</sub>  |                                               |                                  | 3.0 V                   | 2.2                    | 2.5                    | -    | V     |   |
|                  |                                               |                                  | 4.5 V                   | 3.9                    | 4.1                    | -    | V     |   |
|                  |                                               | 1 10                             | 3.0 V                   | 1.5                    | 2.0                    | -    | V     |   |
|                  | _                                             | 1 <sub>0</sub> = -1              | I <sub>0</sub> = -16 mA | 4.5 V                  | 3.3                    | 3.8  | -     | V |
|                  |                                               | I <sub>0</sub> = -24 mA          | 4.5 V                   | 3.0                    | 3.5                    | -    | V     |   |
| I <sub>cc</sub>  | Quiescent                                     | $V_1 = V_{CC} \text{ or } GND$   | 5.5 V                   | -                      | 105                    | 168  | μA    |   |
|                  | supply current                                | $I_0 = 0 \text{ mA}$             |                         |                        |                        |      |       |   |
| կ                | Input current                                 | $V_{I} = V_{CC} \text{ or } GND$ | 1.65 to 5.5 V           | -                      | -                      | ±1   | μA    |   |
| I <sub>OFF</sub> | Powerdown<br>leakage current <sup>(1,3)</sup> | $V_{I} = V_{CC} \text{ or } GND$ | OFF <sup>(2)</sup>      | -                      | -                      | 5    | μA    |   |

<sup>(1)</sup> into any input or output port

 $^{(2)}$  V<sub>CC</sub> is disconnected or at GND potential

<sup>(3)</sup> guaranteed by design

AP54RHC02

DATASHEET

### 5.4 DYNAMIC CHARACTERISTICS

All parameters are specified across the entire operating temperature range unless otherwise specified.

### Table 7: AC Electrical Characteristics

| SYMBOL                         | PARAMETER                                                 | CONDITIONS                       | V <sub>cc</sub> | MIN               | TYP | MAX | UNITS |
|--------------------------------|-----------------------------------------------------------|----------------------------------|-----------------|-------------------|-----|-----|-------|
| t <sub>pd</sub> <sup>(1)</sup> |                                                           |                                  | 4.5 to 5.5 V    | -                 | 7.6 | 11  | ns    |
|                                | Propagation Delay                                         | C <sub>L</sub> = 50 pF           | 3.0 to 3.6 V    | ) to 3.6 V - 9 13 | ns  |     |       |
|                                | (Input <b>A<sub>n</sub> or B<sub>n</sub> to Output Y)</b> | <b>2.3</b> to <b>2.7</b> V -     | -               | 11                | 15  | ns  |       |
|                                |                                                           |                                  | 1.65 to 1.95 V  | -                 | 17  | 25  | ns    |
| C <sub>IN</sub>                | Input Capacitance <sup>(2)</sup>                          | $V_{I} = V_{CC} \text{ or } GND$ | 1.65 to 5.5 V   | -                 | 2   | 4   | рF    |
| C <sub>PD</sub>                | Power dissipation capacitance <sup>(2)</sup>              | I <sub>0</sub> = 0 mA            | 5.5 V           | _                 | 40  | _   | рF    |
|                                | Fower dissipation capacitance.                            | f = 1 MHz                        | J.J V           |                   | 40  |     | Ч     |

<sup>(1)</sup> equivalent to  $t_{PLH}$ ,  $t_{PHL}$ 

<sup>(2)</sup> guaranteed by design

### 5.5 RADIATION RESILIENCE

For detailed radiation testing reports, please contact Apogee Semiconductor at sales@apogeesemi.com.

| Table 8: Radiation | Resilience | Characteristics |
|--------------------|------------|-----------------|
|--------------------|------------|-----------------|

| PARAMETER                 | CONDITIONS                                           | VALUE | UNITS                   |
|---------------------------|------------------------------------------------------|-------|-------------------------|
| Total Ionizing Dose (TID) | Please contact Apogee Semiconductor for test report. | 30    | krad (Si)               |
| SEE LET Threshold         | Please contact Apogee Semiconductor for test report. | <80   | MeV-cm <sup>2</sup> /mg |

### 5.6 CHARACTERISTICS MEASUREMENT INFORMATION





Figure 3: Load circuit for outputs

Figure 4: Propagation delay measurement

PRELIMINARY DATASHEET

Rad-Hard Quad 2-Input NOR Gate with cold sparing



DATASHEET

AP54RHC02

## **6 DETAILED DESCRIPTION**

The AP54RHC02 is a quad 2-Input NOR gate intended to perform the Boolean function **NOR** (Y =  $\overline{A + B}$ ) in positive logic. Designed to operate from a wide supply voltage of 1.65 to 5.5 V, it has fully redundant input and output stages providing for superior resiliency to single event effects.

The output and input stages are constructed with transient activated clamps (Figure 5, 6) that prevent inadvertent biasing of the  $V_{CC}$  power rail through parasitic diodes inherent to conventional input, output, and ESD circuits. The IC also incorporates an internal power-on reset (POR) circuit that prevents the output from driving erroneous results during power-on, and guarantees correct operation at power supply voltages as low as 1.65 V. While the supply is ramping, the POR holds the output buffer in tri-state, a feature that prevents unwanted DC current during cold sparing on input and output pins.

The AP54RHC family's I/O protection circuitry allows for cold sparing configurations as it avoids a leakage current penalty on inputs and outputs while in a power-down state. This can result in considerable power savings in systems where multiple-path redundancy is employed. The ESD clamp circuits for this logic family are designed to support Class 2 ESD levels of 4 kV HBM and 500 V CDM.





Figure 5: Details of input pin structure

Figure 6: Details of output pin structure

Rad-Hard Quad 2-Input NOR Gate with cold sparing



DATASHEET

AP54RHC02

## **7 APPLICATIONS INFORMATION**

### 7.1 USE IN COLD-SPARING CONFIGURATION

As the AP54RHC family is radiation-hardened by design and includes internal TMR, it can be utilized in highreliablity applications without additional supporting circuitry or devices. Nonetheless, some application requirements call for fully-redundant designs, where an "A" and a "B" device are required, often on separate power rails.



Figure 7: Two-path cold-sparing configuration.

With the cold-sparing capability of the AP54RHC family, fully redundant "A" and "B" functions may be placed in parallel (as seen in Figure 7) running off redundant power supplies. The inputs and outputs on each one of these functions are assumed to be based on the AP54RHC family, allowing for direct parallel connection without unwanted leakage current paths during cold sparing. In the event of a failure in power supply A or within function A, the system can simply shut power supply A off and switch on power supply B, without requiring additional input or output switching or configuration changes.

### 7.2 POWER SUPPLY RECOMMENDATIONS

This device can operate at any voltage within the range specified in Table 4 Recommended Operating Conditions.

At a minimum, a 16 VDC (or higher), X7R-rated 0.1 μF ceramic decoupling capacitor should be placed near (within 1 cm) the V<sub>CC</sub> pin of the device.

### 7.3 APPLICATION TIPS

Unused **inputs** must **not** be left floating. They may be connected to either a low (GND) or high (V<sub>CC</sub>) bias to provide a known state at the input of the device. Resistors may be used to tie off unused inputs. In the event of a design change, such resistors can be removed, thereby allowing use of the inputs without having to cut traces on the PCB.

An unused **output** may be left floating. It is suggested that it be routed to a test point or similar accessible structure in case the gate needs to be utilized as part of a design revision.

AP54RHC02 DATASHEET PRELIMINARY DATASHEET

Rad-Hard Quad 2-Input NOR Gate with cold sparing



### 8 PACKAGING INFORMATION



#### Notes:

1. All linear dimensions are in millimeters. Dimensioning and tolerancing are as per ISO/TS 128-71:2010 2. The part is compliant with JEDEC MO-153 specifications.

\* Body width does **not** include interlead flash. Interlead flash shall not exceed 0.25 mm each side. \*\* Body length does **not** include mold flash, protrusion, or gate burrs. Mold flash, protrusions, and gate burrs shall not exceed 0.15 mm on each side.

Figure 8: Package Mechanical Detail

Rad-Hard Quad 2-Input NOR Gate with cold sparing

DATASHEET

AP54RHC02

## **9 ORDERING INFORMATION**

Example part numbers for the AP54RHC02 are listed in Table 9. The full list of options for this part can be found in Figure 9. Please contact Apogee Semiconductor sales at sales@apogeesemi.com for further information on sampling, lead time and purchasing on specific part numbers.

### Table 9: AP54RHC02 Ordering Information

| DEVICE         | DESCRIPTION                                                    | PACKAGE          |
|----------------|----------------------------------------------------------------|------------------|
| AP54RHC02ELT-W | Radiation Hardened Quad 2-Input NOR Gate (for evaluation only) | Plastic TSSOP-14 |
| AP54RHC02ALT-T | Radiation Hardened Quad 2-Input NOR Gate (30 krad (Si))        | Plastic TSSOP-14 |



- 1. RHA Designation
- **P** 30 krad (Si)
- 2. Part Number
  - \_ 02 (Quad 2-Input NOR Gate)
- 3. Pedigree
  - **A** -55 to +125 °C (Burn-in)
  - **B** -55 to +125 °C (No burn-in)
  - E 25 °C Functional Test Only (Evaluation)
- 4. Lead Finish
  - L Tin-Lead (SnPb)
  - **T** Matte Tin (Sn)
- 5. Package
  - **T** 14-pin Thin Shrink Small Outline Package (TSSOP)
- 6. Packaging
  - **W** Waffle Pack
  - J JEDEC Tray
  - **R** Tape and Reel
  - T Tube

# **10 REVISION HISTORY**

| REVISION | DESCRIPTION                                                     |            |
|----------|-----------------------------------------------------------------|------------|
| A03      | Revamped static and dynamic characteristics with new test data. | 2021-03-01 |
| A02      | Update Static and Dynamic characteristics.                      | 2020-08-07 |
| A01      | Initial public release.                                         | 2020-02-29 |
| A00      | Initial internal release.                                       | 2019-07-05 |

For the latest version of this document, please visit https://www.apogeesemi.com.