# Preliminary Data Sheet

## AS8530 LIN Transceiver with Integrated Voltage Regulator and MCU Interface for Automotive Applications

# 1 General Description

The AS8530 is a general purpose companion IC for sensor and actuator LIN slaves offering LIN transceiver and low drop voltage regulator.

As well it provides a 2-wire microcontroller interface through shared EN and TX pins to access a window watchdog with RC oscillator, control registers, backup registers and monitoring information.

The IC is fabricated in a high voltage CMOS technology which is able to withstand voltages up to 50V.

The product is available in SOIC package with exposed pad.

## 2 Key Features

- Operating voltage 6 to 18V, max 42V for 500ms
- Linear, low-drop voltage regulator: VCC = 5V±3% or 3.3V as a factory programming option
- 50mA load current
- Operating modes: Normal and Standby or Normal and Sleep as a factory option
- Typically 40µA quiescent current in standby mode, Typically 30µA quiescent current in sleep mode

- Under voltage reset with factory options
- LIN bus transceiver with load independent slew control conforming to LIN 2.1 and SAE J2602, short circuit protection, TX time out fail safe feature, over temperature warning and shut down
- 6kV ESD on LIN pin according to IEC 61000-4-2
- Window watchdog if factory enabled.
- Micro controller 2-wire interface through shared pins for watchdog trigger, monitoring, register read /write
- Chip ID for traceability and module ID
- 8 Backup registers to store data during VCC shut down
- 8 pin epSOIC package
- -40°C to +125°C ambient operating temperature

# 3 Applications

The AS8530 is a System Basis Chip for automotive LIN networked sensor or actuator slaves.









## Contents

| 1 | General Description                                 | 1    | l        |
|---|-----------------------------------------------------|------|----------|
| 2 | Key Features                                        | 1    | l        |
| 3 | Applications                                        | 1    | l        |
| 4 | Pin Assignments                                     | 4    | ł        |
|   | 4.1 Pin Descriptions                                | 4    | ł        |
| 5 | Absolute Maximum Ratings                            |      |          |
|   | Electrical Characteristics                          |      |          |
|   | 6.1 Detailed System and Block Specifications        |      |          |
|   | 6.1.1 Low Dropout Regulator                         |      |          |
|   | 6.1.2 LIN Transceiver                               |      |          |
|   | 6.1.3 Vcc Undervoltage Reset and Window Watchdog    | g    | J        |
| 7 | Detailed Description                                | . 12 | 2        |
|   | 7.1 Block Description                               | 12   | )        |
|   | 7.1.1 Voltage Regulator (LDO)                       | 12   | )        |
|   | 7.1.2 Temperature Limiter                           | 12   | <u>)</u> |
|   | 7.1.3 VSUP Undervoltage Reset                       |      |          |
|   | 7.1.4 RESET                                         |      |          |
|   | 7.1.5 Vcc Undervoltage Reset                        |      |          |
|   | 7.1.6 Window Watchdog (WWD)                         |      |          |
|   | 7.1.7 LIN Transceiver                               |      |          |
|   | 7.2 Operating Modes and States<br>7.2.1 Normal Mode |      |          |
|   | 7.2.2 Standby Mode                                  |      |          |
|   | 7.2.3 Sleep Mode                                    |      |          |
|   | 7.2.4 Temporary Shutdown Mode                       |      |          |
|   | 7.2.5 Thermal Shutdown State                        |      |          |
|   | 7.3 State Diagram                                   | 16   | 3        |
| 8 | Application Information                             | . 17 | 1        |
|   | 8.1 Initialization                                  | 17   | 1        |
|   | 8.2 Wake-Up                                         | 18   | 3        |
|   | 8.3 Over-Temperature Shutdown                       | 18   | 3        |
|   | 8.4 LIN BUS Transceiver                             | 18   | 3        |
|   | 8.4.1 Transmit Mode                                 | 18   | 3        |
|   | 8.4.2 Receive Mode                                  | 18   | }        |
|   | 8.5 RX and TX Interface                             | 19   | )        |
|   | 8.5.1 Input TX                                      | 19   | )        |
|   | 8.5.2 Output RX                                     |      |          |
|   | 8.6 MODE Input EN                                   |      |          |
|   | 8.7 Serial Port Interface                           |      |          |
|   | 8.7.1 Device Configuration using 2-Wire Serial Port |      |          |
|   | 8.8 Control and Diagnosis Registers                 |      |          |
|   | 8.8.1 Definition of Control and Status Registers    |      |          |
|   | 8.9 ESD/EMC REMARKS                                 |      |          |
|   | 8.9.1 General Remarks                               |      |          |
|   | 8.9.2 ESD-Test                                      | . 26 | )        |

Preliminary Data Sheet - Contents



|          | 8.9.3 EMC                | 26         |
|----------|--------------------------|------------|
| 9 Packag | je Drawings and Markings |            |
| 10 Order | ing Information          | <u>2</u> 9 |



# 4 Pin Assignments

Figure 2. Pin Assignments (Top View)



## 4.1 Pin Descriptions

Table 1. Pin Descriptions

| Pin Name | Pin Number | Description                                                                           |
|----------|------------|---------------------------------------------------------------------------------------|
| EN       | 1          | Enable pin with pull down. Serial clock in serial port mode, high-voltage compatible. |
| VSUP     | 2          | Positive power supply                                                                 |
| LIN      | 3          | LIN bus                                                                               |
| VSS      | 4          | Ground                                                                                |
| RX       | 5          | LIN transceiver receive signal                                                        |
| TX       | 6          | LIN transceiver transmit signal                                                       |
| RESET    | 7          | Digital output referenced to VCC, active low                                          |
| VCC      | 8          | Regulated 5V/3.3V supply for loads up to 50mA. Factory programmable.                  |

Preliminary Data Sheet - Absolute Maximum Ratings

# 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 6 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Table 2  | Abcoluto | Maximum | Datinac  |
|----------|----------|---------|----------|
| Idule Z. | ADSUIULE | Maximum | Rallings |

| Parameter                                                                                 |                               | Min        | Max           | Units | Comments                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------|-------------------------------|------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                           | VSUP                          | -0.3       | 18            | V     |                                                                                                                                                                                                           |
|                                                                                           | VOUP                          |            | 42            | v     | Transient up to 500ms duration                                                                                                                                                                            |
| DC Supply Voltage                                                                         | EN                            | -0.3       | VSUP +<br>0.3 | V     |                                                                                                                                                                                                           |
|                                                                                           | Vcc                           | -0.3       | 7             | V     |                                                                                                                                                                                                           |
|                                                                                           | LIN                           | -27        | +40           | V     |                                                                                                                                                                                                           |
|                                                                                           | RESET, RX, TX                 | -0.3       | Vcc + 0.3     | V     |                                                                                                                                                                                                           |
| Input current (latch                                                                      | up immunity) I <sub>scr</sub> | -100       | 100           | mA    | Norm: Jedec 78                                                                                                                                                                                            |
|                                                                                           |                               | ±2         |               |       | For on board signals Vcc, TX, RX, Reset                                                                                                                                                                   |
|                                                                                           |                               | <b>±</b> 4 |               |       | For VSUP                                                                                                                                                                                                  |
| Electrostatic Dis                                                                         | oborgo (ESD)                  | ±8         |               | kV    | LIN to Vss, HBM Model                                                                                                                                                                                     |
| Electrostatic Dis                                                                         | charge (ESD)                  | ±6         |               | - KV  | LIN to Vss, IEC6100-4-2                                                                                                                                                                                   |
|                                                                                           |                               | ±0.5       |               |       | LIN to Vss, CDM                                                                                                                                                                                           |
|                                                                                           |                               | ±0.1       |               |       | LIN to Vss, MM                                                                                                                                                                                            |
| Total operating power diss<br>output                                                      |                               |            | 0.4           | W     | epSOIC8 in still air, soldered on JEDEC standard<br>board @125° ambient, static operation = no time limit                                                                                                 |
| Thermal Package                                                                           | Resistance (R <sub>th</sub> ) |            | 33            | K/W   | Soldered on JEDEC standard board @125° ambient,<br>static operation = no time limit                                                                                                                       |
| Storage temperature (T <sub>strg</sub> )<br>Package body temperature (T <sub>body</sub> ) |                               | -55        | +150          | °C    |                                                                                                                                                                                                           |
|                                                                                           |                               |            | +260          | °C    | The reflow peak soldering temperature (body temperature) is specified according IPC/JEDEC J-<br>STD-020C "Moisture/Reflow Sensitivity Classification for Non hermetic Solid State Surface Mount Devices". |
| Humidity non-                                                                             | condensing                    | 5          | 85            | %     |                                                                                                                                                                                                           |



# 6 Electrical Characteristics

Table 3. Electrical Characteristics

| Symbol                | Parameter                 | Conditions                                    | Min          | Тур | Max          | Units |
|-----------------------|---------------------------|-----------------------------------------------|--------------|-----|--------------|-------|
| Operating Con         | ditions                   |                                               |              |     | - <b>I</b> I |       |
|                       |                           | Normal operating condition                    | 6            |     | 18           | V     |
| VSUP                  | Positive Supply Voltage   | Jump-start/ over-voltage condition            |              |     | 27           | V     |
|                       |                           | Load dump condition                           |              |     | 42           | V     |
| VSS                   | Negative Supply Voltage   |                                               | 0            |     |              | V     |
| Тамв                  | Ambient temperature       | Max junction temperature (TJ) 150°C           | -40          |     | +125         | °C    |
| I <sub>supp</sub>     | Supply Current            |                                               |              |     | 65           | mA    |
|                       | DC/AC Cł                  | naracteristics for Digital Inputs and Outputs | 1            |     |              |       |
| Enable Input          |                           |                                               |              |     |              |       |
| Viн                   | High level input voltage  |                                               | 0.8Vcc       |     |              | V     |
| VIL                   | Low level input voltage   |                                               |              |     | 0.2Vcc       | V     |
| ILEAK                 | Input leakage current     | EN = L                                        | -1           |     | +1           | μA    |
| I <sub>pd_en</sub>    | Pull down current         | EN = Vcc = 5V                                 | 30           |     | 100          | μA    |
| TX Input              |                           |                                               |              |     |              |       |
| Viн                   | High level input voltage  |                                               | 0.8Vcc       |     |              | V     |
| VIL                   | Low level input voltage   |                                               |              |     | 0.2Vcc       | V     |
| ILEAK                 | Input leakage current     | TX = Vcc                                      | -1           |     | +1           | μA    |
| I <sub>pu</sub>       | Pull up current           | RX, TX,CS pulled to VCC                       | -100         |     | -30          | μA    |
| RESET                 |                           |                                               |              |     |              |       |
| Vон                   | High level output voltage | $VSUP \geq 6V, I = 1 \text{ mA}$              | Vcc -<br>0.5 |     |              | V     |
| Vol                   | Low level output voltage  | $VSUP \geq 6V, I = 1 \text{ mA}$              |              |     | VSS<br>+ 0.4 | V     |
| RX                    |                           |                                               | -1           |     |              |       |
| Vон                   | High level output voltage | $VSUP \ge 6V, I = 1 mA$                       | Vcc -<br>0.5 |     |              | V     |
| Vol                   | Low level output voltage  | $VSUP \geq 6V, I = 1  mA$                     |              |     | VSS +<br>0.4 | V     |
| I <sub>pu_reset</sub> | Pull-up current           | Pulled up to Vcc                              | -100         |     | -30          | μA    |

1. All pull-up, pull-downs are implemented with active devices. RESET, RX, SDO have been measured with 10pF load.

## 6.1 Detailed System and Block Specifications

Table 4. System Specifications

| Symbol               | Parameter                                            | Conditions                               | Min | Тур | Мах | Units |
|----------------------|------------------------------------------------------|------------------------------------------|-----|-----|-----|-------|
| IDD <sub>nom</sub>   | Current consumption normal mode                      | No load on VCC, LIN inactive, VSUP = 14V |     | 250 |     | μA    |
| יי סטו               | IDD <sub>stby</sub> Current consumption standby mode | @ 85°C ambient (no load)                 |     | 40  |     |       |
| IDDStby              |                                                      | @125°C ambient (no load)                 |     | 45  |     | μA    |
| , חחו                | Current consumption sleep mode                       | @ 85°C ambient (no load)                 |     | 30  |     |       |
| IDD <sub>sleep</sub> |                                                      | @ 125°C ambient (no load)                |     | 35  |     | μA    |



## 6.1.1 Low Dropout Regulator

The LDO is a linear voltage regulator, which provides a regulated (band-gap stabilized) output voltage (VCC) from the battery supply voltage (VSUP).

 $(6V < VSUP < 18V; -40^{\circ}C < T_J < +150^{\circ}C; all voltages are with respect to ground (VSS); positive current flows into the pin), normal operating mode if not otherwise mentioned.$ 

Table 5. LDO Block Specifications

| Symbol    | Parameter                                                  | Conditions                                                            | Min  | Тур | Max  | Units |
|-----------|------------------------------------------------------------|-----------------------------------------------------------------------|------|-----|------|-------|
| VSUP      | Battery Voltage Range                                      | Default,<br>Need safe operating area calculations with<br>package Rth | 6    | 12  | 18   | V     |
|           |                                                            | Load < 50mA                                                           | 4.85 | 5.0 | 5.15 |       |
|           |                                                            | Factory option, load < 50mA                                           | 3.15 | 3.3 | 3.45 |       |
|           |                                                            | 50 to 65mA                                                            | 4.5  |     | 5.15 |       |
| Vcc       | Output Voltage Range Factory option, 50 to 65mA            | Factory option, 50 to 65mA                                            | 2.9  | 3.3 | 3.45 | V     |
|           |                                                            | Standby mode @ ICC < 5mA                                              | 4.5  |     | 5.5  | -     |
|           |                                                            | Load-dump condition, Iload < 50mA                                     |      |     | 5.5  |       |
|           |                                                            | Factory option,<br>Standby mode @ ICC < 5mA                           | 3    |     | 3.6  |       |
|           | C_SH Output Short Circuit Current Normal mode Standby mode | Normal mode                                                           | 50   |     | 250  | mA    |
| 100_51    |                                                            | Standby mode                                                          | 5    |     | 250  | MA    |
| dVcc1     | Line Regulation                                            | ΔVcc / ΔVSUP                                                          |      |     | 8    | mV/V  |
| LOREG_SM  | Load Regulation (Standby mode)                             | $\Delta VCC / \Delta ICCn$ (for Iload > 500uA)                        |      |     | 10   | mV/mA |
| LOREG_NM  | Load Regulation (Normal mode)                              | $\Delta VCC / \Delta ICCn$ (for Iload > 500uA)                        |      |     | 1    | mV/mA |
| CL1       | Output Capacitor (Electrolytic)                            |                                                                       | 2.2  |     | 10   | μF    |
| ESR1      |                                                            |                                                                       | 1    |     | 10   | Ω     |
| CL2       | Output Capacitor (Ceramic)                                 |                                                                       | 100  |     | 220  | nF    |
| ESR2      |                                                            |                                                                       | 0.02 |     | 1    | Ω     |
| CSUP1E    | Input capacitor (Electrolytic)                             | Ear EMC autoproceion                                                  | 10   |     | 100  | μF    |
| ESR1_CSUP | JP Input capacitor (Electrolytic)                          | For EMC suppression                                                   | 1    |     | 10   | Ω     |
| CSUP2C    | Input capacitor (Ceramic)                                  | For EMC suppression                                                   | 100  |     | 220  | nF    |
| ESR2_CSUP |                                                            |                                                                       | 0.02 |     | 1    | Ω     |

#### 6.1.2 LIN Transceiver

 $(4.5V < VCC < 5.5V; 6V < VSUP < 18V; -40^{\circ}C < T_J < 150^{\circ}C, VBUS is the voltage on the LIN node. All voltages are with respect to ground (VSS); positive current flows into the pin.$ 

Table 6. DC Electrical Characteristics

| Symbol               | Parameter        | Conditions                                                                                                                    | Min | Тур | Max | Units |  |  |  |
|----------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|
| Driver               |                  |                                                                                                                               |     |     |     |       |  |  |  |
| I <sub>bus_lim</sub> |                  | Current limitation in Dominant State<br>LIN = VSUP_max                                                                        | 40  | 120 | 200 | mA    |  |  |  |
| LIN_V <sub>OL</sub>  |                  | Output Voltage BUS (dominant state),<br>I <sub>LIN</sub> = 40mA<br>(short-circuit condition tested at V <sub>OL</sub> = 2.5V) |     |     | 2   | V     |  |  |  |
|                      | Pull-up resistor | Normal mode (recessive BUS level on TX pin)                                                                                   | 20  | 40  | 60  | kΩ    |  |  |  |

| Symbol                    | Parameter                         | Conditions                                                                                                     | Min   | Тур | Max   | Units |  |  |  |  |
|---------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------|--|--|--|--|
| I <sub>bus_leak_rec</sub> |                                   | Driver OFF;<br>VSUP = 7.3V, 8V <vbus<18< td=""><td></td><td></td><td>20</td><td>μA</td></vbus<18<>             |       |     | 20    | μA    |  |  |  |  |
| Receiver                  | Receiver                          |                                                                                                                |       |     |       |       |  |  |  |  |
| I <sub>bus_leak_dom</sub> | Input Leakage current at receiver | Driver OFF; Vbus = 0V; VSUP = 12V;<br>Vcc = 5V                                                                 | -1    |     |       | mA    |  |  |  |  |
| I <sub>bus_no_</sub> GND  |                                   | VSS = VSUP; VSUP = 12V;<br>0V <vbus<18v, vcc="5V&lt;/td"><td>-1</td><td></td><td>1</td><td>mA</td></vbus<18v,> | -1    |     | 1     | mA    |  |  |  |  |
| I <sub>bus_no_bat</sub>   |                                   | VSUP = VSS; 0V <vbus<18v, vcc="VSS&lt;/td"><td></td><td></td><td>100</td><td>μA</td></vbus<18v,>               |       |     | 100   | μA    |  |  |  |  |
| V <sub>bus_dom</sub>      |                                   |                                                                                                                |       |     | 0.4   | VSUP  |  |  |  |  |
| V <sub>bus_rec</sub>      |                                   |                                                                                                                | 0.6   |     |       | VSUP  |  |  |  |  |
| V <sub>bus_cnt</sub>      |                                   | V <sub>bus_cnt</sub> = (V <sub>th_dom</sub> + V <sub>th_rec</sub> )/2 <sup>1</sup>                             | 0.475 |     | 0.525 | VSUP  |  |  |  |  |
| V <sub>hys</sub>          |                                   | $V_{hys} = (V_{th\_dom} - V_{th\_rec})^1$                                                                      | 0.05  |     | 0.175 | VSUP  |  |  |  |  |

1. Vth\_dom: Receiver threshold of the recessive to dominant LIN bus edge

 $\ensuremath{\mathsf{Vth\_rec:}}$  Receiver threshold of the dominant to recessive LIN bus edge

Table 7. AC Electrical Characteristics

| Symbol                                         | Parameter | Conditions                                                                                                                                                                                                                                                                                                                                                         | Min   | Тур | Max   | Units           |
|------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----------------|
| D1<br>(worst case<br>20Kbps<br>transmission)   |           | V <sub>th_rec</sub> (max) = 0.744 x VSUP;<br>V <sub>th_dom</sub> (max) = 0.581 x VSUP;<br>VSUP = 6.0V to 18V; tbit = 50µs;<br>D1 = tbus_rec(min) / (2 x tbit)<br>OTP selection = High Slew Mode                                                                                                                                                                    | 0.369 |     |       |                 |
| D2<br>(worst case<br>20kbps<br>transmission)   |           | $ \begin{array}{l} V_{th\_rec} \ (\text{min}) = 0.422 \ x \ VSUP; \\ V_{th\_dom} \ (\text{min}) = 0.284 \ x \ VSUP; \\ VSUP = 6V \ to \ 18V; \ tbit = 50\mu s; \\ D2 = tbus\_rec(max) \ / \ (2 \ x \ tbit) \\ OTP \ selection = High \ Slew \ Mode \end{array} $                                                                                                   |       |     | 0.581 |                 |
| D3<br>(worst case<br>10.4kbps<br>transmission) |           | $ \begin{array}{l} V_{th\_rec} \ (max) = 0.778 \ x \ VSUP; \\ V_{th\_dom} \ (max) = 0.616 \ x \ VSUP; \\ VSUP = 6.0V \ to \ 18V; \ tbit = 96\mu s; \\ D3 = tbus\_rec(min) \ / \ (2 \ x \ tbit) \\ OTP \ selection = Low \ Slew \ Mode \end{array} $                                                                                                                | 0.417 |     |       |                 |
| D4<br>(worst case<br>10.4kbps<br>transmission) |           | $\begin{array}{l} V_{th\_rec} \ (\text{min}) = 0.389 \ \text{x} \ \text{VSUP}; \\ V_{th\_dom} \ (\text{min}) = 0.251 \ \text{x} \ \text{VSUP}; \\ \text{VSUP} = 6V \ \text{to}18V; \ \text{tbit} = 96\mu\text{s}; \\ \text{D4} = tbus\_rec(max) \ / \ (2 \ \text{x} \ \text{tbit}) \\ \text{OTP} \ \text{selection} = Low \ \text{Slew} \ \text{Mode} \end{array}$ |       |     | 0.59  |                 |
| t <sub>dLR</sub>                               |           | Vcc = 5V; Propagation delay bus dominant<br>to RX LOW                                                                                                                                                                                                                                                                                                              |       |     | 6     | μs              |
| t <sub>dHR</sub>                               |           | Vcc = 5V; Propagation delay bus dominant to RX HIGH                                                                                                                                                                                                                                                                                                                |       |     | 6     | μs              |
| t <sub>RS</sub>                                |           | Receiver Delay symmetry                                                                                                                                                                                                                                                                                                                                            | -2    |     | 2     | μs              |
| t <sub>wake</sub>                              |           | Wake-up delay time                                                                                                                                                                                                                                                                                                                                                 | 30    |     | 150   | μs              |
| t <sub>sln</sub>                               |           | Transition from standby mode to normal mode (clock frequency is 128kHz $\pm$ 25%)                                                                                                                                                                                                                                                                                  |       | 4   |       | Clock<br>cycles |



#### Table 7. AC Electrical Characteristics

| Symbol               | Parameter | Conditions                                                                             | Min | Тур | Max | Units           |
|----------------------|-----------|----------------------------------------------------------------------------------------|-----|-----|-----|-----------------|
| t <sub>nsl</sub>     |           | Transition from normal mode to standby mode (clock frequency is $128$ kHz $\pm 25\%$ ) |     | 6   |     | Clock<br>cycles |
| t <sub>rec_deb</sub> |           | Receiver De-bounce time                                                                | 0.6 |     | 1   | μs              |
| C <sub>int</sub>     |           | Internal capacitance of the LIN node<br>configured as a slave                          |     |     | 250 | pF              |

Table 8. Temperature Limiter

| Symbol               | Parameter                    | Conditions                                                 | Min | Тур | Мах | Units |
|----------------------|------------------------------|------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>sd</sub>      | Shut down temperature        | junction temperature                                       |     |     | 176 | °C    |
| T <sub>ret</sub>     | Return temperature           | (see footnote 1)<br>(see footnote 2)                       | 126 |     | 154 | °C    |
| T <sub>otset</sub>   | Over-temp warning flag set   | The temperature beyond which the warning flag is set.      | 126 |     | 154 | °C    |
| T <sub>otclear</sub> | Over-temp warning flag clear | The return temperature when the warning<br>flag is cleared | 108 |     | 132 | °C    |

#### Table 9. TX Timeout Watchdog

| Symbol                | Parameter                          | Conditions | Min | Тур | Мах | Units |
|-----------------------|------------------------------------|------------|-----|-----|-----|-------|
| t <sub>lin_wdog</sub> | Time out duration (dominant state) |            | 0.5 | 1   | 2   | s     |

1. During shut down, the sensor must be powered by VSUP.

2. Thermal shut down disables LDO and sets all drivers to high impedance, the IC returns from shut down with POR





### 6.1.3 Vcc Undervoltage Reset and Window Watchdog

The values in this table are valid for normal and standby modes. All parameters are tested unless mentioned.

Table 10. Electrical Characteristics

| Symbol   | Parameter                       | Conditions          | Min  | Тур | Мах  | Units |
|----------|---------------------------------|---------------------|------|-----|------|-------|
| Vuvr_off | VCC under-voltage threshold off | Rising edge of VCC  | 2.55 |     | 2.95 | V     |
| Vuvr_on  | VCC under voltage threshold on  | Falling edge of Vcc | 2.3  |     | 2.7  | V     |

| Symbol           | Parameter                                            | Conditions                                                                          | Min    | Тур     | Max     | Units |
|------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|--------|---------|---------|-------|
| Vuvr1_off        | VCC under voltage threshold off<br>(Default)         | Rising edge of Vcc                                                                  | 3.0    |         | 3.4     | V     |
| Vuvr1_on         | VCC under voltage threshold on<br>(Factory Option)   | Falling edge of Vcc                                                                 | 2.75   |         | 3.15    | V     |
| Vuvr2_off        | VCC under voltage threshold off<br>(Factory Option)  | Rising edge of VCC                                                                  | 3.5    |         | 3.9     | V     |
| Vuvr2_on         | VCC under voltage threshold on<br>(Factory Option)   | Falling edge of Vcc                                                                 | 3.25   |         | 3.65    | V     |
| Vuvr3_off        | VCC under-voltage threshold off<br>(Factory Option)  | Rising edge of VCC                                                                  | 4.0    |         | 4.4     | V     |
| Vuvr3_on         | VCC under voltage threshold on<br>(Factory Option)   | Falling edge of Vcc                                                                 | 3.75   |         | 4.15    | V     |
| Vhyst_vcc        | Hysteresis of under-voltage threshold<br>on/off VCC  | Default and all other OTP options                                                   | 0.1    | 0.25    | 0.4     | V     |
| t <sub>rr</sub>  | Spike filter on VCC                                  | To remove disturbance                                                               | 4      |         |         | μs    |
| Vsuvr_off        | VSUP under-voltage threshold off                     |                                                                                     |        | 3.85    |         | V     |
| Vsuvr_on         | VSUP under-voltage threshold on                      | BOR level (considered to be the Master<br>Reset for AS8530)                         |        | 3.25    |         | V     |
|                  | Hysteresis on under-voltage threshold<br>on/off VSUP |                                                                                     | 0.2    | 0.5     | 0.7     | V     |
| WD_TCL           | WWD non-service time<br>(if factory enabled)         | RESET will be generated <sup>1</sup>                                                | 0-75   | 0 -100  | 0-125   | ms    |
| WD_TSV           | WWD Service – time<br>(if factory enabled)           | RESET will not be generated                                                         | 75-150 | 100-200 | 125-250 | ms    |
| t <sub>Res</sub> | Reset delay time                                     | 4ms, 16ms, 32ms (typ) are factory options<br>(min = -25% and max = +50% of typical) | 6      | 8       | 12      | ms    |
| T <sub>shd</sub> | Temporary shutdown reset active time                 |                                                                                     | 0.1    |         | 1       | s     |

#### Table 10. Electrical Characteristics (Continued)

1. -40%, -20%, +20%, +60%, and +100% timings are available as factory options.

#### Table 11. Two Port Serial Interface

| Symbol                  | Parameter           | Conditions | Min | Тур | Мах | Units |
|-------------------------|---------------------|------------|-----|-----|-----|-------|
| General                 |                     |            |     |     |     | •     |
| BR <sub>2WIRE_SPI</sub> | Bit rate            |            |     |     | 250 | Kbps  |
| T <sub>ENSCLK_H</sub>   | Clock high time     |            | 2   |     |     | μs    |
| T <sub>ENSCLK_L</sub>   | Clock low time      |            | 2   |     |     | μs    |
| Write timing            |                     |            |     |     |     |       |
| t <sub>DI_SU</sub>      | Data in setup time  |            | 20  |     |     | ns    |
| t <sub>DI_HD</sub>      | Data in hold time   |            | 10  |     |     | ns    |
| Read timing             |                     |            |     |     |     |       |
| t <sub>DO_</sub> s      | Data out setup time |            | 130 |     |     | ns    |
| t <sub>DO_HD</sub>      | Data out hold time  |            | 135 |     |     | ns    |
| t <sub>DO_D</sub>       | Data out delay      |            |     |     | 80  | ns    |



#### Table 11. Two Port Serial Interface

| Symbol                     | Parameter                                               | Conditions                                         | Min | Тур | Max | Units  |
|----------------------------|---------------------------------------------------------|----------------------------------------------------|-----|-----|-----|--------|
| t <sub>DI_HZ</sub>         | Data in to high impedance delay                         | time for the Microcontroller to release the TX bus |     |     | 80  | ns     |
| Timing parameter           | s when entering 2-Wire SP mode                          |                                                    |     |     |     |        |
| T <sub>tx_su</sub>         | TX setup time before EN goes Low                        |                                                    | 20  |     |     | ns     |
| T <sub>tx_hd</sub>         | TX hold time after EN goes High                         |                                                    | 20  |     |     | ns     |
| T <sub>tx_SP_trigger</sub> | EN falling edge to TX falling edge                      | To enter into 2-Wire SP mode.                      | 2   |     | 10  | μs     |
| T <sub>STNDY_trigger</sub> | TX high time from EN falling edge                       | To enter into Sleep/Standby mode.                  | 5   |     |     | cycles |
| T <sub>en_ENSCLK</sub>     | EN falling edge to start of 2-wire serial<br>port clock |                                                    | 5   |     |     | cycles |

# 7 Detailed Description

The AS8530 chip consists of a low drop-out regulator 5V/50mA and a LIN bus transceiver, which is a bi-directional bus interface for data transfer between LIN bus and the LIN protocol controller. Additionally integrated is a RESET unit with a power-on-reset delay and a programmable watchdog time. It also includes a watchdog time-out on LIN TX node to indicate if the microcontroller is stuck in a loop and the LIN bus remains in dominant time for more than the necessary time.

## 7.1 Block Description

The main blocks of the AS8530 are explained below.

## 7.1.1 Voltage Regulator (LDO)

The voltage regulator has three operating modes. The features of the operating modes are given below:

- Normal mode: Stability to be better ±0.15V over input range and temperature for load current up to 50mA. The LDO Output provides a voltage of 5V (3.3V as OTP option).
- Standby mode: The Standby mode is a low quiescent current mode used in car applications that are always switched on. The load current in standby mode is 5mA. Quiescent current (no load) is less than 25µA typically at room temperature.
- Power down mode: The Power down or temporary shutdown of the regulator can be set by a register bit. This bit can be written through 2wire MCU interface.

The LDO takes the input from bandgap and scales it up to the required voltage. The LDO starts charging only after the POR-VSUP event occurs (RESET\_VSUP\_N switched from low to high). The LDO can be powered-down by a control signal (temporary shutdown register) for the temporary shutdown mode.

### 7.1.2 Temperature Limiter

Temperature limiter produces a power down when temperature exceeds 160°C  $\pm$ 10%. It powers up and generates a reset when it returns to 140°C  $\pm$ 10% junction temperature. During thermal shut down, temperature sensor is supplied by VSUP. There is an option control bit provided to enable or disable this temperature monitoring circuit. During the temperature ramp-up phase, as soon as the temperature exceeds 140°C  $\pm$ 10%, a warning signal is issued and is written into the diagnostic register, which can be read through the SP interface.

## 7.1.3 VSUP Undervoltage Reset

VSUP undervoltage reset generates a reset RESET\_VSUP\_N, switched from low to high when VSUP ramps up above VSUVR\_OFF. This is used to enable proper initialization of mode control and diagnostic registers. If VSUP < VSUVR\_ON, then RESET\_VSUP\_N switches from high level to low level (active). This is considered to be the master reset and will have the highest priority over all other signals. As soon as VSUP < VSUVR\_ON, the LDO, LIN Transceiver is completely shut off and system comes to a complete stop. AS8530 enters into the normal operating mode only after VSUP > VSUVR\_OFF.

## 7.1.3.1 VSUP Undervoltage in Normal Mode

Supply Voltages below VSUVR\_OFF and above VSUVR\_ON do not influence the voltage regulator. The output voltage VCC follows VSUP.

## 7.1.3.2 VSUP Undervoltage in Standby Mode / Sleep Mode

No exit from the sleep mode or standby mode take place if the VSUP voltage drops down to VSUVR\_OFF. If VSUP goes below VSUVR\_ON, RESET\_VSUP\_N is active and resets the mode control and diagnostic register. The voltage regulator, LIN Transceiver modules are turned off. If VSUP rises again above VSUVR\_OFF, RESET\_VSUP\_N is switched from low to high. The system enters normal mode where LIN Transceiver and LDO are switched on.

## 7.1.3.3 VSUP Undervoltage in Low Slew Mode

The behavior of AS8530 at low VSUP voltages is equal to the sleep mode. The low slew mode (set by control register through serial interface as an option) will be cancelled, if VSUP drops below VSUVR\_ON in this mode. The AS8530 enters the normal mode, if VSUP rises again above VSUVR\_OFF.

## 7.1.4 RESET

Reset generates an external RESET signal to reset the microcontroller and all other external circuits. The reset functionality is illustrated in Figure 4. Reset consists of a digital buffer at the output. RESET signal can be affected by RESET\_VCC\_N (which is the under-voltage reset on VCC) and Window watchdog output. All those conditions which cause a drop in the VCC voltage will be detected from the low voltage reset unit, which in-turn generates a reset signal. States like Temporary shut-down, Over-temperature monitor will influence the RESET output through RESET\_VCC\_N signal only.

Preliminary Data Sheet - Detailed Description



#### Figure 4. Reset Functionality



### 7.1.5 Vcc Undervoltage Reset

The POR-VCC generates RESET\_VCC\_N signal as output which determines under-voltage reset of the output of the LDO. The rising edge of the Vcc gives an under-voltage reset "on". This under-voltage signal is used to control the RESET output. When Vcc rises up Vuvr\_off for a period greater than reset duration (tRes) then RESET\_VCC\_N switches from low level to high level and pin RESET is inactive (high). If Vcc falls below Vuvr\_on for a period greater than a predetermined delay (trr) then RESET\_VCC\_N switches from high level to low level and pin RESET is active (low). The RESET\_VCC\_N signal is used to initializes Window watchdog timer, TX time-out, Test control circuits, 2-wire SP, and logic associated with SP (everything other than the SP control registers). Vcc under-voltage reset threshold voltage level adjustment can be made by 2 bit OTP as explained in OTP interface.

#### 7.1.6 Window Watchdog (WWD)

To keep the external microcontroller always in proper function state, a window watchdog circuit is implemented. The WWD trigger is generated by external MCU through SP interface. If the window is missed, a reset on the RESET pin with certain reset time ( $t_{Res}$ ) is generated. The WWD function can be enabled or disabled by factory setting. The watchdog is started after the ASSP exits reset. Under normal working conditions, microcontroller gives a WWD trigger every time in the window period of WD\_TSV (service time). If the trigger does not occur during WD\_TSV or occurs too early during WD\_TCL (non-service time), then RESET output is pulled low (active), which will reset the micro-controller. WWD circuit is turned on after the RESET pin goes back to high (inactive). If VCc < Vuvr\_on, WWD circuit is switched off. When the WWD function is enabled, there is a 3-bit factory programming available to set the trigger window.



Figure 5. Window Watchdog Trigger

Preliminary Data Sheet - Detailed Description



## 7.1.7 LIN Transceiver

The transceiver provides short circuit limitation, hardware watchdog and over temperature shut down features. The TX watchdog timer is active when TX is pulled low (active). As soon as the TX watchdog timeout occurs, the LIN bus is released from dominant state to recessive state. The LIN transceiver has a pull-up resistor (for the slave node; extra resistor externally for the master node) to the VSUP. A diode protection is available to protect it from back supply from bus line.

The LIN transmitter has the basic functionality of relaying the data from the micro-controller on to the LIN. The data on the LIN needs to have controlled slew to have reduced EMI. The receiver relays the data from the LIN to the micro-controller. This transmitter has optimized EMC performance across different loading conditions conforming to the LIN 2.1 standards. The wake-up detects a wake up event on the LIN.

## 7.2 Operating Modes and States

The AS8530 provides four main operating modes "normal", "sleep/stand-by" (programmed by OTP), "temporary shutdown" and "thermal shutdown". The LIN transceiver can be programmed to operate with lower slew in the normal mode. Refer to Table 12 for a detailed description on transition for each mode.

#### 7.2.1 Normal Mode

This is the mode after the power-up. In normal mode, LDO, LIN Transceiver, Window Watchdog, Resistive divider and the line drivers are all turned on. All the blocks are completely functional. LDO is now capable of delivering maximum load current possible as per the device specifications. The LIN Transceiver is capable of sending the TX data from microcontroller to the LIN bus at a maximum rate of 20Kbps. Resistive divider is used to attenuate the battery voltage and relay drivers are used to drive the relay. EN signal is set to high and LIN, TX, RX pins can be driven into dominant (low) or recessive (high) states. If the junction temperature increases more than T<sub>otset</sub>, a warning flag is set in the diagnostic register, which can be read through the 2-wire interface.

### 7.2.2 Standby Mode

Standby mode is a functional low-power mode where the LDO is switched into a low-power state with low drive capability and lower accuracy of the output voltage. LIN Transceiver is disabled. The LIN wake-up circuit and over-temperature monitor circuit is enabled. Window watchdog, TX timeout watchdog, Resistive divider, relay driver circuits are disabled. EN pin held low in this mode. TX pin is in recessive state (high). CS is pulled to VCc while SDI and SCLK outputs are pulled to VSS.

## 7.2.3 Sleep Mode

As a factory programming option on request the AS8530 offers as a replacement to the standby mode with sleep mode. Sleep mode is the most current saving mode. If EN is held low, the LDO, LIN Transceiver, the gate drivers, the resistive divider and the reset and window watchdog unit will be switched off. VCC is pulled down to zero. CS is low. The LIN wake-up circuit, oscillator and over-temperature monitor circuit is active. LIN bus is in recessive state (high). Only wake-up possible is through remote wake-up, through LIN pin, pulling it to dominant state for 100µs typical (low), can change the state of the system.

#### 7.2.4 Temporary Shutdown Mode

In this mode, the Vcc is pulled down and the LDO is powered down. This mode is introduced to interface with other components which do not have a pin for the reset functionality. This provides an alternative way to reset those components interfacing with AS8530. This mode is default disabled but can be enabled by an OTP option. In this mode, all internal modules supplied by the LDO are disabled. Only the oscillator, control registers are enabled. The Vcc output can be temporarily switched off and pulled to VSS. EN signal, RX, TX is pulled low and LIN Transceiver along with the LIN wake-up circuit is powered down. No remote wake-up functionality is possible. LIN bus enters into recessive state. The system goes out of this mode to normal mode after the time-out of an internal counter delay (T<sub>shd</sub>). Normal mode to temporary shutdown transition will be controller by register bit in configuration register.

Preliminary Data Sheet - Detailed Description

## 7.2.5 Thermal Shutdown State

If the junction temperature T<sub>J</sub> is higher than  $T_{sd}$ , the AS8530 will be switched into the thermal shutdown mode. The transceiver is completely disabled. No wake-up functionality is available. Window watchdog, TX timeout watchdog, and LDO are completely turned off. Only the over-temperature monitor would be working. As soon as the temperature returns back to  $T_{ret}$ , the system enters normal mode. For more information on transition, see Table 12.

| Table 12. Ti | ansition Ta | able |
|--------------|-------------|------|
|--------------|-------------|------|

| Trar                          | Transition            |      | Interface        |                |                  | Reg.<br>0x05<br>D0 | Flags |                  |          |          |                                                                |
|-------------------------------|-----------------------|------|------------------|----------------|------------------|--------------------|-------|------------------|----------|----------|----------------------------------------------------------------|
| From mode                     | To mode               | LIN  | RX               | ТΧ             | EN               |                    | rwake | Uvbat            | OT       | Uvcc     | Comments                                                       |
|                               | Stand-By              | X-RS | X-H <sup>2</sup> | $H^3$          | H-L <sup>3</sup> | L                  | Х     | Х                | inactive | inactive | TX is high for<br>T <sub>STNDY_triggerr</sub>                  |
| Normal                        | Sleep <sup>1</sup>    | X-RS | X-H <sup>2</sup> | Н <sup>3</sup> | H-L <sup>3</sup> | L                  | х     | х                | inactive | set      | TX is high for<br>T <sub>STNDY_triggerr</sub>                  |
| Normal<br>Mode                | Temporary<br>Shutdown | X-RS | X-H <sup>2</sup> | Х              | Н <sup>3</sup>   | Н                  | Х     | Х                | inactive | set      | The Control Bit is set<br>through the 2-Wire SP<br>interface   |
|                               | Over-<br>Temperature  | X-RS | X-H <sup>2</sup> | Х              | х                | L                  | Х     | Х                | set      | set      | Temperature monitor<br>output asserted<br>(covered by scan)    |
|                               | Normal (LW)           | Х    | H-X <sup>2</sup> | Х              | L-H <sup>3</sup> | L                  | Х     | Х                | inactive | inactive |                                                                |
|                               | Normal (RW)           | Х    | H-X <sup>2</sup> | Н              | Х                | L                  | set   | Х                | inactive | inactive | Remote Wake up<br>Event occurred on<br>LIN                     |
| Stand-By<br>Mode              | Temporary<br>Shutdown | RS   | H <sup>2</sup>   | Н              | L                | Н <sup>3</sup>     | Х     | Х                | inactive | set      | The Control Bit is set<br>through the 2-Wire SP<br>interface   |
|                               | Over-<br>Temperature  | RS   | H <sup>2</sup>   | Н              | L                | L                  | Х     | Х                | set      | set      | Temperature monitor<br>output asserted<br>(covered by scan)    |
| Temporary<br>Shutdown<br>Mode | Normal                | RS-X | H-X <sup>2</sup> | Х              | Х                | L                  | Х     | Х                | inactive | clear    | Internal 128ms timer<br>expired                                |
| Over-<br>Temperature<br>Mode  | Normal                | RS-X | H-X <sup>2</sup> | Х              | х                | L                  | Х     | Х                | clear    | clear    | Temperature monitor<br>output de-asserted<br>(covered by scan) |
| 3                             | Normal                | RS-X | H-X <sup>2</sup> | х              | х                | L                  | set   | х                | inactive | clear    | Remote Wake up<br>Event occurred on<br>LIN                     |
| Sleep Mode <sup>3</sup>       | Over-<br>Temperature  | RS   | H <sup>2</sup>   | Х              | х                | L                  | Х     | Х                | set      | hold     | Temperature monitor<br>output asserted<br>(covered by scan)    |
| All States                    | Power Off             | Х    | Х                | Х              | Х                | Х                  | Х     | L-H <sup>3</sup> | Х        | Х        |                                                                |

1. Chosen by factory programming option

2. Effect of Transition

3. Cause for Transition

Note: L = low state, H = high state, OT = Over-temperature Reset, Uvcc = Undervoltage Vcc, Uvbat = Undervoltage VBAT, rwake =remote wake, X = do not care.



## 7.3 State Diagram

The complete functional state machine for AS8530 is illustrated in Figure 6. Some soft-states in the FSM like "TXWD Wait", "Standby Wait" and other "wait" states have been included for the sake of completeness.





# 8 Application Information

## 8.1 Initialization

When the power supply is switched on, if VSUP > VSUVR\_OFF, RESET\_VSUP\_N becomes inactive (high). After this, the voltage regulator starts with a default LDO output setting of 3.3V and Vuvr\_off setting of 2.75V. If Vcc > Vuvr\_off (2.75V), active-low PORN\_2\_OTP is generated. The rising edge of PORN\_2\_OTP loads contents of fuse onto the OTP latch after load access time  $T_{Load}$ . LOAD\_OTP\_IN\_PREREG signal loads contents of OTP latch onto the pre-regulator domain register. This register gives actual settings of LDO, Vuvr\_off and Reset Timeout period  $T_{Res}$ . This is done because the OTP block is powered by the Vcc. If Vcc > Vuvr\_off (phase 2), Reset timeout is restarted. RESET signal is de-asserted after Reset Timeout period  $T_{Res}$  (phase 2) and then device enters into normal mode. The circuit also needs to initialize correctly for very slow ramp rates on VSUP (of the order of 0.5V/min).





| Table 13. | VSUP>Vsuvr_ | on and | Vcc <vuvr_< th=""><th>on</th></vuvr_<> | on |
|-----------|-------------|--------|----------------------------------------|----|
|-----------|-------------|--------|----------------------------------------|----|

| Block                                                             | Output Signal                  |
|-------------------------------------------------------------------|--------------------------------|
| TRANSCEIVER = Enabled (disabled only during initial VSUP ramp-up) | LIN = high-z, RX = follows V   |
| LDO = Enabled (disabled only during initial ramp-up)              | Vcc = low                      |
| RELAY DRIVER = Enabled                                            | LDRIVE1 = high, LDRIVE2 = high |
| RESET = Enabled                                                   | RESET = high-z                 |
| RESISTIVE DIVIDER = Enabled                                       | VBAT= high, VBAT_DIV = enabled |

Table 14. VSUP<Vsuvr\_on

| Block                   | Output Signal                  |
|-------------------------|--------------------------------|
| TRANSCEIVER = Disabled  | LIN = high-z, RX = high-z      |
| LDO = Disabled          | Vcc = low                      |
| RELAY DRIVER = Disabled | LDRIVE1 = high, LDRIVE2 = high |

Table 14. VSUP<Vsuvr\_on

| Block                        | Output Signal               |
|------------------------------|-----------------------------|
| RESET = Disabled             | RESET = high-z              |
| RESISTIVE DIVIDER = Disabled | VBAT = high, VBAT_DIV = low |

## 8.2 Wake-Up

If the regulator is put into sleep/standby mode, it can be woken up with the BUS interface. A transition on the BUS (high to low) with a minimum predefined low time ( $t_{wake}$ ) puts the regulator into normal mode.

## 8.3 Over-Temperature Shutdown

If the junction temperature increases beyond  $T_{sd}$  the over-temperature recognition will be activated and the regulator voltage will be switched off. The VCC voltage drops down, the reset state is entered and the bus transceiver is switched off (recessive state). After TJ falls below  $T_{ret}$ , the AS8530 will be initialized again. This initialization starts independently from the voltage levels on EN and BUS. Within the thermal shutdown mode, the transceiver cannot switch to the normal mode either with local or with remote wake-up. The operation of the AS8530 is possible between TJ (125°C) and the switch off temperature  $T_{sd}$ , but small parameter differences can appear. After over-temperature switch-off, the IC initialization on page 17. The low slew mode for LIN Transceiver has to be selected again on re-initialization, if necessary.

## 8.4 LIN BUS Transceiver

The AS8530 has an integrated bi-directional bus interface device for data transfer between LIN bus and the LIN protocol controller. The transceiver consists of a driver with slew rate control, wave shaping and current limitation and a receiver with high voltage comparator followed by a de-bouncing unit.

#### 8.4.1 Transmit Mode

During transmission the data at the pin TX will be transferred to the BUS driver to generate a bus signal. To minimize the electromagnetic emission of the bus line, the BUS driver has an integrated slew rate control and wave shaping unit.

Transmitting will be interrupted in the following cases:

- Sleep mode
- Thermal Shutdown active
- Master Reset (VSUP < Vsuvr\_on)</li>

The recessive BUS level is generated from the integrated 30k pull up resistor in serial with an active diode This diode prevents the reverse current of VBUS during differential voltage between VSUP and BUS (VBUS>VSUP). No additional termination resistor is necessary to use the AS8530 in LIN slave nodes. If this IC is used for LIN master nodes it is necessary that the BUS pin is terminated via an external  $1k\Omega$  resistor in series with a diode to VBAT.

#### 8.4.2 Receive Mode

The data signals from the BUS pin will be transferred continuously to the pin RX. Short spikes on the bus signal are suppressed by the implemented de-bouncing circuit. Including all tolerances the LIN specific receive threshold values of 0.4\*VSUP and 0.6\*VSUP will be securely observed.





## 8.5 RX and TX Interface

#### 8.5.1 Input TX

The 5V input TX controls directly the BUS level. LIN Transmitter acts like a slew-controlled level shifter. A dominant state (low) on TX leads to the LIN bus being pulled low (dominant state) too. The TX pin has an internal active pull up connected to Vcc. This guarantees that an open TX pin generates a recessive BUS level.





## 8.5.2 Output RX

The received BUS signal will be output to the RX pin:

BUS < Vthr\_cnt – 0.5 \* Vthr\_hys  $\rightarrow$  RX = low

BUS > Vthr\_cnt + 0.5 \* Vthr\_hys  $\rightarrow$  RX = high

This output is a push-pull driver between VCC and GND with an output current of 1mA.

#### Figure 10. RX Output Circuitry



## 8.6 MODE Input EN

The AS8530 is switched from normal mode to the standby/sleep mode with a falling edge on EN and keeping TX high for  $T_{STNDY\_trigger}$  time. Device is switched from standby mode to normal mode with a rising edge at the EN pin. The mode change for AS8530 with a falling edge at EN can be done independently from the state of the bus transceiver. Device enters into Serial port mode by forcing EN low and driving TX high to low within  $T_{tx\_SP\_trigger}$  time after EN forced to low.

This ensures the direct control of device to enter into Standby/Sleep mode by microcontroller using EN pin.

Figure 11. EN Pin Functionality



The EN input has an internal active pull down to secure that if this pin is not connected, a low level will be generated.





If the application doesn't need the wake up capability of the AS8530, a direct connection EN to VCC is possible. In this case the AS8530 operates in permanent normal mode. Also possible is the external (outside of the module) control of the EN line via. VSUP signal as shown below.





## 8.7 Serial Port Interface

The interface is essentially used to trigger the window watchdog, to access test mode and read out diagnostic information for the AS8530. The description of this interface and the protocol is explained below. Information on block status and errors can be displayed by diagnosis registers.

#### 8.7.1 Device Configuration using 2-Wire Serial Port

The AS8530 device configuration register is programmed via a 2-wire Serial Programming Interface. EN/SCL is used as Serial Clock and TX/ SDA\_IO is used as Serial Data. EN is used as clock input to access serial port registers in serial port mode. Also EN is used to control transition from normal mode to standby/sleep mode. The TX input of the device will be multiplexed as following:

- LIN TX for transmitting data from microcontroller on LIN bus
- SDA\_IO for Serial data input/output, this will be used for serially accessing data from configuration and status register

#### 8.7.1.1 SP Frame

A frame is formed by first byte for command and address/configuration and following bit stream that can be formed by an integer number of bytes. Command is coded RD/WR on the first bits, length of the transfer is indicated by LEN1, LEN2 bits while address is given on LSB 5 bits.

Table 15. Command Bits

|       | Command Bits |      |    | Register Address or Transmission Configuration |    |    |    |  |
|-------|--------------|------|----|------------------------------------------------|----|----|----|--|
| RD/WR | LEN1         | LEN2 | A4 | A3                                             | A2 | A1 | A0 |  |

| RD/WR | Command | <a4:a0></a4:a0> | Description                                     |
|-------|---------|-----------------|-------------------------------------------------|
| 0     | WRITE   | ADDRESS         | Writes data byte on the given starting address. |
| 1     | READ    | ADDRESS         | Read data byte from the given starting address. |

#### Table 16. Transfer Length

| LEN1 | LEN2 | Length | Description                                                                                                              |
|------|------|--------|--------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 1      | Transfer consists of single Data phase. After completion of single Data phase device comes out of Serial port interface. |
| 0    | 1    | 2      | Transfer consist of two Data phase.                                                                                      |
| 1    | 0    | 4      | Transfer consist of four Data phase.                                                                                     |
| 1    | 1    | 8      | Transfer consist of eight Data phase.                                                                                    |



### 8.7.1.2 Write Command

#### For Write command RD/WR = 0

After the command code, length of the transfer is send in next two bits, the address of register to be written has to be provided from the MSB to the LSB. Then one, two, four, or eight data bytes can be transferred from the MSB to the LSB. For each data byte following the first one, used address is the incremented value of the previously written address. Each bit of the frame has to be driven by the 2-Wire SP master on the SP clock (EN pin) positive edge and the 2-Wire SP slave (device) samples this bit on the next SP clock (EN pin) negative edge. In the following figures two examples of write command (without and with address self-increment).





Figure 15. Protocol for Serial Data Write with Length = 4



## 8.7.1.3 Read Command

For Read command RD/WR=1.

After the command code, length of the transfer is send in next two bits, the address of register to be read has to be provided from the MSB to the LSB. Then one, two, four or eight data bytes can be transferred from the SPI slave to the master, always from the MSB to the LSB.

Each bit of the command and address sections of the frame have to be driven by the 2-Wire SP master on the SP clock (EN pin) positive edge and the 2-Wire SP slave (device) samples this bit on the next SP clock (EN pin) negative edge. Each bit of the data phase of the frame has to be driven by the 2-Wire SP slave (device) on the SP clock (EN pin) positive edge and the 2-Wire SP master samples this bit on the next SP clock (EN pin) negative edge. The following figures illustrate two examples of read command (without and with address self-increment.)





Figure 17. Protocol for Serial Data Read with Length = 4



#### 8.7.1.4 Timing

The following figures illustrate timing waveforms and parameters.





Figure 19. Timing for Reading



## 8.8 Control and Diagnosis Registers

The serial interface can be used as interface between the ASSP AS8530 and an external micro-controller. The interface is a slave and only the micro-controller can start the communication. This interface will be used for device configuration, entering into test mode and carrying out diagnostic options. Refer to Table 17 for details on the configuration registers.

### 8.8.1 Definition of Control and Status Registers

A total of 32 control, diagnosis and test registers, each of 8-bit can be accessed using the 2-wire serial interface. Table 17 provides a description of all control and status registers.

Table 17. Configuration Registers

| Addr    | Register<br>Name                   | POR Value                  | Bit    | Туре   | Description |                                                                                                                                                                                                                                                                                         |  |          |                               |
|---------|------------------------------------|----------------------------|--------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------|-------------------------------|
| Control | Control and Configuration Register |                            |        |        |             |                                                                                                                                                                                                                                                                                         |  |          |                               |
|         |                                    |                            | b[7:1] |        |             | Reserved                                                                                                                                                                                                                                                                                |  |          |                               |
|         | OTP Interface                      | On                         |        |        |             | OTP feature is only for factory use!                                                                                                                                                                                                                                                    |  |          |                               |
| 0 x 02  | Control                            | POR_VCC                    | L [0]  | R/W    | 0           | OTP interface is disabled.                                                                                                                                                                                                                                                              |  |          |                               |
|         | Register                           | 0000_0000                  | b[0]   |        | 1           | OTP interface is enabled. When this bit is set, EN, TX, RX are used as OTP interface pads. These pads can be used for OTP programming. OTP interface is disabled on seeing high to low transition on RX (MODE).                                                                         |  |          |                               |
|         |                                    |                            | b[7:4] |        |             | Reserved                                                                                                                                                                                                                                                                                |  |          |                               |
|         |                                    |                            | P101   |        | 0           | LIN Transceiver disabled                                                                                                                                                                                                                                                                |  |          |                               |
|         |                                    |                            | b[3]   |        | 1           | LIN Transceiver enabled                                                                                                                                                                                                                                                                 |  |          |                               |
|         | Device                             | On                         | b[2]   |        | 0           | Over-Temperature Monitor disabled                                                                                                                                                                                                                                                       |  |          |                               |
| 0 x 03  | Configuration                      | POR_VCC                    | υ[Ζ]   | R/W    | 1           | Over-Temperature Monitor enabled                                                                                                                                                                                                                                                        |  |          |                               |
|         | Register                           | 0000_1011                  | b[1]   |        | 0           | Low side Driver2 disabled                                                                                                                                                                                                                                                               |  |          |                               |
|         |                                    |                            | b[1]   | -      | 1           | Low side Driver2 enabled                                                                                                                                                                                                                                                                |  |          |                               |
|         |                                    |                            | P101   |        | 0           | Low side Driver1 disabled                                                                                                                                                                                                                                                               |  |          |                               |
|         |                                    |                            | b[0]   |        | 1           | Low side Driver1 enabled                                                                                                                                                                                                                                                                |  |          |                               |
|         |                                    |                            | b[7:1] |        |             | Reserved                                                                                                                                                                                                                                                                                |  |          |                               |
| 0 x 04  | Device<br>Control                  | On<br>POR_VSUP             |        | R/W    |             | Slew control                                                                                                                                                                                                                                                                            |  |          |                               |
| 0 x 04  | Register                           | 0000_0001                  | b[0]   | 1.7.44 | 0           | Low Slew Mode                                                                                                                                                                                                                                                                           |  |          |                               |
|         |                                    |                            |        |        | 1           | High Slew mode                                                                                                                                                                                                                                                                          |  |          |                               |
|         |                                    |                            |        |        | b[7:1]      |                                                                                                                                                                                                                                                                                         |  | Reserved |                               |
| 0 x 05  | Temporary<br>Shutdown              | On<br>POR_VCC              |        | R/W    |             | Temporary shutdown control bit                                                                                                                                                                                                                                                          |  |          |                               |
| 0 x 00  | Register                           | 0000_0000                  | b[0]   | r\/VV  | 0           | No Temporary shutdown                                                                                                                                                                                                                                                                   |  |          |                               |
|         |                                    |                            |        |        |             |                                                                                                                                                                                                                                                                                         |  | 1        | Enter into Temporary shutdown |
|         | Window                             |                            | b[7:1] |        |             | Reserved                                                                                                                                                                                                                                                                                |  |          |                               |
| 0 x 06  | Watch Dog                          | On<br>POR_VCC<br>0000_0000 | b[0] W | W      | this trigo  | Watch Dog Trigger. This bit will be set by MCU to indicate trigger event. If<br>ger occurs outside the Window of Watchdog counter, then RESET signal is<br>d. Also on this trigger WWD counter is restarted and this bit will be cleared<br>internally within 2 cycles of 128kHz clock. |  |          |                               |
|         | Low Side                           | On                         | b[7:2] |        |             | Reserved                                                                                                                                                                                                                                                                                |  |          |                               |
| 0 x 07  | Driver Data                        |                            | b[1]   | R/W    |             | This bit is Data input to Low Side Driver 2 gate input                                                                                                                                                                                                                                  |  |          |                               |
|         | Register                           |                            | b[0]   |        |             | This bit is Data input to Low Side Driver 1 gate input                                                                                                                                                                                                                                  |  |          |                               |



## Table 17. Configuration Registers

| Addr                            | Register<br>Name     | POR Value                   | Bit      | Туре                                                                                                | Description                                                                       |          |          |      |   |                                                                                                    |
|---------------------------------|----------------------|-----------------------------|----------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------|----------|------|---|----------------------------------------------------------------------------------------------------|
| Diagnos                         | is Register          |                             |          |                                                                                                     |                                                                                   |          |          |      |   |                                                                                                    |
|                                 |                      |                             |          | b[7:0] are 8 LSB bits of the 24 bit Diagnostic Register                                             |                                                                                   |          |          |      |   |                                                                                                    |
|                                 |                      | b[7]<br>b[6]                |          | WWDT Window watchdog timeout (set on failure of Window watchdog timeout, cleared after $\mu C$ read |                                                                                   |          |          |      |   |                                                                                                    |
|                                 |                      |                             |          | RWAKE Remote Wakeup (set on Remote Wakeup event on LIN Bus, cleared after $\mu C$ read)             |                                                                                   |          |          |      |   |                                                                                                    |
|                                 | Diagnostic           | On                          | b[5]     |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 08                          | Register 1           | POR_VSUP<br>0000_001        | b[4]     | R                                                                                                   | OVVBAT Overvoltage VBAT (set when VSUP > Vovthh, cleared after $\mu$ C read)      |          |          |      |   |                                                                                                    |
|                                 |                      | 0000_001                    | b[3]     |                                                                                                     | OTEMP140 Over-temperature warning (set when temp > Totset, cleared after µC read) |          |          |      |   |                                                                                                    |
|                                 |                      |                             | b[2]     |                                                                                                     | OTEMP160 Over-temperature Reset (set when temp > Tsd, cleared after $\mu$ C read) |          |          |      |   |                                                                                                    |
|                                 |                      |                             | b[1]     |                                                                                                     | UVVCC Undervoltage Vcc (set when Vcc < Vuvr_on, cleared after µC read)            |          |          |      |   |                                                                                                    |
|                                 |                      |                             | b[0]     | 1                                                                                                   | PORVSUP (set when VSUP < Vsuvr_on, cleared after µC read)                         |          |          |      |   |                                                                                                    |
|                                 |                      |                             |          |                                                                                                     | b[7:0] = DR[15:8] Next 8 LSB bits of the 24 bit Diagnostic Register.              |          |          |      |   |                                                                                                    |
|                                 | Diamantia            | On                          | b[7:2]   |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 09 Diagnostic<br>Register 2 |                      | POR_VSUP                    | POR_VSUP | POR_VSUP                                                                                            | POR_VSUP                                                                          | POR_VSUP | POR_VSUP | VSUP | R | TEMPSHUT this bit is set on entering into temporary shutdown state and cleared after $\mu C$ read. |
|                                 |                      |                             | b[0]     |                                                                                                     | TXTIMEOUT Tx timeout of 1sec (set on TX low > 1sec, cleared after $\mu$ C read)   |          |          |      |   |                                                                                                    |
| 0 x 0A                          |                      |                             |          |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 0B                          |                      |                             |          |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 0C                          |                      |                             |          |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 0D                          |                      |                             |          |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 0E                          |                      |                             |          |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 0F                          |                      |                             |          |                                                                                                     | Reserved                                                                          |          |          |      |   |                                                                                                    |
| 0 x 10                          | Backup<br>Register 1 | On<br>POR_VSUP<br>0000_0000 | b[7:0]   | R/W                                                                                                 | This can be used to store configuration/status data during Sleep mode.            |          |          |      |   |                                                                                                    |
| 0 x 11                          | Backup<br>Register 2 | On<br>POR_VSUP<br>0000_0000 | b[7:0]   | R/W                                                                                                 | This can be used to store configuration/status data during Sleep mode.            |          |          |      |   |                                                                                                    |
| 0 x 12                          | Backup<br>Register 3 | On<br>POR_VSUP<br>0000_0000 | b[7:0]   | R/W                                                                                                 | This can be used to store configuration/status data during Sleep mode.            |          |          |      |   |                                                                                                    |
| 0 x 13                          | Backup<br>Register 4 | On<br>POR_VSUP<br>0000_0000 | b[7:0]   | R/W                                                                                                 | This can be used to store configuration/status data during Sleep mode.            |          |          |      |   |                                                                                                    |
| 0 x 14                          | Backup<br>Register 5 | On<br>POR_VSUP<br>0000_0000 | b[7:0]   | R/W                                                                                                 | This can be used to store configuration/status data during Sleep mode.            |          |          |      |   |                                                                                                    |
| 0 x 15                          | Backup<br>Register 6 | On<br>POR_VSUP<br>0000_0000 | b[7:0]   | R/W                                                                                                 | This can be used to store configuration/status data during Sleep mode.            |          |          |      |   |                                                                                                    |



#### Table 17. Configuration Registers

| Addr   | Register<br>Name     | POR Value                   | Bit    | Туре | Description                                                            |
|--------|----------------------|-----------------------------|--------|------|------------------------------------------------------------------------|
| 0 x 16 | Backup<br>Register 7 | On<br>POR_VSUP<br>0000_0000 | b[7:0] | R/W  | This can be used to store configuration/status data during Sleep mode. |
| 0 x 17 | Backup<br>Register 8 | On<br>POR_VSUP<br>0000_0000 | b[7:0] | R/W  | This can be used to store configuration/status data during Sleep mode. |

## 8.9 ESD/EMC REMARKS

#### 8.9.1 General Remarks

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products.

#### 8.9.2 ESD-Test

The AS8530 is tested according CDF-AEC-Q100-002 / MIL883-3015.7 (human body model), IEC 61000-4-2, JESD22-C101/ AEC-Q100-011, JESD22-A115/AEC-Q100-003.

#### 8.9.3 EMC

The test on EMC impacts is done according to ISO 7637-1 for power supply pins and ISO 7637-3 for data and signal pins.

Preliminary Data Sheet - Package Drawings and Markings

# 9 Package Drawings and Markings

The device is available in a epSOIC package.

Figure 20. Package Drawings



| Table 18. | Package Dimensions |
|-----------|--------------------|
|-----------|--------------------|

| Sumbol | mm   |      |      |  |  |  |  |  |
|--------|------|------|------|--|--|--|--|--|
| Symbol | Min  | Тур  | Мах  |  |  |  |  |  |
| D      |      | 4.93 |      |  |  |  |  |  |
| E      |      | 3.94 |      |  |  |  |  |  |
| P1     | 2.24 | 3.1  | 3.2  |  |  |  |  |  |
| P2     | 1.55 | 2.41 | 2.51 |  |  |  |  |  |
| L      | 0.41 | 0.64 | 0.89 |  |  |  |  |  |
| е      |      | 1.27 |      |  |  |  |  |  |
| В      | 0.35 | 0.41 | 0.49 |  |  |  |  |  |
| Н      |      | 5.99 |      |  |  |  |  |  |
| A1     | 0.00 | 0.05 | 0.10 |  |  |  |  |  |

Preliminary Data Sheet - Revision History



## **Revision History**

Table 19. Revision History

| Revision | Date | Owner | Description |
|----------|------|-------|-------------|
|          |      |       |             |