

## 4Mb (512K x 8) OTP, EPROM

#### **DATASHEET**

#### **Features**

- Fast read access time 70ns
- Low-power CMOS operation
  - 100μA max standby
  - 30mA max active at 5MHz
- JEDEC standard packages
  - 32-lead PDIP
  - 32-lead PLCC
- 5V ± 10% supply
- High-reliability CMOS technology
  - 2000V ESD protection
  - 200mA latchup immunity
- Rapid programming algorithm 100µs/byte (typical)
- CMOS- and TTL-compatible inputs and outputs
- Industrial temperature range
- Green (Pb/halide-free) packaging option

# 1. Description

The Atmel<sup>®</sup> AT27C040 is a low-power, high-performance, 4,194,304-bit, One-Time Programmable, Read-Only Memory (OTP EPROM) organized as 512K by 8 bits. The AT27C040 requires only one 5V power supply in normal Read mode operation. Any byte can be accessed in less than 70ns, eliminating the need for speed reducing wait states on high-performance microprocessor systems.

The Atmel scaled CMOS technology provides low active power consumption and fast programming. Power consumption is typically 8mA in active mode and less than  $10\mu A$  in standby mode.

The AT27C040 is available in a choice of industry standard, JEDEC-approved, PDIP and PLCC packages. The device features two-line control  $(\overline{CE}, \overline{OE})$  to eliminate bus contention in high-speed systems.

The AT27C040 has additional features to ensure high quality and efficient production use. The rapid programming algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100µs/byte. The integrated product identification code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages.

## 2. Pin Configurations and Pinouts

| Pin<br>Name                      | Function             |
|----------------------------------|----------------------|
| $V_{PP}$                         | Peak to Peak Voltage |
| A <sub>0</sub> - A <sub>18</sub> | Address Inputs       |
| O <sub>0</sub> - O <sub>7</sub>  | Outputs              |
| GND                              | Ground               |
| CE                               | Chip Enable          |
| ŌĒ                               | Output Enable        |
| V <sub>CC</sub>                  | Device Power Supply  |





32-lead PDIP

# 3. Switching Considerations

Switching between active and standby conditions via the Chip Enable  $(\overline{CE})$  pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed datasheet limits, resulting in device nonconformance. At a minimum, a  $0.1\mu F$ , high-frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the  $V_{CC}$  and ground terminals of the device — as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a  $4.7\mu F$  bulk electrolytic capacitor should be utilized, again connected between the  $V_{CC}$  and ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.

# 4. Block Diagram





# 5. Absolute maximum ratings\*

| Temperature under bias-55°C to +125°C Storage temperature65°C to +150°C |
|-------------------------------------------------------------------------|
| Voltage on any pin with respect to ground2.0V to +7.0V                  |
| Voltage on A <sub>9</sub> with respect to ground2.0V to +14.0V          |
| V <sub>PP</sub> supply voltage with respect to ground2.0V to +14.0V     |

\*Notice: Stresses beyond those listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

## 6. Elelectrical Characteristics

### 6.1 DC and AC characteristics

Table 6-1. Operating modes

| Mode/Pin                              | CE              | ŌĒ              | Ai                                                                                | V <sub>PP</sub>  | Outputs             |
|---------------------------------------|-----------------|-----------------|-----------------------------------------------------------------------------------|------------------|---------------------|
| Read                                  | V <sub>IL</sub> | V <sub>IL</sub> | Ai                                                                                | X <sup>(1)</sup> | D <sub>OUT</sub>    |
| Output Disable                        | X               | V <sub>IH</sub> | X                                                                                 | X                | High Z              |
| Standby                               | V <sub>IH</sub> | X               | X                                                                                 | X                | High Z              |
| Rapid Program <sup>(2)</sup>          | V <sub>IL</sub> | V <sub>IH</sub> | Ai                                                                                | V <sub>PP</sub>  | D <sub>IN</sub>     |
| PGM Verify                            | X               | V <sub>IL</sub> | Ai                                                                                | V <sub>PP</sub>  | D <sub>OUT</sub>    |
| PGM Inhibit                           | V <sub>IH</sub> | V <sub>IH</sub> | X                                                                                 | V <sub>PP</sub>  | High Z              |
| Product Identification <sup>(4)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | $A_9 = V_H^{(3)}$<br>$A_0 = V_{IH} \text{ or } V_{IL}$<br>$A_1 - A_{18} = V_{IL}$ | X                | Identification Code |

Notes: 1. X can be  $V_{IL}$  or  $V_{IH}$ .

- 2. Refer to programming characteristics.
- 3.  $V_H = 12.0 \pm 0.5 V$ .
- 4. Two identifier bytes may be selected. All Ai inputs are held low  $(V_{IL})$ , except  $A_9$ , which is set to  $V_H$ , and  $A_0$ , which is toggled low  $(V_{IL})$  to select the manufacturer's identification byte and high  $(V_{IH})$  to select the device code byte.



## 6.2 DC and AC Operating Conditions for Read Operation

|                                         | Atmel AT27C040-70 | Atmel AT27C040-90 |
|-----------------------------------------|-------------------|-------------------|
| Industrial Operating Temperature (Case) | -40°C to 85°C     | -40°C to 85°C     |
| V <sub>CC</sub> Power Supply            | 5V ± 10%          | 5V ± 10%          |

## 6.3 DC and Operating Characteristics for Read Operation

| Symbol                          | Parameter                                           | Condition                                                 | Min  | Max                   | Units |
|---------------------------------|-----------------------------------------------------|-----------------------------------------------------------|------|-----------------------|-------|
| ILI                             | Input Load Current                                  | $V_{IN} = 0V \text{ to } V_{CC}$                          |      | ±1                    | μΑ    |
| I <sub>LO</sub>                 | Output Leakage Current                              | V <sub>OUT</sub> = 0V to V <sub>CC</sub>                  |      | ±5                    | μΑ    |
| I <sub>PP1</sub> <sup>(2)</sup> | V <sub>PP</sub> <sup>(1)</sup> Read/Standby Current | $V_{PP} = V_{CC}$                                         |      | 10                    | μΑ    |
| 1                               | V <sub>CC1</sub> <sup>(1)</sup> Standby Current     | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$       |      | 100                   | μΑ    |
| I <sub>SB</sub>                 | 3 V <sub>CC1</sub> Standby Current                  | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V |      | 1                     | mA    |
| I <sub>CC</sub>                 | V <sub>CC</sub> Active Current                      | $f = 5MHz$ , $I_{OUT} = 0mA$ , $\overline{CE} = V_{IL}$   |      | 30                    | mA    |
| V <sub>IL</sub>                 | Input Low Voltage                                   |                                                           | -0.6 | 0.8                   | V     |
| V <sub>IH</sub>                 | Input High Voltage                                  |                                                           | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>                 | Output Low Voltage                                  | I <sub>OL</sub> = 2.1mA                                   |      | 0.4                   | V     |
| V <sub>OH</sub>                 | Output High Voltage                                 | I <sub>OH</sub> = -400μA                                  | 2.4  |                       | V     |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$ , and removed simultaneously with or after  $V_{PP}$ .

2.  $V_{PP}$  may be connected directly to  $V_{CC}$ , except during programming. The supply current would then be the sum of  $I_{CC}$  and  $I_{PP}$ .

# 6.4 AC Characteristics for Read Operation

|                                 |                                                                                                       |                              | -7  | 70  | (   | 90  |       |
|---------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------|-----|-----|-----|-----|-------|
| Symbol                          | Parameter                                                                                             | Condition                    | Min | Max | Min | Max | Units |
| t <sub>ACC</sub> <sup>(1)</sup> | Address to Output Delay                                                                               | CE = OE<br>= V <sub>IL</sub> |     | 70  |     | 90  | ns    |
| t <sub>CE</sub> <sup>(1)</sup>  | CE to Output Delay                                                                                    | OE = V <sub>IL</sub>         |     | 70  |     | 90  | ns    |
| t <sub>OE</sub> <sup>(1)</sup>  | OE to Output Delay                                                                                    | CE = V <sub>IL</sub>         |     | 30  |     | 35  | ns    |
| t <sub>DF</sub> <sup>(1)</sup>  | OE or CE High to Output Float; whichever occurred first.                                              |                              |     | 20  |     | 20  | ns    |
| t <sub>OH</sub>                 | Output Hold from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}};$ whichever occurred first. |                              |     |     | 0   |     | ns    |

Note: 1. See AC waveforms for read operation.



Figure 6-1. AC Waveforms for Read Operation<sup>(1)</sup>



Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified.

- 2.  $\overline{OE}$  may be delayed up to  $t_{CE} t_{OE}$  after the falling edge of  $\overline{CE}$  without impact on  $t_{CE}$ .
- 3.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{ACC}}$   $t_{\text{OE}}$  after the address is valid without impact on  $t_{\text{ACC}}$ .
- 4. This parameter is only sampled, and is not 100% tested.
- 5. Output float is defined as the point when data is no longer driven.

Figure 6-2. Input Test Waveforms and Measurement Levels



Figure 6-3. Output Test Load



Table 6-2. Pin Capacitance

 $f = 1MHz, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 8   | pF    | V <sub>IN</sub> = 0V  |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.



Figure 6-4. Programming Waveforms<sup>(1)</sup>



Notes: 1. The input timing reference is 0.8V for  $V_{IL}$  and 2.0V for  $V_{IH}$ .

- 2.  $t_{\text{OF}}$  and  $t_{\text{DFP}}$  are characteristics of the device, but must be accommodated by the programmer.
- 3. When programming the AT27C040, a  $0.1\mu F$  capacitor is required across  $V_{PP}$  and ground to suppress spurious voltage transients.

Table 6-3. DC Programming Characteristics

 $T_A = 25 \pm 5^{\circ}C$ ,  $V_{CC} = 6.5 \pm 0.25V$ ,  $V_{PP} = 13.0 \pm 0.25V$ .

|                  |                                                     |                           | Limits |                       |       |
|------------------|-----------------------------------------------------|---------------------------|--------|-----------------------|-------|
| Symbol           | Parameter                                           | Test Conditions           | Min    | Max                   | Units |
| I <sub>LI</sub>  | Input Load Current                                  | $V_{IN} = V_{IL}, V_{IH}$ |        | ±10                   | μA    |
| V <sub>IL</sub>  | Input Low Level                                     |                           | -0.6   | 0.8                   | V     |
| V <sub>IH</sub>  | Input High Level                                    |                           | 2.0    | V <sub>CC</sub> + 0.7 | V     |
| V <sub>OL</sub>  | Output Low Voltage                                  | I <sub>OL</sub> = 2.1mA   |        | 0.4                   | V     |
| V <sub>OH</sub>  | Output High Voltage                                 | I <sub>OH</sub> = -400μA  | 2.4    |                       | V     |
| I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (Program And Verify) |                           |        | 40                    | mA    |
| I <sub>PP2</sub> | V <sub>PP</sub> Supply Current                      | CE = V <sub>IL</sub>      |        | 20                    | mA    |
| V <sub>ID</sub>  | A <sub>9</sub> Product Identification Voltage       |                           | 11.5   | 12.5                  | V     |



### Table 6-4. AC Programming Characteristics

 $T_A$  = 25  $\pm$  5°C,  $V_{CC}$  = 6.5  $\pm$  0.25V,  $V_{PP}$  = 13.0  $\pm$  0.25V

|                  |                                                       |                                      | Lir |     |       |
|------------------|-------------------------------------------------------|--------------------------------------|-----|-----|-------|
| Symbol           | Parameter                                             | Test Conditions <sup>(1)</sup>       | Min | Max | Units |
| t <sub>AS</sub>  | Address Setup Time                                    |                                      | 2   |     | μs    |
| t <sub>OES</sub> | OE Setup Time                                         | Input rise and fall times:           | 2   |     | μs    |
| t <sub>DS</sub>  | Data Setup Time                                       | (10% to 90%) 20ns                    | 2   |     | μs    |
| t <sub>AH</sub>  | Address Hold Time                                     |                                      | 0   |     | μs    |
| t <sub>DH</sub>  | Data Hold Time                                        | Input pulse levels:<br>0.45V to 2.4V | 2   |     | μs    |
| t <sub>DFP</sub> | OE High to Output Float Delay <sup>(2)</sup>          | 0.104 to 2.14                        | 0   | 130 | ns    |
| t <sub>VPS</sub> | V <sub>pp</sub> Setup Time                            | Input timing reference level:        | 2   |     | μs    |
| t <sub>VCS</sub> | V <sub>cc</sub> Setup Time                            | 0.8V to 2.0V                         | 2   |     | μs    |
| t <sub>PW</sub>  | CE Program Pulse Width <sup>(3)</sup>                 | Output timing reference level:       | 95  | 105 | μs    |
| t <sub>OE</sub>  | Data Valid from $\overline{\text{OE}^{(2)}}$          | 0.8V to 2.0V                         |     | 150 | ns    |
| t <sub>PRT</sub> | V <sub>PP</sub> Pulse Rise Time During<br>Programming |                                      | 50  |     | ns    |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously with or after  $V_{PP}$ .

- 2. This parameter is only sampled, and is not 100% tested. Output float is defined as the point where data is no longer driven. See timing diagram.
- 3. Program pulse width tolerance is  $100\mu s \pm 5\%$ .

Table 6-5. Atmel AT27C040 Integrated Product Identification Code

|              |                | Pins                  |                |                |                |                |                |                |                |          |
|--------------|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------|
| Codes        | A <sub>0</sub> | <b>O</b> <sub>7</sub> | O <sub>6</sub> | O <sub>5</sub> | O <sub>4</sub> | O <sub>3</sub> | O <sub>2</sub> | O <sub>1</sub> | O <sub>0</sub> | Hex Data |
| Manufacturer | 0              | 0                     | 0              | 0              | 1              | 1              | 1              | 1              | 0              | 1E       |
| Device Type  | 1              | 0                     | 0              | 0              | 0              | 1              | 0              | 1              | 1              | 0B       |



## 7. Rapid programming algorithm

A 100 $\mu$ s  $\overline{\text{CE}}$  pulse width is used to program. The address is set to the first location.  $V_{\text{CC}}$  is raised to 6.5V and  $V_{\text{PP}}$  is raised to 13.0V. Each address is first programmed with one 100 $\mu$ s  $\overline{\text{CE}}$  pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to ten successive 100 $\mu$ s pulses are applied with a verification after each pulse. If the byte fails to verify after ten pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked.  $V_{\text{PP}}$  is then lowered to 5.0V and  $V_{\text{CC}}$  to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails.

Figure 7-1. Rapid Programming Algorithm





# 8. Ordering Information

# **Green Package Option (Pb/Halide-free)**

|                     |         |                       | I <sub>CC</sub> (mA) |         |              |                 |  |
|---------------------|---------|-----------------------|----------------------|---------|--------------|-----------------|--|
| Atmel Ordering Code | Package | t <sub>ACC</sub> (ns) | Active               | Standby | Lead Finish  | Operation Range |  |
| AT27C040-70JU       | 32J     | 70                    | 30                   | 0.1     | Matte Tin    | Industrial      |  |
| AT27C040-70PU       | 32P6    | 70                    | 30                   | 0.1     | Matte IIII   | (-40°C to 85°C) |  |
| AT27C040-90JU       | 32J     | 90                    | 30                   | 0.1     | Matte Tin    | Industrial      |  |
| AT27C040-90PU       | 32P6    | 90                    | 30                   | 0.1     | ivialle IIII | (-40°C to 85°C) |  |

|      | Package Type                                      |
|------|---------------------------------------------------|
| 32J  | 32-lead, plastic, J-leaded Chip Carrier (PLCC)    |
| 32P6 | 32-lead, 0.600" wide, plastic, Dual Inline (PDIP) |



# 9. Package information

### 9.1 32J — 32-lead PLCC





### 9.2 32P6 — 32-lead PDIP





# 10. Revision History

| Doc. Rev. | Date    | Comments                                                             |
|-----------|---------|----------------------------------------------------------------------|
| 0189J     | 10/2012 | Update 32P6 package outline drawing. Update template and Atmel logo. |
| 01891     | 04/2011 | Remove TSOP package.  Add lead finish to ordering information.       |
| 0189H     | 12/2007 | Datasheet revision.                                                  |

