# **BGU8823/A**



# Dual channel low-noise high linearity amplifier with DSA and SPDT

Rev. 6 — 15 April 2020

**Product data sheet** 

# 1 General description

The BGU8823/A, also known as the BTS5201H/A, is a highly integrated dual channel digitally controlled low noise amplifier (LNA) with digital step attenuator (DSA) and a single-pole double-through (SPDT) switch. The BGU8823/A supports receivers (main and diversity) in both TDD and FDD systems. It has a first stage LNA optimized for sensitivity, followed by a DSA and output stage amplifier. To support highly integrated solutions and reduce platform costs a standalone SPDT switch is included.

The BGU8823/A is optimized for frequency band 2.3 GHz - 2.7 GHz.

The BGU8823/A is controlled via SPI bus, supporting both 3- and 4-wire configurations. Additionally, in TDD systems the LNAs and DSA can also be controlled via direct-access pins.

The BGU8823/A is housed in a small footprint (5x5x0.72 mm) 44-pin leadless package.

# 2 Features and benefits

- Dual channel (diversity and main) highly integrated LNA + DSA
- Frequency band 2.3 GHz 2.7 GHz
- Noise figure = 0.7 dB
- High linearity: IP3<sub>O</sub> = 36 dBm
- High input return loss >12 dB
- High output return loss > 12 dB
- Unconditionally stable up to 20 GHz
- Digital step attenuator with 31 dB range and 1 dB step
- High linearity SPDT, P<sub>i(1dB)</sub> = 35 dBm, IP3<sub>i</sub> = 50 dBm
- Programmable via 3 wire or 4-wire SPI (Read/write)
- Small 44-terminal leadless package 5 mm × 5 mm × 0.72 mm
- ESD protection on all terminals
- · Moisture sensitivity level 3
- +5 V single supply

# 3 Applications

- · Wireless infrastructure
- 5G ready
- · Low noise and high linearity applications
- LTE, W-CDMA, CDMA, GSM
- · General-purpose wireless applications
- TDD or FDD systems
- Suitable for small cells



# 4 Quick reference data

#### Table 1. Quick reference data BGU8823/A LNA1

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz.

| Symbol              | Parameter                             | Conditions                                                         |     | Min  | Тур | Max | Unit |
|---------------------|---------------------------------------|--------------------------------------------------------------------|-----|------|-----|-----|------|
| I <sub>CC</sub>     | supply current                        | LNA1 enable                                                        |     | -    | 54  | 64  | mA   |
|                     |                                       | Disable                                                            |     | -    | 3   | -   | mA   |
| G <sub>p</sub>      | power gain                            |                                                                    | [1] | 16   | 18  | -   | dB   |
| NF                  | noise figure                          |                                                                    | [1] | -    | 0.7 | -   | dB   |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression |                                                                    | [1] | 16.1 | 19  | -   | dBm  |
| IP3 <sub>O</sub>    | output third-order intercept point    | 2-tone; tone spacing = 1 MHz;<br>P <sub>i</sub> = -15 dBm per tone | [1] | 33.5 | 36  | -   | dBm  |

<sup>[1]</sup> Connector and Printed-Circuit Board (PCB) losses have been de-embedded for all RF parameters.

#### Table 2. Quick reference data BGU8823/A DSA+LNA2

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz

| Symbol              | Parameter                             | Conditions                                                         |     | Min  | Тур | Max | Unit |
|---------------------|---------------------------------------|--------------------------------------------------------------------|-----|------|-----|-----|------|
| I <sub>CC</sub>     | supply current                        | LNA2 enable                                                        |     | -    | 57  | 67  | mA   |
|                     |                                       | Disable                                                            |     | -    | 5   | -   | mA   |
| G <sub>p</sub>      | power gain                            |                                                                    | [1] | 14.1 | 17  | -   | dB   |
| NF                  | noise figure                          |                                                                    | [1] | -    | 2.7 | -   | dB   |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression |                                                                    | [1] | 16.1 | 20  | -   | dBm  |
| IP3 <sub>O</sub>    | output third-order intercept point    | 2-tone; tone spacing = 1 MHz;<br>P <sub>i</sub> = -15 dBm per tone | [1] | 33.5 | 36  | -   | dBm  |

<sup>[1]</sup> Connector and Printed-Circuit Board (PCB) losses have been de-embedded for all RF parameters.

#### Table 3. Quick reference data BGU8823/A SPDT

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz

| Symbol                | Parameter                            | Conditions                                                        | Min | Тур | Max | Unit |
|-----------------------|--------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| Icc                   | supply current                       |                                                                   | -   | 2.1 | -   | mA   |
| $\alpha_{\text{ins}}$ | insertion loss                       | [1]                                                               | -   | 1.9 | 2.2 | dB   |
| RLin                  | input return loss                    | all SPDT pins                                                     | -   | 15  | _   | dB   |
| P <sub>i(1dB)</sub>   | input power at 1 dB gain compression |                                                                   | -   | 35  | _   | dBm  |
| IP3 <sub>i</sub>      | input third-order intercept point    | 2-tone; tone spacing = 1 MHz;<br>P <sub>i</sub> = +5 dBm per tone | -   | 56  | -   | dBm  |

<sup>[1]</sup> Connector and Printed-Circuit Board (PCB) losses have been de-embedded for all RF parameters.

BGU8823/A All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved

# Dual channel low-noise high linearity amplifier with DSA and SPDT

# 5 Ordering information

**Table 4. Ordering information** 

| Type number | Orderable part number | Package |                                                                                                                        |           |
|-------------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------|-----------|
|             |                       | Name    | Description                                                                                                            | Version   |
| BGU8823/A   | BGU8823/AY            | HVLGA44 | plastic thermal enhanced very thin profile land grid array package; no leads; 44 terminals; body 5 mm × 5 mm × 0.72 mm | SOT1431-1 |

# 6 Functional diagram



# 7 Pinning information

# 7.1 Pinning



Multiple power and ground pins allows for independent supply domains to improve cross channel isolation and between blocks in one single channel. In, order to reduce series inductance at all RF ports and RF grounding a small package footprint was chosen.

Figure 2. Pin configuration

# 7.2 Pin description

Table 5. Pin description

| Symbol          | Pin                                                                           | Description                                                                                                           |
|-----------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| GND             | 1, 3, 4, 10, 12,<br>14,16, 17, 19, 20,<br>26, 27, 29, 30, 37,<br>38,40, 41,43 | Ground                                                                                                                |
| RFIN_M          | 2                                                                             | RF Input to LNA1, main channel. An external DC block is required. External SMD is required for matching.              |
| SCLK            | 5                                                                             | Clock input for SPI                                                                                                   |
| CSB             | 6                                                                             | Chip select active low                                                                                                |
| SDIO            | 7                                                                             | Serial data in/out. Push-Pull pin                                                                                     |
| SDO             | 8                                                                             | Serial data out. Push-Pull pin                                                                                        |
| DSA_0_X dB Main | 9                                                                             | Direct-access DSA setting between minimum attenuation and X dB attenuation programmed prior to TDD mode, main channel |

BGU8823/A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Symbol                           | Pin             | Description                                                                                                                                                                       |
|----------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RFIN_D                           | 11              | RF Input to LNA1, diversity channel. An external DC block is required. External SMD is required for matching.                                                                     |
| VDD1_D                           | 13              | Supply to LNA1, diversity channel. Decoupling capacitors are required                                                                                                             |
| LNA1OUT_D                        | 15              | RF output of LNA1, diversity channel. An external DC block + BIAS choke are required.                                                                                             |
| DSAIN_D                          | 18              | RF input to DSA, diversity channel. An external DC block + matching SMD are required.                                                                                             |
| LNA2OUT_D                        | 21              | RF output of LNA2, diversity channel. An external DC block + BIAS choke are required.                                                                                             |
| VDD2_D                           | 22              | Supply to LNA2, diversity channel. Decoupling capacitors are required.                                                                                                            |
| GPO/DSA_0_X dB Diversity         | 23              | GPO (General Purpose Output). Leave open when not used. Direct-access DSA setting between minimum attenuation and X dB attenuation programmed prior to TDD mode diversity channel |
| GND/Disable Diversity<br>Channel | 24              | Ground or Disable Diversity Channel                                                                                                                                               |
| SW_RF1                           | 25              | Switch RF path 1. An external DC block is required                                                                                                                                |
| SW_RFC                           | 28              | Switch RF common. An external DC block is required                                                                                                                                |
| SW_RF2                           | 31              | Switch RF path 2. An external DC block is required                                                                                                                                |
| GND/Disable Main Channel         | 32              | Ground or Disable Main Channel                                                                                                                                                    |
| VDD_SPDT                         | 33              | V <sub>DD</sub> into SPDT, decoupling capacitors are required                                                                                                                     |
| VDD_SPI                          | 34              | V <sub>DD</sub> into SPI, decoupling capacitors are required                                                                                                                      |
| VDD2_M                           | 35              | Supply to LNA2, main channel. Decoupling capacitors are required                                                                                                                  |
| LNA2OUT_M                        | 36              | RF output of LNA2, main channel. An external DC block + BIAS choke are required.                                                                                                  |
| DSAIN_M                          | 39              | RF input to DSA, main channel. An external DC block + matching SMD are required.                                                                                                  |
| LNA1OUT_M                        | 42              | RF output from LNA1, main channel. An external DC block + BIAS choke are required.                                                                                                |
| VDD1_M                           | 44              | Supply to LNA2, diversity channel. Decoupling capacitors are required.                                                                                                            |
| GND                              | Exposed die pad | Ground                                                                                                                                                                            |

# 8 Functional description

# 8.1 DSA Direct-Access Functionality for Main and Diversity Channel

Logic truth table to control direct-access functionality of device. This functionality use Register 0×16h and 0×17h to load via SPI the actual required attenuation setting. It is different from the default value of 15 dB. By default, the chip starts up in direct-access mode. In both modes, direct-access DSA and SPI controlled DSA SPI bus remains fully functional.

Changing the default attenuation of 15 dB use the following sequence: see also <u>Table 22</u> and <u>Table 23</u> below!

The BGU8823/A starts up in DSA direct-access mode when applying the supply voltage to IC. Otherwise set direct-access mode with Pin 9 <DSA\_0\_X dB Main> to logic zero "0" and pin 32 <Disable main Channel> to logic zero "0". Load register 0×13h bit 2 with a logic zero "0". In direct-access mode register, 0x16h is used and its default value is 15 dB or 0x3Ch). In order to change the default, write a different value X using SPI functionality.

After desired attenuation value is loaded, you can toggle the logic level between logic zero "0" and logic "1'. Switch between 0 dB attenuation (or  $I_L$ ) and the programmed X dB value.

In case of DSA controlled by SPI, use register 0×13h bit 2 with a logic "1". Note in case of diversity channel the pin 23 change into GPO output. The GPO control is in register 0×13h bit 5.

Table 6. Truth table - Direct-access DSA main channel

Legend: \* reset value

| Pin 9<br><dsa_0_x<br>dB Main</dsa_0_x<br> | Pin 32<br><disable<br>main<br/>Channel&gt;</disable<br> | Register<br>0x13h Bit 2<br>Value | DS Value and Control                                                     | Description                                                 |
|-------------------------------------------|---------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|
| "0"                                       | "0"                                                     | "0"                              | I <sub>L</sub> [dB]                                                      | DSA minimum value, 0 dB + I <sub>L</sub> dB, register 0×16h |
| "1"*                                      | "0"*                                                    | "0"*                             | DSA Toggle between I <sub>L</sub><br>and X [dB] set by<br>register 0×16h | Default register value 0×16h is 15 dB (0×3 Ch)              |
| ×                                         | ×                                                       | "1"                              | DSA controlled by SPI using register 0×11h                               | DSA access via SPI bus, default value is 0 dB (0×00h)       |

Table 7. Truth table - Direct-access DSA Diversity channel

Legend: \* reset value

| Pin 23<br><dsa_0_x<br>dB Diversity</dsa_0_x<br> |     | Register<br>0x13h Bit 1<br>Value | DS Value and Control | Description                                                 |
|-------------------------------------------------|-----|----------------------------------|----------------------|-------------------------------------------------------------|
| "0"                                             | "0" | "0"                              | I <sub>L</sub> [dB]  | DSA minimum value, 0 dB + I <sub>L</sub> dB, register 0×17h |

BGU8823/A

### Dual channel low-noise high linearity amplifier with DSA and SPDT

| Pin 23<br><dsa_0_x<br>dB Diversity</dsa_0_x<br> | Pin 24<br><disable<br>Diversity<br/>Channel&gt;</disable<br> | Register<br>0x13h Bit 1<br>Value | DS Value and Control                                                     | Description                                           |
|-------------------------------------------------|--------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|
| "1"*                                            | "0"*                                                         | "0"*                             | DSA Toggle between I <sub>L</sub><br>and X [dB] set by<br>register 0×17h | Default register value 0×17h is 15 dB (0×3 Ch)        |
| GPOoutput                                       | ×                                                            | "1"                              | DSA controlled by SPI using register 0×12h                               | DSA access via SPI bus, default value is 0 dB (0×00h) |

#### 8.1.1 Direct Disable mode

In Direct Disable mode Main and Diversity channels can be disabled independently without accessing SPI bus.

Pin 32 < Disable Main Channel> shall be set to HIGH to disable Main channel (LNA1\_M and LNA2 M of the Main channel are disabled (set in low current mode).

Pin 24 < Disable Diversity Channel> shall be set to HIGH to disable Diversity channel (LNA1\_D and LNA2\_D of the Diversity channel are disabled (set in low current mode).

VIH voltage for those pins is limited to 2.75 V, as indicated in Table 33.

Direct Disable mode functionality has similar effect as if both LNA1 and LNA2 of Main or Diversity channels have been disabled via LNA Enable bits (register 0x10h, bits [7-6] for Main channel and bits [5-4] for Diversity channel).

#### 8.1.2 Direct DSA Attenuation mode

In Direct DSA Attenuation mode, Main and Diversity DSAs can be toggled independently without accessing SPI bus.

Pin 9 <DSA\_0\_X\_dB Main> can be toggled to set DSA\_M between Minimum Attenuation (level LOW) and predefined X dB attenuation (level HIGH). X dB attenuation is defined in DSA\_M\_TDD\_ATTN (register 0x16h, bits [6-2]). Default reset value is 15 dB.

Table 8. Direct DSA Attenuation mode for Main channel truth table

Legend: \* reset value

| Pin 9           | DIRECT_DSA_M            | DSA_M Attenuation                 | Description                                                                                          |
|-----------------|-------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------|
| DSA_0_X dB Main | register 0x13h, bit [1] |                                   |                                                                                                      |
| 0               | 0*                      | Min attenuation I <sub>L</sub>    |                                                                                                      |
| 1               | 0*                      | I <sub>L</sub> x X dB Attenuation | X dB is set in register 0x16h, default value is 15 dB                                                |
| X               | 1                       | SPI setting                       | DSA_M controlled by SPI<br>using register 0x11h, default<br>value is Min attenuation, I <sub>L</sub> |

Pin 23 <GPO/DSA\_0\_X\_dB Diversity> can be toggled to set DSA\_M between Minimum Attenuation (level LOW) and predefined X dB attenuation (level HIGH). X dB attenuation is defined in DSA\_D\_TDD\_ATTN (register 0x17h, bits [6-2]). Default reset value is 15 dB.

#### Dual channel low-noise high linearity amplifier with DSA and SPDT

Table 9. Direct DSA Attenuation mode for Diversity channel truth table

Legend: \* reset value

| Pin 23               | DIRECT_DSA_D            | DSA_D Attenuation                 | Description                                                                                    |
|----------------------|-------------------------|-----------------------------------|------------------------------------------------------------------------------------------------|
| DSA_0_X dB Diversity | register 0x13h, bit [2] |                                   |                                                                                                |
| 0                    | 0*                      | Min attenuation I <sub>L</sub>    |                                                                                                |
| 1                    | 0*                      | I <sub>L</sub> x X dB Attenuation | X dB is set in register 0x17h, default value is 15 dB                                          |
| GPO functionality    | 1                       | SPI setting                       | DSA_D controlled by SPI using register 0x12h, default value is Min attenuation, I <sub>L</sub> |

By default, the BGU8823/A starts up in Direct DSA Attenuation mode. This mode can be switched off via register 0x13h, bits [1] (for the Main channel) and [2] (for the Diversity channel). While Direct DSA Attenuation mode for Diversity channel is active, GPO functionality is not available.

When DIRECT\_DSA\_D (register 0x13h bit [2]) is set HIGH, Direct DSA Attenuation mode for Diversity channel is switched off and Pin 23 is used as <GPO> pin.

# 8.2 Serial Peripheral interface (SPI) Bus

The Serial Peripheral Interface (SPI) bus allows simple interfacing with many industry microprocessors; it provides access to all the registers that define the operation of the BGU8823/A.

#### 8.2.1 Hardware Interface description

The SPI functionality includes registers and an address decoder to support both read and write operations. Register mapping is organized as a 15-bit address register and an 8-bit data register. In order to avoid register coupling, data should always be sent as an 8-bit sequence.

Register addresses 0x00h – 0x06h, 0x10h – 0x13h, 0x16h – 0x17h and 0x0Ch – 0x0Fh set the operation of the BGU8823/A. Any other address used does not affect the behavior of the device (e.g. device does not stall).

The BGU8823/A supports a 3-wire or 4-wire SPI bus operation mode. <SDIO> is used as a bidirectional pin in 3-wire mode. During the write cycle, it is used as an input pin and during the read cycle as output pin. In 4-wire bus mode, <SDIO> and <SDO> are used as unidirectional input and output pins correspondingly. <CLK> acts as the serial clock input. The status of <CSB> defines whether the SPI interface of the device is enabled (<CSB> is LOW) or disabled (<CSB> is HIGH). Programming clock edges (rising edges) at <CLK> input and data at the <SDIO> input are ignored until LOW-level is applied to the <CSB> input.

When the BGU8823/A is in power-down mode or there is no power supplied, the <SDIO> and <CSB> pins become high-impedance and do not disturb the SPI bus.

#### 8.2.2 Programming registers

The programming word is set through the input <SDIO> pin and a shift register, while <CSB> level is LOW. To release the SPI bus, <CSB> is set HIGH again.

The rising edge of the clock pulse <CLK> shifts each data bit value into the shift register.

BGU8823/A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# Dual channel low-noise high linearity amplifier with DSA and SPDT

The BGU8823/A supports single-byte and multi-byte (streaming) read/write access (register 0x01h bit [7]). In single-byte access, the new settings of the programmed register are applied on the last rising edge of <CLK> of data byte period. In multi-byte (streaming) access mode register address is auto-incremented or auto-decremented (depends on register 0x00h bits [5] and [2]) for the next 8-bit programming word.

By default, the data is entered with the most significant bit (MSB) first and the least significant bit (LSB) last. Register 0x00h bits [6] and [1] can be used to reverse the order (LSB bit first).

Figure 3 and Figure 4 illustrate SPI read and write cycles for 3-wire and 4-wire modes.





### 8.2.3 Power up Sequence

The BGU8822/A powers-up with the default register list content after supply voltage is applied to the  $V_{DD(SPI)}$  pin.

# Dual channel low-noise high linearity amplifier with DSA and SPDT

# 8.2.4 SPI control registers

Register addresses 0x00h to 0x02h and 0x0Fh are dedicated to SPI control settings. Register 0x00h is mirror register, it will change to level HIGH if both corresponding bits are set HIGH.



Table 10. Register address 0×00h

| Bits        | Name              | Access          | Value            | Description                                                                                                                                                             |
|-------------|-------------------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7           | SPI_RST           | W               | SPI rese<br>HIGH | t bit. All registers are reverted to default state when bit is set                                                                                                      |
| 7           | SPI_RST W         |                 | 0*               | Normal operation                                                                                                                                                        |
|             |                   |                 | 1                | Reset registers from address 0x02h up to 0x17h to default states. Bit shall be HIGH together with bit [0]. Bit value resets back to LOW level after command is executed |
| 6 LSB_FIRST |                   | R/W             | Sets MS          | B_FIRST (default) or LSB_FIRST mode of operation                                                                                                                        |
|             |                   |                 | 0*               | MSB first mode. The data is entered with MSB first and LSB last.                                                                                                        |
|             |                   |                 | 1                | LSB first mode. The data is entered with LSB first and MSB last. Bit shall be set HIGH together with bit [1]                                                            |
| 5           | ADDRESS_INCREMENT | S_INCREMENT R/W | _                | ister address read/write order for the streaming (multi-byte) ess mode                                                                                                  |
|             |                   |                 | 0*               | Auto-decrementing register address order in the streaming mode                                                                                                          |
|             |                   |                 | 1                | Auto-incrementing register address order in the streaming mode. Bit shall be set HIGH together with bit [2]                                                             |
| 4           | 4WIRE_MODE        | R/W             | Switches         | s SPI bus between 3-wire and 4-wire modes                                                                                                                               |
|             |                   |                 | 0*               | 3-wire mode with <sdio> as bidirectional input and output pin</sdio>                                                                                                    |
|             |                   |                 | 1                | 4-wire mode with <sdio> as unidirectional input and <sdo> as unidirectional output pins. Bit shall be set HIGH together with bit [3]</sdo></sdio>                       |

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Bits | Name             | Access | Value                                                   | Description                                                                                                                                                                       |  |  |
|------|------------------|--------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3    | 4WIRE_MODE       | R/W    | Switches                                                | Switches SPI bus between 3-wire and 4-wire modes                                                                                                                                  |  |  |
|      |                  |        | 0*                                                      | 3-wire mode with <sdio> as bidirectional input and output pin</sdio>                                                                                                              |  |  |
|      |                  |        | 1                                                       | 4-wire mode with <sdio> as unidirectional input and <sdo> as unidirectional output pins. Bit shall be set HIGH together with bit [4]</sdo></sdio>                                 |  |  |
| 2    | ADRESS_INCREMENT | R/W    | Sets regi<br>SPI acce                                   | ster address read/write order for the streaming (multi-byte)                                                                                                                      |  |  |
|      |                  |        | 0*                                                      | Auto-decrementing register address order in the streaming mode                                                                                                                    |  |  |
|      |                  |        | 1                                                       | Auto-incrementing register address order in the streaming mode. Bit shall be set HIGH together with bit [5]                                                                       |  |  |
| 1    | LSB_FIRST        | R/W    | Sets MSB_FIRST (default) or LSB_FIRST mode of operation |                                                                                                                                                                                   |  |  |
|      |                  |        | 0*                                                      | MSB_FIRST mode. The data is entered with MSB first and LSB last                                                                                                                   |  |  |
|      |                  |        | 1                                                       | LSB_FIRST mode. The data is entered with LSB first and MSB last. Bit shall be set HIGH together with bit [6]                                                                      |  |  |
| 0    | SPI_FIRST        | W      | SPI reset                                               | t bit. All registers are reverted to default state when bit is set                                                                                                                |  |  |
|      |                  |        | 0*                                                      | Normal operation                                                                                                                                                                  |  |  |
|      |                  |        | 1                                                       | Resets all registers from address 0x02h up to 0x17h to default states. Bit shall be set HIGH together with bit [7]. Bit value resets back to LOW level after command is executed. |  |  |



Table 11. Register address 0×01h

Legend: \* reset value

| Bits | Name                       | Access | Value           | Description                                                                                                                                                                                                                                |  |
|------|----------------------------|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7    | STREAMING_MODE_<br>DISABLE | R/W    | LOW). A based o | ng (multi-byte) read/write access is enabled by default (level Addresses will be auto-incremented or auto-decremented, n register 0x00h, bit [5], and bit [2]. Setting HIGH disables ng mode and switches to single-byte read/write access |  |
|      |                            |        | 0*              | Streaming (multi-byte) read/write access                                                                                                                                                                                                   |  |
|      |                            |        | 1               | Single-byre read/write access                                                                                                                                                                                                              |  |
| 6    | NOT_USED                   | R      | Not use         | Not used                                                                                                                                                                                                                                   |  |

BGU8823/A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Bits | Name          | Access | Value                                         | Description                     |
|------|---------------|--------|-----------------------------------------------|---------------------------------|
| 5    | DOUBLE_BUFFER | R/W    | Enables Double-buffer mode for register 0x02h |                                 |
|      |               |        | 0*                                            | Read-back from active registers |
|      |               |        | 1                                             | Read-back from buffer registers |
| 4-0  | NOT_USED      | R      | Not used                                      |                                 |



Table 12. Register address 0×02h

| Bits | Name       | Access | Value                                                                                                                                                                                                                                                              | Description      |
|------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 7-2  | NOT_USED   | R      | Not used                                                                                                                                                                                                                                                           |                  |
| 1-0  | POWER_DOWN | R/W    | Sets power-down mode. In power-down mode all LNAs are DSA's are in high attenuation mode. SPI bus is accessible functional. This register is double buffered. Active value is after writing register 0x0Fh, bit [0]. Read value depends on register 0x01h, bit [5] |                  |
|      |            |        | 00*                                                                                                                                                                                                                                                                | Normal operation |
|      |            |        | 01                                                                                                                                                                                                                                                                 |                  |
|      |            |        | 10                                                                                                                                                                                                                                                                 |                  |
|      |            |        | 11                                                                                                                                                                                                                                                                 | Power-down mode  |

# Dual channel low-noise high linearity amplifier with DSA and SPDT



Table 13. Register address 0×0Fh

| Bits | Name         | Access | Value    | Description                                                                                       |
|------|--------------|--------|----------|---------------------------------------------------------------------------------------------------|
| 7-1  | NOT_USED     | R      | Not used |                                                                                                   |
| 0    | TRANSFER_BIT | W      |          | bit must be set HIGH to transfer the contents of the buffer active register 0x02h                 |
|      | 0*           |        | 0*       | No transfer                                                                                       |
|      |              |        | 1        | Transfer data into active registers. Bit value resets back to LOW level after command is executed |

# Dual channel low-noise high linearity amplifier with DSA and SPDT

# 8.2.5 Identification registers

Register addresses 0x03h to 0x06h, 0x0Ch and 0x0Dh are read-only registers and are used for identification. (such as vendor ID, chip ID, chip version, etc)



Table 14. Register address 0×03h

Legend: \* reset value

| Bits | Name        | Access | Value                     | Description |
|------|-------------|--------|---------------------------|-------------|
| 7-0  | DEVICE_TYPE | R      | Sets device type: RF CHIP |             |
|      |             |        | 00000001*                 |             |



#### Table 15. Register address 0×04h

| Bits | Name      | Access | Value                        | Description |  |
|------|-----------|--------|------------------------------|-------------|--|
| 7-0  | CHIP_ID_L | R      | Low byte of Chip ID: 0x8823h |             |  |
|      |           |        | 00100011*                    |             |  |

# Dual channel low-noise high linearity amplifier with DSA and SPDT



Table 16. Register address 0×05h

Legend: \* reset value

| Bits | Name      | Access | Value                         | Description |
|------|-----------|--------|-------------------------------|-------------|
| 7-0  | CHIP_ID_H | R      | High byte of Chip ID: 0x8823h |             |
|      |           |        | 10001000*                     |             |



Table 17. Register address 0×06h

Legend: \* reset value

| Bits | Name     | Access | Value                | Description |
|------|----------|--------|----------------------|-------------|
| 7-0  | CHIP_REV | R      | Chip Revision: 0x05h |             |
|      |          |        | 00000101*            |             |



### Table 18. Register address 0×0Ch

| В | Bits | Name        | Access    | Value                                              | Description |
|---|------|-------------|-----------|----------------------------------------------------|-------------|
| 7 | -0   | VENDOR_ID_L | R         | Low byte of Vendor ID: 0x471h - NXP Semiconductors |             |
|   |      |             | 01110001* |                                                    |             |

# Dual channel low-noise high linearity amplifier with DSA and SPDT



Table 19. Register address 0×0Dh

| Bits | S | Name        | Access | Value                                               | Description |
|------|---|-------------|--------|-----------------------------------------------------|-------------|
| 7-0  |   | VENDOR_ID_H | R      | High byte of Vendor ID: 0x471h - NXP Semiconductors |             |
|      |   |             |        | 0000100*                                            |             |

# Dual channel low-noise high linearity amplifier with DSA and SPDT

# 8.2.6 Functional registers

Register addresses 0x10h - 0x13h, 0x16h, and 0x17h are used to set BGU8823/A functionality when accessed in write mode and to provide status update when accessed in read mode.

Registers 0x10h - 0x13h, 0x16h, and 0x17h are not double buffered. Transfer bit (register 0x0Fh, bit [0]) is not needed for these registers.



Table 20. Register address 0×10h

| Bits | Name                          | Access | Value   | Description                                          |  |  |
|------|-------------------------------|--------|---------|------------------------------------------------------|--|--|
| 7    | LNA1_M_EN <sup>[1]</sup>      | R/W    | Enables | Enables LNA1 in Main Channel                         |  |  |
|      |                               |        | 0       | LNA1_M is disabled (in low current mode)             |  |  |
|      |                               |        | 1*      | LNA1_M is enabled                                    |  |  |
| 6    | LNA2_M_EN <sup>[1]</sup>      | R/W    | Enables | LNA2 in Main Channel                                 |  |  |
|      |                               |        | 0       | LNA2_M is disabled (in low current mode)             |  |  |
|      |                               |        | 1*      | LNA2_M is enabled                                    |  |  |
| 5    | LNA1_D_EN <sup>[1]</sup>      | R/W    | Enables | LNA1 in Diversity Channel                            |  |  |
|      |                               |        | 0       | LNA1_D is disabled (in low current mode)             |  |  |
|      |                               |        | 1*      | LNA1_D is enabled                                    |  |  |
| 4    | LNA2_D_EN <sup>[1]</sup>      | R/W    | Enables | Enables LNA2 in Diversity Channel                    |  |  |
|      |                               |        | 0       | LNA2_D is disabled (in low current mode)             |  |  |
|      |                               |        | 1*      | LNA2_D is enabled                                    |  |  |
| 3-2  | LNA1_M_CURRENT <sup>[2]</sup> | R      | LNA1_N  | n current monitor status                             |  |  |
|      |                               |        | 00*     | Normal operation                                     |  |  |
|      |                               |        | 10      | N/A                                                  |  |  |
|      |                               |        | 01      | Abnormal low current (min/typ/max => 9/23/33 mA)     |  |  |
|      |                               |        | 11      | Abnormal high current (min/typ/max => 80/100/171 mA) |  |  |

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Bits | Name                          | Access | Value  | Description                                          |  |  |  |
|------|-------------------------------|--------|--------|------------------------------------------------------|--|--|--|
| 1-0  | LNA1_D_CURRENT <sup>[2]</sup> | R/W    | LNA1_D | LNA1_D current monitor status                        |  |  |  |
|      |                               |        | 00*    | Normal operation                                     |  |  |  |
|      |                               |        | 10     | N/A                                                  |  |  |  |
|      |                               |        | 01     | Abnormal low current (min/typ/max => 9/23/33 mA)     |  |  |  |
|      |                               |        | 11     | Abnormal high current (min/typ/max => 80/100/171 mA) |  |  |  |

- [1] [2] After reset/start-up, LNAs are enabled.
  Current monitor shall not be used with RF signals above +5 dBm.



Table 21. Register address 0×11h

| Bits | Name          | Access | Value    | Description                                  |
|------|---------------|--------|----------|----------------------------------------------|
| 7    | RESERVED      | R/W    | Reserved | d bit. Shall be kept LOW                     |
|      |               |        | 0*       |                                              |
| 6-2  | DSA_M_CONTROL | R/W    | Main Cha | annel DSA 5-bit attenuation control          |
|      |               |        | 00000*   | Minimum Attenuation, equal to I <sub>L</sub> |
|      |               |        | 00001    | I <sub>L</sub> + 1 dB Attenuation            |
|      |               |        | 00010    | I <sub>L</sub> + 2 dB Attenuation            |
|      |               |        |          |                                              |
|      |               |        | 11111    | I <sub>L</sub> + 31 dB Attenuation           |
| 1-0  | RESERVED      | R/W    | Reserved | d bits. Shall be kept LOW                    |
|      |               | 0*     |          |                                              |

# Dual channel low-noise high linearity amplifier with DSA and SPDT



Table 22. Register address 0×12h

Legend: \* reset value

| Bits              | Name            | Access | Value     | Description                                  |  |  |
|-------------------|-----------------|--------|-----------|----------------------------------------------|--|--|
| 7                 | RESERVED        | R/W    | Reserve   | d bit. Shall be kept LOW                     |  |  |
|                   |                 |        | 0*        |                                              |  |  |
| 6-2 DSA_D_CONTROL |                 | R/W    | Diversity | Channel DSA 5-bit attenuation control        |  |  |
|                   |                 |        | 00000*    | Minimum Attenuation, equal to I <sub>L</sub> |  |  |
|                   |                 |        | 00001     | I <sub>L</sub> + 1 dB Attenuation            |  |  |
|                   |                 |        | 00010     | I <sub>L</sub> + 2 dB Attenuation            |  |  |
|                   |                 |        |           |                                              |  |  |
|                   |                 |        | 11111     | I <sub>L</sub> + 31 dB Attenuation           |  |  |
| 1-0               | -0 RESERVED R/W |        | Reserve   | Reserved bits. Shall be kept LOW             |  |  |
|                   |                 | 0*     |           |                                              |  |  |



Table 23. Register address 0×13h

Legend: \* reset value

| Bits | Name      | Access | Value                                                                                  | Description                |  |
|------|-----------|--------|----------------------------------------------------------------------------------------|----------------------------|--|
| 7    | SPDT_CTRL | R/W    | SPDT control bit. Connects SW_RFC input to SW_RF1 output (default) or to SW_RF2 output |                            |  |
|      |           |        | 0*                                                                                     | SW_RFC connected to SW_RF1 |  |
|      |           |        | 1                                                                                      | SW_RFC connected to SW_RF2 |  |
| 6    | NOT_USED  | R      | Not used                                                                               |                            |  |

BGU8823/A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Bits | Name             | Access | Value                                                                                                                                                                    | Description                                                                                                                              |  |  |  |
|------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5    | GPO_CTRL         | R/W    |                                                                                                                                                                          | GPO (pin 23) control bit. GPO functionality is disabled, when device is in direct-access mode (register 0x13h bit [2] is LOW)            |  |  |  |
|      |                  |        | 0                                                                                                                                                                        | GPO LOW                                                                                                                                  |  |  |  |
|      |                  |        | 1*                                                                                                                                                                       | GPO HIGH                                                                                                                                 |  |  |  |
| 4-3  | NOT_USED         | R      | Not use                                                                                                                                                                  | d                                                                                                                                        |  |  |  |
| 2    | DIRECT_DSA_D R/W |        |                                                                                                                                                                          | s direct access for DSA_D (DSA in Diversity channel)                                                                                     |  |  |  |
|      |                  | 0*     | Direct access is enabled. DSA_D can be toggled between I <sub>L</sub> and prior programmed value x dB (set via register 0x17h) by pin 23. GPO functionality is disabled. |                                                                                                                                          |  |  |  |
|      |                  |        | 1                                                                                                                                                                        | Direct access is disabled. DSA can be set via register 0x12h.                                                                            |  |  |  |
| 1    | DIRECT_DSA_M     | R/W    | Disable                                                                                                                                                                  | s direct access for DSA_M (DSA in Main channel)                                                                                          |  |  |  |
|      |                  |        | 0*                                                                                                                                                                       | Direct access is enabled. DSA_M can be toggled between I <sub>L</sub> and prior programmed value x dB (set via register 0x16h) by pin 9. |  |  |  |
|      |                  |        | 1                                                                                                                                                                        | Direct access is disabled. DSA can be set via register 0x11h.                                                                            |  |  |  |
| 0    | SPI_LEVEL        | R/W    | Sets the V <sub>OH</sub> voltage to be used by SPI                                                                                                                       |                                                                                                                                          |  |  |  |
|      |                  |        | 0* V <sub>OH</sub> = 1.8 V                                                                                                                                               |                                                                                                                                          |  |  |  |
|      |                  |        | 1                                                                                                                                                                        | V <sub>OH</sub> = 3.3 V                                                                                                                  |  |  |  |



Table 24. Register address 0×16h

| Bits | Name           | Access | Value                                                                                             | Description                                  |  |  |
|------|----------------|--------|---------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|
| 7    | RESERVED       | R/W    | Reserved bit. Shall be kept LOW                                                                   |                                              |  |  |
|      |                |        | 0*                                                                                                |                                              |  |  |
| 6-2  | DSA_M_TDD_ATTN | R/W    | Main channel DSA attenuation level for direct-access mod systems. Attenuation is toggled by pin 9 |                                              |  |  |
|      |                |        | 00000                                                                                             | Minimum Attenuation, equal to I <sub>L</sub> |  |  |
|      |                |        | 00001                                                                                             | I <sub>L</sub> + 1 dB Attenuation            |  |  |
|      |                |        | 01111*                                                                                            | I <sub>L</sub> + 15 dB Attenuation           |  |  |
|      |                |        |                                                                                                   |                                              |  |  |
|      |                |        | 11111                                                                                             | I <sub>L</sub> + 31 dB Attenuation           |  |  |

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Bits | Name     | Access | Value    | Description                      |  |  |  |  |
|------|----------|--------|----------|----------------------------------|--|--|--|--|
| 1-0  | RESERVED | R/W    | Reserved | Reserved bits. Shall be kept LOW |  |  |  |  |
|      |          |        | 0*       |                                  |  |  |  |  |



Table 25. Register address 0×17h

Legend: \* reset value

| Bits | Name           | Access | Value                                                                                                           | Description                                  |  |  |
|------|----------------|--------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|
| 7    | RESERVED       | R/W    | Reserved                                                                                                        | l bit. Shall be kept LOW                     |  |  |
|      |                |        | 0*                                                                                                              |                                              |  |  |
| 6-2  | DSA_D_TDD_ATTN | R/W    | Diversity channel DSA attenuation level for direct-access mode in TDD systems. Attenuation is toggled by pin 23 |                                              |  |  |
|      |                |        | 00000                                                                                                           | Minimum Attenuation, equal to I <sub>L</sub> |  |  |
|      |                |        | 00001                                                                                                           | I <sub>L</sub> + 1 dB Attenuation            |  |  |
|      |                | 01     |                                                                                                                 | I <sub>L</sub> + 15 dB Attenuation           |  |  |
|      |                |        |                                                                                                                 |                                              |  |  |
|      |                |        | 11111                                                                                                           | I <sub>L</sub> + 31 dB Attenuation           |  |  |
| 1-0  | RESERVED       | R/W    | Reserved bits. Shall be kept LOW                                                                                |                                              |  |  |
|      |                |        | 0*                                                                                                              |                                              |  |  |

### Dual channel low-noise high linearity amplifier with DSA and SPDT

# 8.3 Device Functionality

The BGU8823/A supports both main and diversity receiver channels in both TDD and FDD systems. It has a first stage LNA optimized for sensitivity followed by a digital step attenuator and output stage amplifier. The first stage LNA output is routed outside the device, so there is a possibility to use the device in different system configurations (e.g. connect frequency selective filters in-between output of the first stage LNA and DSA input, refer to Functional Diagram in Section 6).

Main and Diversity channels are controlled separately, via addressing different registers in device's memory. LNAs can be set in power-down mode to save current consumption depending on system configuration (address 0x10h, refer to <u>Table 20</u>).

Attenuation levels of DSAs can be set with steps of 1 dB and total range of 31 dB. Attenuation can be written to the address 0x11h for Main channel (<u>Table 21</u>) and the address 0x12h for Diversity channel (<u>Table 22</u>).

To support highly integrated solutions and reduce platform costs a standalone SPDT switch is included. Switch is controlled at address 0x13h (refer to Table 23).

All RF inputs and outputs are single-ended and matched to 50  $\Omega$  (external matching components may be required, refer to Application information in Section 14). The BGU8823/A is controlled via SPI bus, supporting both 3- and 4-wire configurations. Full description of SPI interface is provided in Section 8.2. In TDD systems, the LNAs and DSA can also be controlled via direct-access pins. The direct-access functionality is described in Section 8.1.

# Dual channel low-noise high linearity amplifier with DSA and SPDT

# 9 Limiting values

#### Table 26. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                          | Conditions                     | Min | Max  | Unit |
|----------------------|------------------------------------|--------------------------------|-----|------|------|
| V <sub>CC</sub>      | supply voltage                     | for all supply pins            | -   | 6    | V    |
| P <sub>i(RF)CW</sub> | continuous waveform RF input power | for 2 hrs all RF input pins    | -   | 20   | dBm  |
|                      |                                    | at SPDT ports for 2 hrs        |     | 30   | dBm  |
| T <sub>stg</sub>     | storage temperature                |                                | -40 | +150 | °C   |
| Tj                   | junction temperature               |                                | -   | 150  | °C   |
| Р                    | power dissipation                  | T <sub>case</sub> ≤ 105 °C [1] | -   | 1.7  | W    |
| V <sub>ESD</sub>     | electrostatic discharge voltage    | Human Body Model (HBM) [2]     | -   | 1.0  | kV   |
|                      |                                    | Charged Device Model (CDM) [3] | -   | 0.5  | kV   |

<sup>[1]</sup> Case is ground solder pad.

# 10 Recommended operating conditions

#### **Table 27. Characteristics**

| Symbol            | Parameter                | Conditions | Min  | Тур | Max  | Unit |
|-------------------|--------------------------|------------|------|-----|------|------|
| V <sub>CC</sub>   | supply voltage           |            | 4.75 | 5   | 5.25 | V    |
| $Z_0$             | characteristic impedance |            | -    | 50  | -    | Ω    |
| T <sub>case</sub> | case temperature         |            | -40  | -   | +105 | °C   |

# 11 Thermal characteristics

#### Table 28. Thermal characteristics

| Symbol                  | Parameter                           | Conditions                                                            | Тур | Unit |
|-------------------------|-------------------------------------|-----------------------------------------------------------------------|-----|------|
| R <sub>th(j-case)</sub> | junction to case thermal resistance | Soldered on NXP evaluation board, [1] [2]<br>T <sub>amb</sub> = 95 °C | 29  | K/W  |

Based on simulation,  $T_{case} = 105$  °C under the mentioned conditions. Case is the center ground solder pad.

<sup>2</sup> According to ANSI/ESDA/JEDEC standard JS-001-2010. For pins 2, 11 (RFIN M, RFIN D) limiting value is 1 kV, for all other pins limiting value is 2 kV

<sup>3]</sup> According to JEDEC standard 22-C101B.

<sup>[2]</sup> Thermal resistance measured using on die thermal sensing diodes.

# 12 Characteristics

### Table 29. Characteristics BGU8823/A LNA1 for Main and Diversity Channel

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz.

| Symbol               | Parameter                                | Conditions                                                                                                 |     | Min  | Тур | Max | Unit |
|----------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|------|-----|-----|------|
| I <sub>CC</sub>      | supply current                           | LNA1 Enable                                                                                                |     | -    | 54  | 64  | mA   |
|                      |                                          | Disable                                                                                                    |     | -    | 3   | -   | mA   |
| G <sub>p</sub>       | power gain                               |                                                                                                            | [1] | 16   | 18  | -   | dB   |
| NF                   | noise figure                             | At room temperature                                                                                        | [1] | -    | 0.7 | -   | dB   |
| P <sub>L(1dB)</sub>  | output power at<br>1 dB gain compression |                                                                                                            | [1] | 16.1 | 19  | -   | dBm  |
| IP3 <sub>O</sub>     | output third-order intercept point       | 2-tone; tone spacing = 1 MHz;<br>P <sub>i</sub> = -15 dBm per tone                                         | [1] | 33.5 | 36  | -   | dBm  |
| RLin                 | input return loss                        |                                                                                                            |     | -    | 26  | -   | dB   |
| RL <sub>out</sub>    | output return loss                       |                                                                                                            |     | -    | 13  | -   | dB   |
| t <sub>s(pon)</sub>  | power-on settling time                   | Matched conditions; after SPI last raising clock edge and RF amplitude output 10 % to 90 % of steady state |     | -    | 925 | -   | ns   |
| t <sub>s(poff)</sub> | power-off settling time                  | Matched conditions; after SPI last raising clock edge and RF amplitude output 90 % to 10 % of steady state |     | -    | 15  | _   | ns   |
| K                    | Rollett stability factor                 | up to f = 20 GHz                                                                                           |     | 1    | -   | -   | -    |

<sup>[1]</sup> Connector and Printed-Circuit Board (PCB) losses have been de-embedded for all RF parameters.

#### Table 30. Characteristics BGU8823/A DSA+LNA2 for Main and Diversity

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz.

| Symbol                 | Parameter                                      | Conditions                                                             | Min  | Тур | Max | Unit |
|------------------------|------------------------------------------------|------------------------------------------------------------------------|------|-----|-----|------|
| I <sub>CC</sub> supply | DSA + LNA2 Enable                              | -                                                                      | 57   | 67  | mA  |      |
|                        | current                                        | Disable                                                                | -    | 5   | -   | mA   |
| G <sub>p</sub>         | power gain                                     | [1]                                                                    | 14.1 | 17  | -   | dB   |
| NF                     | noise figure                                   | [1]                                                                    | -    | 2.7 | -   | dB   |
| P <sub>L(1dB)</sub>    | output power<br>at<br>1 dB gain<br>compression | [1]                                                                    | 16.1 | 20  | -   | dBm  |
| IP3 <sub>O</sub>       | output third-<br>order<br>intercept<br>point   | 2-tone; tone spacing = 1 MHz; [1]<br>P <sub>i</sub> = -15 dBm per tone | 33.5 | 36  | -   | dBm  |
| RL <sub>in</sub>       | input return<br>loss                           | Over all attenuator settings                                           | -    | 25  | -   | dB   |

| Symbol               | Parameter                       | Conditions                                                                                                                                | Min               | Тур | Max             | Unit |
|----------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----------------|------|
| RL <sub>out</sub>    | output return<br>loss           | Over all attenuator settings                                                                                                              | -                 | 19  | -               | dB   |
| t <sub>s(pon)</sub>  | power-on<br>settling time       | Matched conditions; after SPI last raising clock edge and RF amplitude output 10 % to 90 % of steady state                                | -                 | 925 | -               | ns   |
| t <sub>s(poff)</sub> | power-off<br>settling time      | Matched conditions; after SPI last raising clock edge and RF amplitude output 90 % to 10 % of steady state                                | -                 | 20  | -               | ns   |
| G <sub>range</sub>   | gain range                      | Digital step attenuator gain                                                                                                              | -                 | 31  | -               | dB   |
| G <sub>step</sub>    | gain step                       | DSA gain step                                                                                                                             | -                 | 1   | -               | dB   |
| ΔG                   | gain variation                  | DSA gain variation over attenuation setting                                                                                               | - (0.3 + 5 % Att) | -   | (0.3 + 5 % Att) | dB   |
| $t_{resp(\alpha)}$   | attenuation<br>response<br>time | LNA enable; RF amplitude<br>output 10 % delta<br>attenuation to 90 % delta<br>attenuation of<br>steady state with max.0.5 dB<br>overshoot | -                 | 50  | -               | ns   |

<sup>[1]</sup> Connector and Printed-Circuit Board (PCB) losses have been de-embedded for all RF parameters.

#### Table 31. Characteristics SPDT RF switch

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz.

| Symbol                | Parameter                               | Conditions                                                                                  | Min  | Тур | Max | Unit |
|-----------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|------|
| I <sub>CC</sub>       | supply current                          | SPDT Supply voltage                                                                         | -    | 2.1 | -   | mA   |
| $\alpha_{\text{ins}}$ | insertion loss                          | [                                                                                           | 1] - | 1.9 | 2.2 | dB   |
| P <sub>i(1dB)</sub>   | input power at<br>1 dB gain compression |                                                                                             | -    | 35  | -   | dBm  |
| IP3 <sub>i</sub>      | input third-order intercept point       | 2-tone; tone spacing = 1 MHz;<br>P <sub>i</sub> = +5 dBm per tone                           | -    | 56  | -   | dBm  |
| RLin                  | input return loss                       | port SW_RF1                                                                                 | -    | 15  | -   | dB   |
| RL <sub>out</sub>     | output return loss                      | port SW_RF2                                                                                 | -    | 15  | -   | dB   |
| RL <sub>out</sub>     | output return loss                      | port SW_RFC                                                                                 | -    | 15  | -   | dB   |
| $t_{d(QV)}$           | data output valid delay time            | From last, SPI data bit is clocked in to 10 % of RF output steady state (pin 28), ON state  | -    | 725 | _   | ns   |
|                       |                                         | From last, SPI data bit is clocked in to 10 % of RF output steady state (pin 28), OFF state | -    | 50  | -   | ns   |
| ISL                   | isolation                               | SPDT port                                                                                   | -    | 41  | -   | dB   |

<sup>[1]</sup> Connector and Printed-Circuit Board (PCB) losses have been de-embedded for all RF parameters.

823/A All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

### Table 32. Characteristics BGU8823/A port isolation of IC

f = 2550 MHz;  $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters are measured in an application board as shown in Figure 44 with components listed in Table 35 optimized for f = 2550 MHz.

| Symbol                   | Parameter                  | Conditions                                                                                                                       | Min | Тур | Max | Unit |
|--------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| α <sub>isol(ch-ch)</sub> | isolation between channels | Isolation from LNA1 output main (pin 42) to DSAM (pin 39) input in the main channel. Likewise for diversity (pin 15) to (pin 18) | -   | 59  | -   | dB   |
|                          |                            | Isolation for LNA2D (pin 32) output to LNA1M (pin 9) input in the cross channel. Likewise pin(24) to pin (2)                     | -   | 79  | -   | dB   |
|                          |                            | Isolation between main and diversity channels at input (pin 2 and pin 9)                                                         | -   | 75  | -   | dB   |
|                          |                            | Isolation between LNA2 main and diversity output to SW_RF ports                                                                  | _   | 53  | -   | dB   |

# Table 33. Characteristics BGU8823/A logical inputs/outputs

 $V_{DD}$  = 5 V; Typical values at  $T_{amb}$  = 25 °C; Output load 30 pF.

| Symbol               | Parameter                 | Conditions                                                                                                                             | Min  | Тур | Max  | Unit |
|----------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>DD(SPI)</sub> | SPI supply voltage        |                                                                                                                                        | 4.75 | 5   | 5.25 | V    |
| I <sub>DD(SPI)</sub> | SPI supply current        | pin 34                                                                                                                                 | -    | -   | 10   | mA   |
| V <sub>IL</sub>      | LOW-level input voltage   |                                                                                                                                        | -0.3 | -   | 0.4  | V    |
| $V_{IH}$             | HIGH-level input voltage  | 1.8 V mode                                                                                                                             | 1.2  | 1.8 | 3.6  | V    |
|                      |                           | 3.3 V mode                                                                                                                             | 2.6  | 3.3 | 3.6  | V    |
|                      |                           | for pin 24 and 32                                                                                                                      | -    | -   | 2.75 | V    |
| V <sub>OL</sub>      | LOW-level output voltage  | SPI (SDO, SDIO, and GPO); For all digital pins                                                                                         | 0    | -   | 0.4  | V    |
| V <sub>OH</sub>      | HIGH-level output voltage | SPI (SDO, SDIO, and GPO); For all digital pins and 3.3 V tolerant programmable by register 0×13h bit [0]"0" = 1.8 V default"1" = 3.3 V | 1.4  | 1.8 | 2.1  | V    |
| I <sub>IL</sub>      | LOW-level input current   | V <sub>IL</sub> = 0 V                                                                                                                  | -150 | -   | 150  | μΑ   |
| I <sub>IH</sub>      | HIGH-level input current  | V <sub>IH</sub> = 1.8 V                                                                                                                | -150 | -   | 150  | μΑ   |
| I <sub>OL</sub>      | LOW-level output current  | for all digital output pins (incl. GPO); Current sourcing from 1.8 V                                                                   | +4   | -   | -    | mA   |
| I <sub>OH</sub>      | HIGH-level output current | for all digital output pins (incl. GPO); Current sinking to ground                                                                     | -    | -   | -4   | mA   |
| I <sub>LO</sub>      | output leakage current    | 3-state output leakage for all logic levels                                                                                            | -87  | -   | 30   | μΑ   |

Table 34. Characteristics BGU8823/A SPI timing

 $V_{DD}$  = 5 V; Typical values at  $T_{amb}$  = 25 °C; Output load 30 pF. Guaranteed by design.

| Symbol                | Parameter                   | Conditions                                                                                                       | ı     | Min | Тур | Max | Unit |
|-----------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------|-------|-----|-----|-----|------|
| t <sub>su(SDIO)</sub> | SDIO set-up time            | Serial data IO setup to serial CLK rising edge setup time                                                        | -     | -   | 5   | -   | ns   |
| t <sub>h(SDIO)</sub>  | SDIO hold time              | Serial CLK rising edge to serial data IO hold time                                                               | -     | -   | 3   | -   | ns   |
| t <sub>SCLKH</sub>    | SCLK HIGH time              | Logic "High" time of Serial SPI clock                                                                            | -     | -   | 27  | -   | ns   |
| t <sub>SCLKL</sub>    | SCLK LOW time               | Logic "Low" time of Serial SPI clock                                                                             | -     | -   | 29  | -   | ns   |
| t <sub>s</sub>        | settling time               | CSB falling edge to serial CLK rising edge                                                                       | -     | -   | 4.1 | -   | ns   |
|                       |                             | setup time                                                                                                       | -     | -   | 3.0 | -   | ns   |
| $t_{d(DV)}$           | data input valid delay time | Serial CLK falling edge to validate data in SDIO/SDO time: To V <sub>IH</sub> , V <sub>IL</sub> or 3-state level | -     | -   | 16  | -   | ns   |
| T <sub>clk</sub>      | clock period                | SPI SCLK rising edge to rising edge at write mode                                                                | [1] 2 | 40  | -   | -   | ns   |

<sup>[1]</sup>  $t_{dv}$ : in case of slave writes to master  $T_{clk}$  60 ns max.

# 13 Graphics

All plots are created based on the measurements of a typical sample.

# 13.1 LNA1 primary frequencies



 $V_{DD} = 5 V$ 

(1) T<sub>amb</sub>= -40 °C

(2)  $T_{amb}$ = +25 °C

(3)  $T_{amb} = +95 \, ^{\circ}C$ 

Figure 21. LNA1\_M&D Power gain as a function of frequency, typical values



 $V_{DD} = 5 V$ 

(1) T<sub>amb</sub>= -40 °C

(2)  $T_{amb}$ = +25 °C

(3)  $T_{amb}$ = +95 °C

Figure 22. LNA1\_M&D Input return loss as a function of frequency, typical values

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

40

26

12

-2

-16

-30

S<sub>par</sub> (dB) aaa-033794



$$V_{DD} = 5 V$$



1

Figure 23. LNA1\_M&D Output return loss as a function of frequency, typical values



 $V_{DD} = 5 V$ 

Figure 25. LNA1 \_M&D Rollett stability factor as a function of frequency, typical values



2

3

4 f (GHz) 5

/S22

~S11



 $V_{DD} = 5 V$ 

(2) 
$$T_{amb}$$
= +25 °C

Figure 26. LNA1\_M&D Output 1 dB compression point, typical values

# Dual channel low-noise high linearity amplifier with DSA and SPDT



 $V_{DD}$ = 5 V; Output tone power +5 dBm Delta frequency 1 MHz

- (1) T<sub>amb</sub>= -40 °C
- (2) T<sub>amb</sub>= +25 °C
- (3) T<sub>amb</sub>= +95 °C

Figure 27. LNA1\_M&D Output third order intercept point, typical values



 $V_{DD} = 5 V$ 

- (1)  $T_{amb}$ = -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3) T<sub>amb</sub>= +95 °C

Figure 28. LNA1\_M&D Noise figure as a function of frequency, typical values

### 13.2 DSA +LNA2



V<sub>DD</sub>= 5 V; 0 dB attenuation

- (1) T<sub>amb</sub>= -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

Figure 29. DSA+LNA2 M&D Power gain as a function of frequency, typical values

# Dual channel low-noise high linearity amplifier with DSA and SPDT



V<sub>DD</sub>= 5 V; 0 dB attenuation

- (1) T<sub>amb</sub>= -40 °C
- (2) T<sub>amb</sub>= +25 °C
- (3)  $T_{amb}$ = +95 °C

Figure 30. DSA+LNA2\_M&D Input return loss as a function of frequency, typical values



V<sub>DD</sub>= 5 V; 0 dB attenuation

- (1) T<sub>amb</sub>= -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

Figure 31. DSA+LNA2\_M&D Output return loss as a function of frequency, typical values



V<sub>DD</sub>= 5 V; T<sub>amb</sub>= 25 °C; 0 dB attenuation



V<sub>DD</sub>= 5 V; 0 dB attenuation

- (1) T<sub>amb</sub>= -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

Figure 33. DSA+LNA2\_M&D Rollett stability factor as a function of frequency; typical values

Figure 32. DSA+LNA2\_M&D S-parameters as a function of frequency; typical values

# Dual channel low-noise high linearity amplifier with DSA and SPDT



V<sub>DD</sub>= 5 V; 0 dB attenuation

- (1)  $T_{amb} = -40 \, ^{\circ}C$
- (2)  $T_{amb}$ = +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

Figure 34. DSA+LNA2\_M&D Output 1 dB compression point, typical values



 $V_{DD}$ = 5 V; Output tone power +5 dBm Delta frequency 1 MHz; 0 dB attenuation

- (1) T<sub>amb</sub>= -40 °C
- (2) T<sub>amb</sub>= +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

Figure 35. DSA+LNA2\_M&D Output third order intercept point, typical values



V<sub>DD</sub>= 5 V; 0 dB attenuation

- (1) T<sub>amb</sub>= -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3) T<sub>amb</sub>= +95 °C

Figure 36. DSA+LNA2\_M&D Noise figure as a function of frequency, typical values



 $V_{DD} = 5 V$ 

- (1) T<sub>amb</sub>= -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3) T<sub>amb</sub>= +95 °C

Figure 37. DSA+LNA2\_M&D DSA gain variation versus attenuation step

### 13.3 SPDT



 $V_{DD} = 5 V$ 

- (1)  $T_{amb}$ = -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3) T<sub>amb</sub>= +95 °C

Figure 38. RFin\_M to RFin\_D channel isolation



 $V_{DD} = 5 V$ 

- (1) T<sub>amb</sub>= -40 °C
- (2)  $T_{amb}$ = +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

Figure 39. Insertion loss SWRF1/2 to SWRFC as function of frequency, typical values



 $V_{DD} = 5 V$ 

- (1)  $T_{amb}$ = -40 °C
- (2) T<sub>amb</sub>= +25 °C
- (3)  $T_{amb}$ = +95 °C

Figure 40. S11 of SWRFC when switched to SWRF1/2 as Figure 41. S11 of SWRF1/2 when switched to SWRFC as function of frequency, typical values



 $V_{DD} = 5 V$ 

- (1)  $T_{amb}$ = -40 °C
- (2) T<sub>amb</sub>= +25 °C
- (3)  $T_{amb} = +95 \, ^{\circ}C$

function of frequency, typical values

# Dual channel low-noise high linearity amplifier with DSA and SPDT



**V**<sub>DD</sub>= 5 **V** 

(3) T<sub>amb</sub>= +95 °C

Figure 42. SPDT isolation SWRF1 to SWRF2 as function of frequency, typical values



V<sub>DD</sub>= 5 V

(3) 
$$T_{amb}$$
= +95 °C

Figure 43. SPDT 1 dB compression point as function of frequency, typical values

# 14 Application information



Table 35. List of components

| Component                                                  | Designation                      | Value  | Manufacturer | Quantity |
|------------------------------------------------------------|----------------------------------|--------|--------------|----------|
| C12, C22                                                   | Not mounted                      |        |              |          |
| C42, C102                                                  | GJM1555C1HR50WB01<br>+/- 0.05 pF | 0.5 pF | Murata       | 2        |
| C11, C21, C31, C41, C51, C61,<br>C71, C81, C91, C101, C111 | GRM1555C1E391JA01                | 390 pF | Murata       | 11       |
| C105, C205, C305, C405, C505,<br>C605, C705                | GRM188R71E105KA                  | 1 μF   | Murata       | 7        |
| C32, C52, C92, C112, C201, C301, C401, C501, C601, C701    | GRM1555CH101JA01D                | 1 nF   | Murata       | 10       |
| C202, C302, C402, C502, C602,<br>C702                      | GRM155R71H102KA01D               | 100 pF | Murata       | 6        |
| C203, C303, C403, C503, C603, C703                         | GRM155R71H103KA88D               | 10 nF  | Murata       | 6        |

# Dual channel low-noise high linearity amplifier with DSA and SPDT

| Component                                                                    | Designation                                             | Value       | Manufacturer | Quantity |
|------------------------------------------------------------------------------|---------------------------------------------------------|-------------|--------------|----------|
| C204, C304, C404, C504, C604,<br>C704, C801, C802, C803, C804,<br>C901, C902 | GRM1555C1H100JA01D                                      | 10 pF       | Murata       | 13       |
| D1                                                                           | TLMS1000-GS08                                           | 1328308     | FARNELL      | 1        |
| D1                                                                           | BAS16L                                                  | BAS16L      | NXP          | 1        |
| J1, J2, J3, J4, J5, J6, J7, J8, J9,<br>J10, J11                              | Connector SMA142-0701-841                               |             | FARNELL      | 11       |
| L11, L21                                                                     | LQG15HS1N0S2 +/- 0.3 nH                                 | 1.0 nH      | Murata       | 4        |
| L41, L101                                                                    | LQP15MN1N0B02D +/- 0.1 nH                               | 1.0 nH      | Murata       | 2        |
| L31, L51, L91, L111                                                          | LQP15MN8N2B02                                           | 8.2 nH      | Murata       | 4        |
| L201, L301, L401, L501, L601,<br>L701                                        | LQW15AN10NJ00                                           | 10 nH       | Murata       | 2        |
| R904                                                                         | 402                                                     | 680 R       | Murata       | 6        |
| R201, R301, R401, R501, R601,<br>R701                                        | 402                                                     | 0 R         |              | 1        |
| R901                                                                         | 402                                                     | 82k         |              | 6        |
| R902                                                                         | 402                                                     | 18k         |              | 1        |
| R903                                                                         | 402                                                     | 4k3         |              | 1        |
| R910                                                                         | 402                                                     | 2.2k        |              | 1        |
| R911                                                                         | 402                                                     | 1.1k        |              | 1        |
| R912                                                                         | 402                                                     | 3.3k        |              | 1        |
| SW1                                                                          | KSR223GLFG                                              | 2320064     | FARNELL      | 1        |
| U1                                                                           |                                                         | BGU8823/A   | NXP          | 1        |
| U2                                                                           |                                                         | 74LVC2G14GM | NXP          | 1        |
| X1                                                                           | WIRE-BOARD CONNECTOR,<br>HEADER 10POS, 2MM              | 1835819     | FARNELL      | 1        |
| X2, X3                                                                       | TE CONNECTIVITY / AMP-4-103322-2-BARETTE SECABLE DOUBLE | 1098460     | FARNELL      | 1        |
| TP1, TP2, TP3, TP4, TP5, TP6                                                 | 3 points HEADER, VERTICAL, pitch 2.54 mm                | 5217805     | FARNELL      | 1        |

### Table 36. Typical performance BGU8823/A LNA1\_M/D application board $V_{CC} = 5 \text{ V}$

All RF parameters are measured at the application board as shown in Figure 44 with the components as listed in Table 35 optimized for: f = 2300 MHz to 2700 MHz,  $V_{CC} = 5 \text{ V}$ ,  $T_{amb} = 25 ^{\circ}\text{C}$ .

| Symbol              | Parameter                             | Conditions                         | Freque | Frequency |      |      | Unit |
|---------------------|---------------------------------------|------------------------------------|--------|-----------|------|------|------|
|                     |                                       |                                    | 2300   | 2400      | 2550 | 2700 | MHz  |
| G                   | gain                                  | [1]                                | 19.0   | 18.7      | 18.3 | 17.9 | dB   |
| RLin                | input return loss                     |                                    | 17.5   | 22.1      | 29.6 | 20.0 | dB   |
| RL <sub>out</sub>   | output return loss                    |                                    | 14.8   | 14.1      | 13.9 | 15.5 | dB   |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression | [1]                                | 18.2   | 18.8      | 19.1 | 18.9 | dBm  |
| IP3 <sub>O</sub>    | output third-order intercept point    | $\Delta f = 1 \text{ MHz}$ [1] [2] | 35.2   | 35.2      | 36.3 | 36.4 | dBm  |
| NF                  | noise figure                          | [1]                                | 0.7    | 0.7       | 0.7  | 0.7  | dB   |

<sup>[1]</sup> Connector and board losses have been de-embedded.

#### Table 37. Typical performance BGU8823/A DSA+LNA2\_M/D application board V<sub>CC</sub> = 5 V

All RF parameters are measured at the application board as shown in Figure 44 with the components as listed in Table 35 optimized for: f = 2300 MHz to 2700 MHz,  $V_{CC} = 5 \text{ V}$ ,  $T_{amb} = 25 ^{\circ}\text{C}$ . DSA in minimum attenuation.

| Symbol              | Parameter                             | Conditions |         | Freque | Frequency |      |      | Unit |
|---------------------|---------------------------------------|------------|---------|--------|-----------|------|------|------|
|                     |                                       |            |         | 2300   | 2400      | 2550 | 2700 | MHz  |
| G                   | gain                                  |            | [1]     | 17.8   | 17.3      | 16.7 | 16.0 | dB   |
| RLin                | input return loss                     |            |         | 21.4   | 22.7      | 24.8 | 19.0 | dB   |
| RLout               | output return loss                    |            |         | 19.0   | 19.1      | 19.2 | 18.1 | dB   |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression |            | [1]     | 19.4   | 18.9      | 19.7 | 18.7 | dBm  |
| IP3 <sub>O</sub>    | output third-order intercept point    | Δf = 1 MHz | [1] [2] | 36.6   | 36.4      | 36.5 | 36.5 | dBm  |
| NF                  | noise figure                          |            | [1]     | 2.4    | 2.5       | 2.7  | 2.9  | dB   |

<sup>[1]</sup> Connector and board losses have been de-embedded.

<sup>[2] 2-</sup>Tone; tone spacing = 1 MHz; P<sub>o</sub> = 5 dBm per tone

<sup>[2] 2-</sup>Tone; tone spacing = 1 MHz; P<sub>o</sub> = 5 dBm per tone

Table 38. Typical performance BGU8823/A SPDT application board  $V_{CC}$  = 5 V

All RF parameters are measured at the application board as shown in Figure 44 with the components as listed in Table 35.

| Symbol              | Parameter                             | Conditions         |            | Frequ | ency |      |      | Unit |
|---------------------|---------------------------------------|--------------------|------------|-------|------|------|------|------|
|                     |                                       | Switch position    |            | 2300  | 2400 | 2550 | 2700 | MHz  |
| $\alpha_{ins}$      | insertion loss                        | SWRF1/2 to SWRFC   | [1]        | 1.7   | 1.8  | 1.9  | 1.8  | dB   |
| RL <sub>in</sub>    | input return loss                     | SW_RF1 to SW_RFC   | [1]<br>[2] | 14.5  | 14.4 | 16.1 | 18.7 | dB   |
|                     |                                       | SW_RF2 to SW_RFC   | [1]<br>[3] | 15.6  | 15.3 | 17.1 | 20.1 | dB   |
| RL <sub>out</sub>   | output return loss                    | SW_RF1/2 to SW_RFC | [1]<br>[4] | 15.7  | 14.9 | 15.5 | 16.7 | dB   |
| ISL                 | isolation                             | SW_RF1 to SW_RFC   | [1]<br>[5] | 42.1  | 42.0 | 41.5 | 40.6 | dB   |
|                     |                                       | SW_RF1 to SW_RFC   | [1]<br>[6] | 50.7  | 49.8 | 48.8 | 48.0 | dB   |
|                     |                                       | SW_RF2 to SW_RFC   | [1]<br>[7] | 42.7  | 42.5 | 42.0 | 41.2 | dB   |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression |                    | [1]        | 37.2  | 37.0 | 35.6 | 36.2 | dBm  |
| IP3 <sub>O</sub>    | output third-order intercept point    | Δf = 1 MHz         | [2]<br>[8] | 53.4  | 50.4 | 55.5 | 53.6 | dBm  |

Connector and board losses have been de-embedded. input is SW\_RF1. input is SW\_RF2.

<sup>[2]</sup> [3] [4] [5]

input is SW\_RF2.
output is SW\_RFC.
SW\_RF2 to SW\_RFC.
SW\_RF1 to SW\_RF2.
SW\_RF1 to SW\_RFC.
2-Tone; tone spacing = 1 MHz; P<sub>o</sub> = 5 dBm per tone

# 15 Package outline



# 16 Abbreviations

### Table 39. Abbreviations

| Acronym | Description                            |
|---------|----------------------------------------|
| CDMA    | code division multiple-access          |
| ESD     | electrostatic discharge                |
| FDD     | frequency-division duplexing           |
| GSM     | global system for mobile communication |
| LNA     | low-noise amplifier                    |
| LTE     | long-term evolution                    |
| RF      | radio frequency                        |
| TDD     | time-division duplexing                |
| W-CDMA  | wideband code division multiple-access |

# 17 Revision history

# Table 40. Revision history

| Document ID     | Release date                                                                                                                                                                                                                   | Data sheet status  | Change notice | Supersedes      |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-----------------|--|
| BGU8823/A v.6   | 20200415                                                                                                                                                                                                                       | Product data sheet | -             | BGU8823/A v.5   |  |
| modification    | Security status changed from Company confidential to Public                                                                                                                                                                    |                    |               |                 |  |
| BGU8823/A v.5   | 20200409                                                                                                                                                                                                                       | Product data sheet | -             | BGU8823/A v.4   |  |
| modification    | <ul> <li>changed the R/W into R/W for both figures in the Programming registers topic</li> <li>corrected the title for figure 4</li> </ul>                                                                                     |                    |               |                 |  |
| BGU8823/A v.4   | 20200130                                                                                                                                                                                                                       | Product data sheet | -             | BGU8823/A v.3   |  |
| modification    | <ul> <li>changed access value for bit 4-7 to R/W in functional register address 0x 10h</li> <li>removed read-back value is always "0"</li> <li>adapted the first footnote to: After reset/start-up LNAs are enabled</li> </ul> |                    |               |                 |  |
| BGU8823/A v.3   | 20190412                                                                                                                                                                                                                       | Product data sheet | -             | BGU8823/A v.2.1 |  |
| modification    | <ul><li>adapted and repaired the graphics</li><li>Inserted orderable part number in Ordering information table</li></ul>                                                                                                       |                    |               |                 |  |
| BGU8823/A v.2.1 | 20181205                                                                                                                                                                                                                       | Product data sheet | -             | BGU8823/A v.2   |  |
| modification    | adapted register address 0x06h                                                                                                                                                                                                 |                    |               |                 |  |
| BGU8823/A v.2   | 20181129                                                                                                                                                                                                                       | Product data sheet | -             | BGU8823/A v.1   |  |
| modification    | added /A to the name of the product because of updated version                                                                                                                                                                 |                    |               |                 |  |
| BGU8823 v.1     | 20170223                                                                                                                                                                                                                       | Product data sheet | -             | -               |  |

# 18 Legal information

#### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

BGU8823/A

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved

### Dual channel low-noise high linearity amplifier with DSA and SPDT

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive

applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.