

# CY8CPROTO-062S3-4343W

# PSoC 62S3 Wi-Fi BT Prototyping Kit Guide

Doc. # 002-28070 Rev. \*A

Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

Phone (USA): 800.858.1810 Phone (Intnl): +1.408.943.2600

www.cypress.com



#### Copyrights

© Cypress Semiconductor Corporation, 2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO. THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any use of a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i) Cypress's published data sheet for the product explicitly states Cypress has qualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

# Contents



|    | Safety   | and Regulatory Compliance Information                        | 4  |
|----|----------|--------------------------------------------------------------|----|
| 1. | Introdu  | ction                                                        | 8  |
|    | 1.1      | Kit Contents                                                 | 9  |
|    | 1.2      | Getting Started                                              | 10 |
|    | 1.3      | Board Details                                                |    |
|    | 1.4      | Additional Learning Resources                                | 14 |
|    | 1.5      | Technical Support                                            | 14 |
|    | 1.6      | Documentation Conventions                                    | 14 |
|    | 1.7      | Acronyms                                                     | 15 |
| 2. | Kit Ope  | ration                                                       | 16 |
|    | 2.1      | Theory of Operation                                          | 16 |
|    | 2.2      | KitProg3: On-Board Programmer/Debugger                       |    |
|    |          | 2.2.1 Programming and Debugging using ModusToolbox IDE       |    |
|    |          | 2.2.2 USB-UART Bridge                                        |    |
|    |          | 2.2.3 USB-I2C Bridge                                         | 24 |
| 3. | Hardwa   | ire                                                          | 25 |
|    | 3.1      | Schematics                                                   | 25 |
|    | 3.2      | Hardware Functional Description                              | 25 |
|    |          | 3.2.1 CY8CMOD-062S3-4343W (MOD1)                             | 25 |
|    |          | 3.2.2 PSoC 5LP based KitProg3 (U2)                           | 29 |
|    |          | 3.2.3 Serial Interconnection between PSoC 5LP and PSoC 6 MCU | 30 |
|    |          | 3.2.4 Power Supply System                                    | 31 |
|    |          | 3.2.5 Expansion Connectors                                   | 35 |
|    |          | 3.2.6 CapSense Circuit                                       | 36 |
|    |          | 3.2.7 LEDs                                                   | 36 |
|    |          | 3.2.8 Push Buttons                                           | 37 |
|    |          | 3.2.9 Cypress Quad SPI NOR Flash                             | 37 |
|    | 3.3      | Bill of Materials                                            |    |
|    | 3.4      | Frequently Asked Questions                                   | 38 |
| Re | vision H | istory                                                       | 39 |

# Safety and Regulatory Compliance Information



The CY8CPROTO-062S3-4343W PSoC® 62S3 Wi-Fi BT Prototyping Kit is intended for development purposes only. Users are advised to test and evaluate this kit in an RF development environment.

This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required authorizations are first obtained. Contact <a href="mailto:support@cypress.com">support@cypress.com</a> for details.



The CY8CPROTO-062S3-4343W, as shipped from the factory, has been verified to meet with the requirements of CE as a Class A product.



PSoC 62S3 Wi-Fi BT Prototyping Boards contain electrostatic discharge (ESD)- sensitive devices. Electrostatic charges readily accumulate on the human body and any equipment, which can cause a discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused PSoC 62S3 Wi-Fi BT Prototyping Boards in the protective shipping package.



#### End-of-Life/Product Recycling

The end-of-life cycle for this kit is five years from the date of manufacture mentioned on the back of the box. Contact your nearest recycler to discard the kit.



# **General Safety Instructions**

#### ESD Protection

ESD can damage boards and associated components. Cypress recommends that you perform procedures only at an ESD workstation. If an ESD workstation is unavailable, use appropriate ESD protection by wearing an anti-static wrist strap attached to a grounded metal object.

#### Handling Boards

CY8CPROTO-062S3-4343W PSoC 62S3 Wi-Fi BT Prototyping Kit is sensitive to ESD. Hold the board only by its edges. After removing the board from its box, place it on a grounded, static-free surface. Use a conductive foam pad, if available. Do not slide the board over any surface.

#### Regulatory Compliance Information

The CY8CPROTO-062S3-4343W PSoC 62S3 Wi-Fi BT Prototyping Kit contains devices that transmit and receive radio signals in accordance with the spectrum regulations for the 2.4-GHz unlicensed frequency range.

Cypress Semiconductor Corporation has obtained regulatory approvals for this kit to be used in specific countries. These countries include the United States (FCC Part 15), Canada (IC RSS210), and Japan (JRF/TELEC). Additional regional regulatory agency approval may be required to operate these throughout the world.

This kit, as shipped from the factory, has been tested and found to comply with the limits and requirements for the following compliances:

- As a Class B digital device, pursuant to part 15 of the FCC Rules.
- As a Class B digital apparatus, compliant with Canadian ICES-003.



#### CAUTION:

Only antennas with a peak gain of less than or equal to 1.4 dBi may be used with this device.

The manufacturer is not responsible for any radio or television interference caused by unauthorized modifications to this equipment. Such modifications could void the user's authority to operate the equipment.



#### Regulatory Statements and Product Labeling

#### United States (FCC)

The CY8CPROTO-062S3-4343W contains LBEE5KL1DX modular transmitter that complies with Part 15 of the Federal Communications Commission (FCC) Rules. The FCC ID for this device is **VPYLB1DX**.

Operation is subject to the following two conditions:

- This device may not cause harmful interference
- This device must accept any interference received, including interference that may cause undesired operation.

CAUTION: Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. The antennas for this transmitter must be installed to provide a separation distance of 20 cm from all persons and must not be co-located or operating in conjunction with any other antenna or transmitter.

#### Canada (IC)

This device complies with the Industry Canada license-exempt RSS standard(s). Operation is subject to the following two conditions:

- This device may not cause interference.
- This device must accept any interference, including interference that may cause undesired operation of the device.

This equipment complies with radio frequency exposure limits set forth by Industry Canada for an uncontrolled environment. This equipment should be installed and operated with minimum distance 20 cm between the device and the user or bystanders.

CAUTION: Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

Contains IC: 772C-LB1DX

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

Cet équipement est conforme aux limites d'exposition aux radiofréquences définies par Industrie Canada pour un environnement non contrôlé. Cet équipement doit être installé et utilisé avec un minimum de 20cm de distance entre le dispositif et l'utilisateur ou des tiers.

Contains IC: 772C-LB1DX



## Japan (TELEC)

This product has built-in specified radio equipment which authorized "Japan Radio Certification" (certification number: 001-P00840) based on type approval system.

Manufactured by Murata Manufacturing



R

001-P00840

# 1. Introduction



Thank you for your interest in the CY8CPROTO-062S3-4343W PSoC 62S3 Wi-Fi BT Prototyping Kit (hereafter called PSoC 62S3 Wi-Fi BT Kit). The PSoC 62S3 Wi-Fi BT Kit enables you to evaluate and develop your applications using the PSoC 62 Series MCU (hereafter called "PSoC 6 MCU") and CYW4343W WICED Wi-Fi/BT combo device.

PSoC 6 MCU is Cypress' latest, ultra-low-power PSoC specifically designed for wearables and IoT products. PSoC 6 MCU is a true programmable embedded system-on-chip, integrating a 150-MHz ARM<sup>®</sup> Cortex<sup>®</sup>-M4 as the primary application processor, a 100-MHz ARM Cortex<sup>®</sup>-M0+ that supports low-power operations, up to 2 MB Flash and 1 MB SRAM, Secure Digital Host Controller (SDHC) supporting SD/SDIO/eMMC interfaces, CapSense<sup>®</sup> touch-sensing, and programmable analog and digital peripherals that allow higher flexibility, in-field tuning of the design, and faster time-to-market.

The PSoC 6 MCU on this kit has 512 KB of Flash and 256 KB of SRAM.

The PSoC 62S3 Wi-Fi BT Kit carries a PSoC 6 MCU and a CYW4343W based Wi-Fi and Bluetooth combination module. In addition, the board features an onboard programmer/debugger (KitProg3), a 512-MB Quad SPI NOR flash, a Micro-B connector for USB device interface, a 5-segment CapSense slider, two CapSense buttons, a user LED, and one push button. The board supports operating voltages from 1.8 V to 3.3 V for PSoC 6 MCU.

You can use ModusToolbox<sup>™</sup> to develop and debug your PSoC 6 MCU projects. ModusToolbox software is a set of tools that enable you to integrate Cypress devices into your existing development methodology. Application development using PSoC 62S3 Wi-Fi BT Kit is also supported in other development environments such as Mbed OS.

If you are new to PSoC 6 MCU and ModusToolbox IDE, refer to the application note AN221774 - Getting Started with PSoC 6 MCU to help you familiarize with the PSoC 6 MCU and help you create your own design using the ModusToolbox IDE.



#### 1.1 Kit Contents

The PSoC 62S3 Wi-Fi BT Prototyping Kit package has the following contents, as shown in Figure 1-1.

- PSoC 62S3 Wi-Fi BT Prototyping Board
- USB Type-A to Micro-B cable
- Quick Start Guide

Figure 1-1. Kit Contents



Inspect the contents of the kit; if you find any part missing, contact your nearest Cypress sales office for help: www.cypress.com/support.



# 1.2 Getting Started

This guide will help you to get acquainted with the PSoC 62S3 Wi-Fi BT Kit:

- The Kit Operation chapter on page 16 describes the major features of the PSoC 62S3 Wi-Fi BT Kit and functionalities such as programming, debugging, and the USB-UART and USB-I<sup>2</sup>C bridges.
- The Hardware chapter on page 25 provides a detailed hardware description, methods to use the onboard NOR Flash, kit schematics, and the bill of materials (BOM).
- Application development using PSoC 62S3 Wi-Fi BT Kit is supported in various development ecosystems such as ModusToolbox, and Mbed OS. For the latest software support for this development kit including the different development ecosystems, refer to the kit webpage.
  - ModusToolbox is a free development ecosystem that includes the ModusToolbox IDE and the PSoC 6 SDK. Using ModusToolbox IDE, you can enable and configure device resources, middleware libraries; and program and debug the device. You can download the software from the ModusToolbox home page. See the ModusToolbox Installation Guide for additional information.
  - ☐ Mbed OS: Visit Cypress' Mbed OS page on instructions to develop applications on Cypress's target board on the Mbed OS ecosystem.
- There are a wide range of code examples to evaluate the PSoC 62S3 Wi-Fi BT Kit. These examples help you familiarize yourself with the PSoC 6 MCU and create your own design. These examples are available in various development ecosystems such as ModusToolbox IDE, Mbed OS, etc. Visit Cypress's code example page to access examples for the following development ecosystems:
  - ModusToolbox based examples
  - Mbed OS based examples



#### 1.3 Board Details

The PSoC 62S3 Wi-Fi BT Prototyping Kit that has the following features:

- CY8CMOD-062S3-4343W that contains
  - PSoC 6 MCU with SDHC
  - Murata Type 1DX ultra-small 2.4-GHz WLAN and Bluetooth module based on CYW4343W
- 512-Mbit external Quad SPI NOR Flash that provides a fast, expandable memory for data and code
- KitProg3 onboard SWD programmer/debugger, USB-UART and USB-I2C bridge functionality
- CapSense touch-sensing slider (5 elements) and two buttons, based on self-capacitance (CSD)
- A Micro-B connector for PSoC 6 MCU USB device interface
- 1.8 V and 3.3 V operation of PSoC 6 MCU is supported
- One user LED, one user button, and a reset button for PSoC 6 MCU
- One Mode selection button and one Status LED for KitProg3

Refer to Figure 2-4 for more details of the kit features.

Figure 1-2 shows the pinout of the PSoC 62S3 Wi-Fi BT Kit.

Figure 1-2. Prototyping Kit Pinout





Table 1-1. Pioneer Board Pinout

| Pin             | Primary On-board Function                          | Secondary On-board<br>Function | Connection details                                                         |  |  |
|-----------------|----------------------------------------------------|--------------------------------|----------------------------------------------------------------------------|--|--|
| PSoC 6 MCU Pins |                                                    |                                |                                                                            |  |  |
| XRES            | Hardware Reset                                     | -                              | Remove R49 to disconnect it from KitProg3 RESET.                           |  |  |
| P0[4]           | User Button with<br>Hibernate wakeup<br>capability | -                              | Configured as Active LOW switch                                            |  |  |
| P5[0]           | GPIO                                               | _                              | _                                                                          |  |  |
| P5[1]           | GPIO                                               | _                              | _                                                                          |  |  |
| P5[6]           | GPIO                                               | _                              | _                                                                          |  |  |
| P5[7]           | GPIO                                               | _                              | _                                                                          |  |  |
| P6[4]           | I2C SCL                                            | -                              | Remove R21 to disconnect from KitProg3 I2C_SCL                             |  |  |
| P6[5]           | I2C SDA                                            | _                              | Remove R30 to disconnect from KitProg3 I2C_SDA                             |  |  |
| P6[6]           | SWDIO                                              | GPIO                           | _                                                                          |  |  |
| P6[7]           | SWDCLK                                             | GPIO                           | _                                                                          |  |  |
| P8[0]           | CapSense Button0                                   | GPIO                           | Connected to CapSense by default. Remove R84 to disconnect CapSense.       |  |  |
| P8[1]           | CapSense Button1                                   | GPIO                           | Connected to CapSense by default. Remove R77 to disconnect CapSense.       |  |  |
| P7[0]           | CapSense Silder0                                   | GPIO                           | Connected to CapSense by default. Remove R82 to disconnect CapSense.       |  |  |
| P7[1]           | CapSense Silder1                                   | GPIO                           | Connected to CapSense by default. Remove R81 to disconnect CapSense.       |  |  |
| P7[2]           | CapSense Silder2                                   | GPIO                           | Connected to CapSense by default. Remove R80 to disconnect CapSense.       |  |  |
| P7[3]           | CapSense Silder3                                   | GPIO                           | Connected to CapSense by default. Remove R79 to disconnect CapSense.       |  |  |
| P9[0]           | CapSense Silder4                                   | GPIO                           | Connected to CapSense by default. Remove R78 to disconnect CapSense.       |  |  |
| P9[1]           | GPIO                                               | _                              | _                                                                          |  |  |
| P7[7]           | CMOD                                               | _                              | -                                                                          |  |  |
| P10[0]          | UART RX                                            | GPIO                           | Connected to KitProg3 UART TX pin. Remove R53 to disconnect from KitProg3. |  |  |
| P10[1]          | UART TX                                            | GPIO                           | Connected to KitProg3 UART RX pin. Remove R64 to disconnect from KitProg3. |  |  |
| P10[2]          | GPIO                                               | UART RTS                       | Populate R29 to connect to KitProg3 UART CTS.                              |  |  |



Table 1-1. Pioneer Board Pinout (continued)

| Pin         | Primary On-board Function                       | Secondary On-board Function | Connection details                                                                                                         |
|-------------|-------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------|
| P10[3]      | GPIO                                            | UART CTS                    | Populate R33 to connect to KitProg3 UART RTS.                                                                              |
| P10[4]      | GPIO                                            | -                           | _                                                                                                                          |
| P10[5]      | GPIO                                            | -                           | -                                                                                                                          |
| P11[0]      | GPIO                                            | -                           | _                                                                                                                          |
| P11[1]      | Red User LED                                    | -                           | _                                                                                                                          |
| P11[2]      | QSPI FLASH CS                                   | GPIO                        | _                                                                                                                          |
| P11[3]      | QSPI Flash IO3                                  | GPIO                        | Remove R2 to isolate from external memory and use as a GPIO                                                                |
| P11[4]      | QSPI Flash IO2                                  | GPIO                        | Remove R7 to isolate from external memory and use as a GPIO                                                                |
| P11[5]      | QSPI Flash IO1                                  | GPIO                        | Remove R1 to isolate from external memory and use as a GPIO                                                                |
| P11[6]      | QSPI Flash IO0                                  | GPIO                        | Remove R3 to isolate from external memory and use as a GPIO                                                                |
| P11[7]      | QSPI FLASH CLK                                  | GPIO                        | Remove R5 to isolate from external memory and use as a GPIO                                                                |
| P12[6]      | GPIO                                            | -                           | _                                                                                                                          |
| P12[7]      | GPIO                                            | _                           | _                                                                                                                          |
| USB_DP      | USB-FS device interface                         | _                           | _                                                                                                                          |
| USB_DM      | USB-FS device interface                         | _                           | _                                                                                                                          |
|             |                                                 | CYW4343 Pins                |                                                                                                                            |
| BT_UART_TXD | UART interface with<br>Host MCU (PSoC 6<br>MCU) | _                           | Connected to UART RX pin (P3.0) of PSoC 6 MCU by default. To connect to KitProg3, remove R64 and populate R63              |
| BT_UART_RXD | UART interface with<br>Host MCU (PSoC 6<br>MCU) | -                           | Connected to UART TX pin (P3.1) of PSoC 6 MCU by default. To connect to KitProg3, remove R53 and populate R52              |
| BT_UART_CTS | UART interface with<br>Host MCU (PSoC 6<br>MCU) | _                           | Connected to UART RTS pin (P9.2) of PSoC 6 MCU by default. To connect to KitProg3, remove R33 (if loaded) and populate R26 |
| BT_UART_RTS | UART interface with<br>Host MCU (PSoC 6<br>MCU) | _                           | Connected to UART CTS pin (P9.3) of PSoC 6 MCU by default. To connect to KitProg3, remove R29 (if loaded) and populate R24 |
| BT_I2S_WS   | I2S Word Select                                 |                             |                                                                                                                            |
| BT_I2S_CLK  | I2S Clock                                       | _                           | _                                                                                                                          |
| BT_I2S_DI   | I2S Data Input                                  | _                           | _                                                                                                                          |



Table 1-1. Pioneer Board Pinout (continued)

| Pin       | Primary On-board<br>Function | Secondary On-board<br>Function | Connection details                                                                                                             |
|-----------|------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| BT_I2S_DO | I2S Data Output              | _                              | _                                                                                                                              |
| BT_GPIO_2 | NC                           | -                              | BT_GPIO_2 pin is not routed on to the castellated pads on CY8CMOD-062S3-4343W carrier module. Hence this pin is NC on the kit. |
| BT_GPIO_3 | Bluetooth GPIO               | -                              | _                                                                                                                              |
| BT_GPIO_4 | Bluetooth GPIO               | _                              | _                                                                                                                              |
| BT_GPIO_5 | Bluetooth GPIO               | _                              | _                                                                                                                              |
| WL_IO_1   | GPIO                         | _                              | _                                                                                                                              |

# 1.4 Additional Learning Resources

Cypress provides a wealth of data at <a href="https://www.cypress.com/psoc6">www.cypress.com/psoc6</a> to help you to select the right PSoC device for your design and to help you to quickly and effectively integrate the device into your design.

# 1.5 Technical Support

For assistance, visit Cypress Support or contact customer support at +1(800) 541-4736 Ext. 3 (in the USA) or +1 (408) 943-2600 Ext. 3 (International).

You can also use the following support resources if you need quick assistance:

- Self-help (Technical Documents)
- Local Sales Office Locations

#### 1.6 Documentation Conventions

Table 1-2. Document Conventions for Guides

| Convention         | Usage                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------|
| Courier New        | Displays file locations, user entered text, and source code: C:\cd\icc\                                                 |
| Italics            | Displays file names and reference documentation: Read about the sourcefile.hex file in the PSoC Creator User Guide.     |
| [Bracketed, Bold]  | Displays keyboard commands in procedures: [Enter] or [Ctrl] [C]                                                         |
| File > Open        | Represents menu paths:<br>File > Open > New Project                                                                     |
| Bold               | Displays commands, menu paths, and icon names in procedures:<br>Click the <b>File</b> icon and then click <b>Open</b> . |
| Times New Roman    | Displays an equation: $2+2=4$                                                                                           |
| Text in gray boxes | Describes cautions or unique functionality of the product.                                                              |



# 1.7 Acronyms

Table 1-3. Acronyms Used in this Document

| Acronym | Definition                                  |  |
|---------|---------------------------------------------|--|
| ADC     | Analog-to-Digital Converter                 |  |
| BLE     | Bluetooth Low Energy                        |  |
| BOM     | Bill of Materials                           |  |
| CMOD    | Modulator Capacitor                         |  |
| CPU     | Central Processing Unit                     |  |
| CSD     | CapSense Sigma Delta                        |  |
| DC      | Direct Current                              |  |
| Del-Sig | Delta-Sigma                                 |  |
| DMA     | Direct Memory Access                        |  |
| ECO     | External Crystal Oscillator                 |  |
| ESD     | Electrostatic Discharge                     |  |
| GPIO    | General-Purpose Input/Output                |  |
| HID     | Human Interface Device                      |  |
| I2C     | Inter-Integrated Circuit                    |  |
| I2S     | Inter-IC Sound                              |  |
| IC      | Integrated Circuit                          |  |
| IDE     | Integrated Development Environment          |  |
| IoT     | Internet of Things                          |  |
| LED     | Light-emitting Diode                        |  |
| LPO     | Low Power Oscillator                        |  |
| ООВ     | Out Of Box                                  |  |
| PC      | Personal Computer                           |  |
| PSoC    | Programmable System-on-Chip                 |  |
| PWM     | Pulse Width Modulation                      |  |
| QSPI    | Quad Serial Peripheral Interface            |  |
| SAR     | Successive Approximation Register           |  |
| SDHC    | Secure Digital Host Controller              |  |
| SDIO    | Secure Digital Input Output                 |  |
| SDK     | Software Development Kit                    |  |
| SMIF    | Serial Memory Interface                     |  |
| SPI     | Serial Peripheral Interface                 |  |
| SRAM    | Serial Random Access Memory                 |  |
| SWD     | Serial Wire Debug                           |  |
| UART    | Universal Asynchronous Receiver Transmitter |  |
| USB     | Universal Serial Bus                        |  |
| WCO     | Watch Crystal Oscillator                    |  |

# 2. Kit Operation



This chapter introduces you to various features of the PSoC 62S3 Wi-Fi BT Prototyping Board, including the theory of operation and the onboard programming and debugging functionality, KitProg3 USB-UART and USB-I2C bridges.

# 2.1 Theory of Operation

The PSoC 62S3 Wi-Fi BT Prototyping Board is built around PSoC 6 MCU. Figure 2-1 shows the block diagram of the PSoC 6 MCU device used in the PSoC 62S3 Wi-Fi BT Prototyping Board. For details of device features, see the device datasheet.

Figure 2-1. PSoC 6 MCU Block Diagram







Figure 2-2. Block Diagram of Prototyping Kit

Figure 2-3. Block Diagram of CY8CMOD-062S3-4343W (Carrier Module)







Figure 2-4. PSoC 62S3 Wi-Fi BT Prototyping Board - Top View

The PSoC 62S3 Wi-Fi BT Prototyping Board has the following peripherals:

- 1. **KitProg3 I/O headers (J6, J7):** These headers bring out the USB-UART and USB-I2C interface pins of the KitProg3 respectively. If the KitProg3 section is broken away, it is also necessary to connect VTARG and GND as this is used to voltage level translation.
- KitProg3 programming mode selection button (SW3): This button can be used to switch between various modes of operation of KitProg3 (CMSIS-DAP BULK, CMSIS-DAP HID or DAPLink modes). For more details, see the KitProg3 User Guide.
- 3. **KitProg3 USB connector (J8):** The USB cable provided along with the PSoC 62S3 Wi-Fi BT Kit connects between this USB connector and the PC to use the KitProg3 onboard programmer and debugger and powers the board.
- 4. KitProg3 (PSoC 5LP) programmer and debugger (CY8C5868LTI-LP039, U2): The PSoC 5LP device (CY8C5868LTI-LP039) serving as KitProg3, is a multi-functional system, which includes a SWD programmer, debugger, USB-I2C bridge and USB-UART bridge. For more details, see the KitProg3 User Guide.
- 5. **KitProg3 5-pin programming header (J5):** This header brings out the SWD interface pins of the KitProg3. This is used to program and debug the PSoC 6 MCU. If KitProg3 section is broken away, it can be used to program any device over the 5-pin interface. Please note that VTARG is an input to KitProg3, and hence target must be powered externally. In the PSoC 62S3 Wi-Fi BT Kit, the on-board regulators on the PSoC 6 MCU section provide VTARG.
- 6. **KitProg3 status LED (LED2):** Amber LED indicates the status of KitProg3. For details on the KitProg3 status, see the KitProg3 User Guide.
- 7. **PSoC 6 MCU I/O headers (J1, J2):** These headers provide connectivity to PSoC 6 MCU GPIOs. Most of these I/Os are also connected to on-board peripherals.
- 8. **PSoC 6 MCU** user button (SW2): This button can be used to provide an input to PSoC 6 MCU. Note that by default the button connects the PSoC 6 MCU pin to ground when pressed, so you need to configure the PSoC 6 MCU pin as a digital input with resistive pull-up for detecting the button press. This button also provides a wake-up source from low-power modes of the device. In addition, this button can be used to activate the regulator control output from PSoC 6 MCU.



- 9. Cypress PSoC 6 (512K) with CYW4343W Carrier Module (CY8CMOD-062S3-4343W, MOD1): This kit is designed to highlight the features of the PSoC 6 MCU on the CY8CMOD-062S3-4343W. For details refer to Hardware chapter on page 25.
- 10. CYW4343W based Murata 1DX Module: The Type 1DX module is an ultra-small module that includes 2.4 GHz WLAN and Bluetooth functionality. Based on the Cypress CYW4343W, the module provides high-efficiency RF front end circuits. To ease Wi-Fi certification, the Type 1DX module complies with IEEE 802.11b/g/n and Bluetooth Version 4.2 plus EDR, Power Class (10 dBm max) + BLE.
- 11. **PSoC 6 MCU:** This kit is designed to highlight the features of the PSoC 6 MCU. For details on PSoC 6 MCU pin mapping, refer to Table 1-1 on page 12.
- 12. **PSoC 6 MCU user LED (LED4):** The red user LED can operate over the entire operating voltage range of PSoC 6 MCU. The LED is active LOW, so the pins must be driven to ground to turn ON the LED.
- 13. **PSoC 6 MCU program and debug header (J11):** This 10-pin header allows you to program and debug the PSoC 6 MCU using an external programmer such as MiniProg4. Please note that this is not loaded by default.
- 14. **External Power Supply VIN connector (J9):** This connector connects an external DC power supply input to the onboard regulators. The voltage input from the external supply should be between 3.6 V and 5 V. Note that this is not required when powering via one of the two Micro-USB connectors on the board.
- 15. **Power LEDs (LED1, LED3):** LED1 and LED3 are amber LEDs that indicate the status of power supplied to PSoC 5LP and PSoC 6 MCU respectively.
- 16. PSoC 6 USB device connector (J10): The USB cable provided with the PSoC 62S3 Wi-Fi BT Prototyping Kit can be connected between this USB connector and the PC to use the PSoC 6 MCU USB device applications.
- 17. **PSoC 6 MCU reset button (SW1):** This button is used to reset PSoC 6 MCU. This button connects the PSoC 6 MCU reset (XRES) pin to ground.
- 18. **System Power selection jumper (J3):** This switch is used to select the PSoC 6 MCU's supply voltage (P6\_VDD) between 1.8 V and 3.3 V.
- 19. Cypress 512-Mbit serial NOR flash memory (S25FL512S, U1): The S25HL512T NOR flash of 512Mbit capacity is connected to the Quad SPI interface of the PSoC 6 MCU. The NOR device can be used for both data and code memory with execute-in-place (XIP) support and encryption.
- 20. CapSense header (J4): CapSense section is independent and can be broken away from the PSoC 6 MCU section.
- 21. CapSense buttons (BTN0 and BTN1): CapSense touch-sensing buttons, capable of self-capacitance (CSD) operation, let you evaluate Cypress' fourth-generation CapSense technology.
- 22. **CapSense slider (SLIDER):** CapSense touch-sensing slider capable of self-capacitance (CSD) operation. The slider and the buttons have a 1-mm acrylic overlay for smooth touch sensing.

See Hardware Functional Description on page 25 for details on various hardware blocks.



# 2.2 KitProg3: On-Board Programmer/Debugger

The PSoC 62S3 Wi-Fi BT Prototyping Board can be programmed and debugged using the onboard KitProg3. KitProg3 is an onboard programmer/debugger with USB-UART and USB-I2C. Mass Storage programming is supported in DAPLink mode. A Cypress PSoC 5LP device is used to implement KitProg3 functionality. For more details on the KitProg3 functionality, see the KitProg3 User Guide.

#### 2.2.1 Programming and Debugging using ModusToolbox IDE

This section presents a quick overview of programming and debugging using ModusToolbox IDE. For detailed instructions, see **Help > ModusToolbox IDE Documentation > User Guide**. The steps below use the PSoC 6 MCU: Hello World example, which is the Out Of Box (OOB) project of this kit, to illustrate programming and debugging in ModusToolbox IDE.

1. Connect the board to the PC using the USB cable, as shown in Figure 2-5. It enumerates as a USB Composite Device if you are connecting it to your PC for the first time. KitProg3 can operate either in CMSIS-DAP Bulk mode (default) or CMSIS-DAP HID mode or DAPLink mode. Programming is faster with the Bulk mode. The status LED (Amber) is always ON in Bulk mode, ramping at 1 Hz rate in HID mode, and ramping at 2 Hz rate in DAPLink mode. Press and release the Mode select button (SW3) to switch between these modes. If you do not see the desired LED status, see the KitProg3 User Guide for details on the KitProg3 status and troubleshooting instructions.

Figure 2-5. Connect USB Cable to USB Connector on the Board



- 2. In the ModusToolbox IDE, import the desired code example (application) into a new workspace.
  - a. Click on New Application from the Quick Panel.

Figure 2-6. Create New Application





b. Select the CY8CPROTO-062S3-4343W in the **Choose Hardware Target** window and click **Next**, as shown in Figure 2-7.

Figure 2-7. New Application Creation: Choose Target Hardware



c. Select the desired application in the **Starter Application** window and click **Next**, as shown in Figure 2-8. If desired, you can change the application name in this window.

Figure 2-8. New Application Creation: Select Starter Application



d. Click Finish in the Summary window, as shown in Figure 2-9.

Figure 2-9. New Application Creation: Summary





3. To build and program a PSoC 6 MCU application, in the Project Explorer, select **<App\_Name>** project. In the Quick Panel, scroll to the Launches section and click the **<App\_Name> Program** (**KitProg3**) configuration as shown in Figure 2-10.

Figure 2-10. Programming in ModusToolbox



4. ModusToolbox has an integrated debugger. To debug a PSoC 6 MCU application, in the Project Explorer, select **<App\_Name>** project. In the Quick Panel, scroll to the Launches section and click the **<App\_Name> Debug (KitProg3)** configuration as shown in Figure 2-11. Note that Debug operation would perform a build operation followed by program operation and finally the debug operation.

Figure 2-11. Debugging in ModusToolbox





#### 2.2.1.1 Using the OOB Example – PSoC 6 MCU: Hello World

The PSoC 62S3 Wi-Fi BT Prototyping Board is by default programmed with the code example: PSoC 6 MCU: Hello World. The steps below describe on how to use the example. For a detailed description of the project refer to the example's readme file in the GitHub repository.

**Note:** At any point of time, if you overwrite the OOB example, you can restore it back by programming the PSoC 6 MCU: Hello World application. Refer Programming and Debugging using ModusToolbox IDE on page 20 for programming the board.

- 1. Connect the board to your PC using the provided USB cable through the KitProg3 USB connector.
- 2. Open a terminal program and select the KitProg3 COM port. Set the serial port parameters to 8N1 and 115200 baud.
- 3. Press the reset button (**SW1**) on the board and confirm that "Hello World!!!" and other text is displayed on the UART terminal as shown in Figure 2-12.

Figure 2-12. Hello World in Terminal

- 4. Confirm that the kit LED blinks at 1 Hz.
- 5. Press the Enter key. Confirm that the kit LED stops blinking. The terminal displays the message "LED blinking paused".
- 6. Press the Enter key again. Confirm that the kit LED resumes blinking at 1 Hz. The message displayed on the terminal is updated to "LED blinking resumed".

You can repeat Steps 5 and 6 indefinitely.



#### 2.2.2 USB-UART Bridge

The KitProg3 on the PSoC 62S3 Wi-Fi BT Prototyping Board can act as a USB-UART bridge. The UART and flow-control lines between the PSoC 6 MCU and the KitProg3 are hard-wired on the board, as Figure 2-13 shows. For more details on the KitProg3 USB-UART functionality, see the KitProg3 User Guide.

Figure 2-13. UART Connection between KitProg3 and PSoC 6 MCU UART



## 2.2.3 USB-I2C Bridge

The KitProg3 can function as a USB-I2C bridge and communicate with the Bridge Control Panel (BCP) software. The I2C lines on the PSoC 6 MCU are hard-wired on the board to the I2C lines of the KitProg3, with onboard pull-up resistors as Figure 2-14 shows. The USB-I2C supports I2C speeds of 50 kHz, 100 kHz, 400 kHz, and 1 MHz. For more details on the KitProg3 USB-I2C functionality, see the KitProg3 User Guide.

Figure 2-14. I2C Connection between KitProg3 and PSoC 6 MCU



# 3. Hardware



#### 3.1 Schematics

Refer to the schematic files available in the kit webpage.

# 3.2 Hardware Functional Description

This section explains in detail the individual hardware blocks of the PSoC 62S3 Wi-Fi BT Prototyping Board.

#### 3.2.1 CY8CMOD-062S3-4343W (MOD1)

CY8CMOD-062S3-4343W is a castellated PCB module which consists mainly of PSoC 6 MCU and CYW4343W devices. The module also houses a 2.45GHz/5GHz dual band chip antenna, RF switch for antenna diversity, Low Power Oscillator (LPO) for CYW4343W and PSoC 6 MCU, modulation capacitor to support CapSense and other passive components required for the proper working of PSoC 6 MCU and CYW4343W. A Pre-certified Type 1DX module with CYW4343W from Murata, LBEE5KL1DX, is used for ease of development. CYW4343W supports only 2.45GHz band, but the antenna used is 2450AD14A5500 Dual Band 2.45GHz/5GHz Mini Chip Antenna from Johanson, to use the same antenna across different designs. The castellated PCB module has 137 castellated pads, which are used for different voltage rails and I/O signals of PSoC 6 MCU and CYW4343W.

For more information, see the PSoC 6 MCU webpage, Type 1DX module webpage, PSoC 6 MCU datasheet and CYW4343W datasheet.



Figure 3-1. Schematics of CY8CMOD-062S3-4343W

















#### **Carrier Module Footprint**





#### 3.2.2 PSoC 5LP based KitProg3 (U2)

An onboard PSoC 5LP (CY8C5868LTI-LP039) is used as a KitProg3 to program and debug PSoC 6 MCU. The PSoC 5LP connects to the USB port of a PC through a USB connector and to the SWD and other communication interfaces of PSoC 6 MCU.

For more information, visit the PSoC 5LP webpage. Also, see the CY8C58LPxx Family datasheet.

Figure 3-2. Schematics of PSoC 5LP based KitProg3





#### 3.2.3 Serial Interconnection between PSoC 5LP and PSoC 6 MCU

In addition of use as an onboard programmer, the PSoC 5LP functions as an interface for the USB-UART and USB-I2C bridges, as shown in Figure 3-3. The USB-Serial pins of the PSoC 5LP are hard-wired to the I2C/UART pins of the PSoC 6 MCU. These pins are also available on the breadboard compatible I/O headers.

**Note:** The USB-UART bridge between KitProg3 and PSoC 6 MCU does not support UART hardware flow control by default. Populate R29 and R33 to enable this functionality.

The 10-pin header **J11** allows you to program and debug PSoC 6 MCU using an external programmer such as MiniProg4. This header has SWD enabled by default but can optionally support JTAG by removing R21, R30 and populating R37, R38 instead. Note that this will disconnect PSoC 6 MCU from KitProg3 USB-I2C bridge.

Figure 3-3. Schematics of Programming and Serial Interface Connections







#### 3.2.3.1 BT UART

The board also has a provision to connect the BT core of CYW4343W to the KitProg3 USB-UART bridge. To do this, remove R53, R64, R29 and R33 and then load R52, R63, R24 and R26. When connecting to BT UART directly using an external USB-UART bridge or a KitProg3 that is separated from the board, please ensure to connect VTARG to the level translator's input pin of the external USB-UART bridge and GND to the corresponding ground pin of the external USB-UART bridge. This is to ensure proper level translation between the external USB-UART bridge and the CYW4343W.



#### 3.2.4 Power Supply System

The power supply system on this board is versatile, allowing the input supply to come from the following sources:

- 5 V from the onboard USB Micro-B connectors (J8 and J10)
- 5 V from external power supply through VCC\_5V at **J9.1**

The power supply system is designed to support 1.8V to 3.3V operation of the PSoC 6 MCU. A voltage of 5V is provided from USB port and is required for the operation of KitProg3. There are three regulators used to achieve 3.6V, 3.3V, and 1.8V outputs - a buck regulator (U6) that generates a fixed 3.6V from an input of 5V, a fixed 3.3V regulator (U7) and a fixed 1.8V regulator (U9). Both U7 and U9 are powered by VCC\_3V6 produced by U6. Figure 3-4 shows the schematics of the voltage regulator and power selection circuits.

The voltage selection is made through jumper (J3).

**Note:** VCC\_3V3 can be optionally made to 2.5V for eFuse programming of PSoC 6 MCU by loading R20. Once completed it is expected that kit is reverted to 3.3V or 1.8V as operation of the board at 2.5V is not intended. VCC\_3V3 powers the Quad SPI flash that requires voltage > 3 V and hence the flash will not function when VCC\_3V3 is 2.5 V.

Figure 3-4. Schematics of Power Supply System











System Voltage Selection Header



#### **Reverse Voltage Protection**





#### 3.2.4.1 Current Measurement Headers

The power supply is routed to the module pins through 0-ohm resistors and hence every domain powering CY8CMOD-062S3-4343W can be connected to an ammeter to measure current.

For PSoC 6 MCU core current measurement, **R59** must be removed and ammeter must be connected across VTARG (**J2.32**) and P6\_VDD (**J2.31**). Figure 3-5 shows the schematics of Module Power connections.

Figure 3-5. Schematics of Module Power connections

#### **Current Measurement**





Figure 3-6. Location of Power Connection Resistors on the PSoC 62S3 Wi-Fi BT Prototyping Board



Table 3-1. Power Supply Pins

| Voltage Source | Voltage Domain | Device Power<br>Pins Powered                         | Operating Voltage<br>Range |         | Supported<br>Voltage | Voltage<br>Selection<br>Jumper |
|----------------|----------------|------------------------------------------------------|----------------------------|---------|----------------------|--------------------------------|
|                |                |                                                      | Min (V)                    | Max (V) |                      |                                |
| VCC_3V6        | VBAT_WL        | VBAT_WL                                              | 3.2                        | 4.2     | 3.6V                 | N/A                            |
| VTARG          | VDDIO_WL       | VDDIO2,<br>VDDIO_WL                                  | 1.7                        | 3.6     | 1.8V, 3.3V           | J3                             |
| VTARG          | P6_VDD         | VDDD, VDDIO0,<br>VDDIO1, VDDA,<br>VDD_NS,<br>VBACKUP | 1.7                        | 3.6     | 1.8V, 3.3V           | J3                             |
| VCC_3V3        | VDD_USB        | VDD_USB                                              | 1.7                        | 3.6     | 3.3V                 | N/A                            |



#### 3.2.5 Expansion Connectors

#### 3.2.5.1 I/O Headers (J1 and J2)

These headers provide connectivity to PSoC 6 MCU and CYW4343W GPIOs. Some of these pins are multiplexed with onboard peripherals like Quad SPI flash and CapSense slider and buttons.

The KitProg3 and CapSense functionality are contained in sections that can be broken away from the main (PSoC 6 MCU) section. To re-connect the individual sections, headers **J4** and **J5** are provided. These are not loaded by default.

Figure 3-7. Schematics of I/O Headers (J1 and J2)



#### 3.2.5.2 PSoC 5LP GPIO Headers (J6 and J7)

**J6** and **J7** are 5x1 headers provided on the KitProg3 section of the board that bring out the USB-UART and USB-I2C bridge pins that can be used when the section is broken apart. Note that the RTS and CTS lines on these headers are from the voltage level translators (U11 and U12). **J6** and **J7** are not loaded by default.

Figure 3-8. Schematics of PSoC 5LP GPIO Headers (J6 and J7)





## 3.2.6 CapSense Circuit

The board supports a 5-segment CapSense slider and two buttons. The slider and buttons support only CSD sensing mode. An external capacitor, CMOD is provided on the CY8CMOD-062S3-4343W for CSD. For details on using CapSense including design guidelines, see the Getting Started with CapSense Design Guide.

The CapSense section can be broken away and re-connected to PSoC 6 MCU at **J2.12** to **J2.21** through **J4**.

Figure 3-9. Schematics of CapSense Circuit



#### 3.2.7 LEDs

**LED2** (Amber) indicates the status of the KitProg3 (See the KitProg3 User Guide for details). **LED1** and **LED3** (Amber LEDs) indicates the status of power supplied to PSoC 5LP and PSoC 6 MCU respectively.

The board also has one user controllable LED (**LED4**) connected to PSoC 6 MCU pin P11[1] for user applications.

Figure 3-10. Schematics of LEDs





#### 3.2.8 Push Buttons

The PSoC 62S3 Wi-Fi BT Prototyping Board has a reset button and 1 user button. The reset button (SW1) is connected to the XRES pin of the PSoC 6 MCU and is used to reset the device. One user button (SW2) is connected to pin P0[4] of the PSoC 6 MCU. In addition, the Mode selection button SW3 is connected to the PSoC 5LP device for programming mode selection (Refer to the KitProg3 User Guide for details). All the buttons connect to ground on activation (active low).

The CY8CMOD-062S3-4343W provides pull-up for the XRES line of PSoC 6 MCU.

Figure 3-11. Schematics of Push Buttons



#### 3.2.9 Cypress Quad SPI NOR Flash

The PSoC 62S3 Wi-Fi BT Prototyping Board has a Cypress NOR flash memory (S25FL512SAGM-FIR10) of 512 Mbit capacity. The NOR Flash is connected to the Quad SPI interface of the PSoC 6 MCU. The NOR device can be used for both data and code memory with execute-in-place (XIP) support and encryption.

Figure 3-12. Schematics of QSPI Flash



#### 3.3 Bill of Materials

Refer to the BOM files in the kit webpage.



# 3.4 Frequently Asked Questions

1. How does CY8CPROTO-062S3-4343W handle voltage connection when multiple power sources are plugged in?

There are 3 different options to power the baseboard; KitProg3 Micro-B USB connector (J8), PSoC 6 Micro-B USB connector (J10) and External DC supply via VCC\_5V input header (J9). The voltage from each of the USB connectors passes through a current limiting switch that also protects against reverse voltage. Optionally, P6\_VDD can be supplied by an external programmer / debugger at J11. This is not loaded by default and is not recommended as not all peripherals will be powered.

2. What are the input voltage tolerances? Is there any overvoltage protection on this kit? Input voltage level are as follows:

Table 3-2. Input voltage levels

| Supply                          | Typical I/P Voltage | Absolute max |
|---------------------------------|---------------------|--------------|
| USB Micro-B connector (J8, J10) | 4.5 V to 5.5 V      | 5.5 V        |
| Input Supply Header (J9)        | 5 V to 5.5 V        | 6 V          |
| Program and Debug header (J11)  | 1.8 V to 3.3 V      | 3.6 V        |

There is no overvoltage protection on this kit.

- 3. Why is the voltage of the kit restricted to 3.3 V? Can't it drive external 5 V interfaces? PSoC 6 MCU is not meant to be operated at voltages greater than 3.6 V. Hence, it cannot drive I/O system with > 3.6 V supply voltages. Powering PSoC 6 MCU to more than 4 V will damage the chip.
- 4. I am unable to program the target device.
  - a. Check J3 to ensure that a jumper shunt is placed.
  - b. Make sure that no external devices are connected to J2.32 to J2.36.
  - Update your KitProg3 version to the latest version using the steps mentioned in the KitProg3 User Guide.
  - d. Ensure that target device used in the IDE application is CY8C6245LQI-S3D72.
- 5. Does the kit get powered when I power the kit from another Cypress kit through the **J9** header? Yes, VIN pin on **J9** header is a supply input/output pin and can take up to 5.5V.
- 6. What additional overlays can be used with the CapSense?
  Any kind of overlays (up to 5 mm thickness) like wood, acrylic, and glass can be used with this CapSense. Note that additional tuning may be required when the overlay is changed.
- 7. Can I use this kit as a programmer to program external PSoC devices?

  Yes, the onboard KitProg3 can program any PSoC 4/5/6 devices connected to **J5** header, once it is broken away from the PSoC 6 MCU section of the board.
- Which third-party IDEs does this Kit support?
   Multiple third-party IDEs are supported; IAR and μVision are some examples. For more details on all supported devices and procedures to export to these IDEs, see AN225588 Using Modus-Toolbox Software with a Third-Party IDE.