

LT6105

Precision, Extended Input Range Current Sense Amplifier

### **FEATURES**

- Very Wide, Over-the-Top<sup>®</sup>, Input Common Mode Range **- Extends 44V Above V– (Independent of V+)**
	- **Extends –0.3V Below V–**
- Wide Power Supply Range: 2.85V to 36V
- <sup>n</sup> **Input Offset Voltage: 300μV Maximum**
- Gain Accuracy: 1% Max
- $\blacksquare$  Gain Configurable with External Resistors
- **n** Operating Current: 150μA
- Slew Rate: 2V/us
- Sense Input Current When Powered Down: 1nA
- Full-Scale Output Current: 1mA Minimum
- **Derating Temperature Range –40°C to 125°C**
- Available in  $2mm \times 3mm$  DFN and 8-Lead MSOP Packages

### **APPLICATIONS**

- High Side or Low Side Current Sensing
- Current Monitoring on Positive or Negative Supply **Voltages**
- Battery Monitoring
- Fuse/MOSFET Monitoring
- Automotive
- **Power Management**
- Portable Test/Measurement Systems

**TYPICAL APPLICATION**

# **DESCRIPTION**

The LT®6105 is a micropower, precision current sense amplifier with a very wide input common mode range. The LT6105 monitors unidirectional current via the voltage across an external sense resistor. The input common mode range extends from –0.3V to 44V, with respect to the negative supply voltage  $(V^-)$ . This allows the LT6105 to operate as a high side current sense monitor or a low side current sense monitor. It also allows the LT6105 to monitor current on a negative supply voltage, as well as continuously monitor a battery from full charge to depletion. The inputs of LT6105 can withstand differential voltages up to ±44V, which makes it ideal for monitoring a fuse or MOSFET switch.

Gain is configured with external resistors from 1V/V to 100V/V. The input common mode rejection and power supply rejection are in excess of 100dB and the input offset voltage is less than 300μV. A typical slew rate of 2V/μs ensures fast response to unexpected current changes.

The LT6105 can operate from an independent power supply of 2.85V to 36V and draws only 150μA. When V+ is powered down, the sense pins are biased off. This prevents loading of the monitored circuit, irrespective of the sense voltage. The LT6105 is available in a 6-lead DFN and 8-lead MSOP package.

 $\sqrt{J}$ , LT, LTC, LTM and Over-the-Top are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

> $\overline{2}$ 3

4

 $V^+ = 12V$ VSENSE = 50mV  $R_{IN} = 100\Omega$  $A_V = 50V$ 

 $T_A = -40\degree C$ 



#### **Gain Error vs Input Voltage**



6105fa

# **ABSOLUTE MAXIMUM RATINGS**

**(Notes 1, 2)**





# **PIN CONFIGURATION**



# **ORDER INFORMATION**



TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for parts specified with wider operating temperature ranges.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the temperature range

0°C < T<sub>A</sub> < 70°C (LT6105C), otherwise specifications are at T<sub>A</sub> = 25°C. V<sup>+</sup> = 12V, V<sup>−</sup> = 0V, V<sub>S</sub><sup>+</sup> = 12V (see Figure 1), R<sub>IN1</sub> = R<sub>IN2</sub> = 100Ω,  $R_{OUT}$  = 5k (A<sub>V</sub> = 50), V<sub>SENSE</sub> = V<sub>S</sub><sup>+</sup> – V<sub>S</sub><sup>-</sup>, unless otherwise specified. (Note 5)





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the temperature range

−40°C < T<sub>A</sub> < 85°C (LT6105I), otherwise specifications are at T<sub>A</sub> = 25°C. V<sup>+</sup> = 12V, V<sup>−</sup> = 0V, V<sub>S</sub><sup>+</sup> = 12V (see Figure 1), R<sub>IN1</sub> = R<sub>IN2</sub> = **100**Ω, R<sub>OUT</sub> = 5k (A<sub>V</sub> = 50), V<sub>SENSE</sub> = V<sub>S</sub><sup>+</sup> – V<sub>S</sub><sup>−</sup>, unless otherwise specified. (Note 5)







### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the temperature range

 $-40^{\circ}$ C < T<sub>A</sub> < 125°C (LT6105H), otherwise specifications are at T<sub>A</sub> = 25°C. V<sup>+</sup> = 12V, V<sup>-</sup> = 0V, V<sub>S</sub><sup>+</sup> = 12V (see Figure 1), R<sub>IN1</sub> = R<sub>IN2</sub> =  $100\Omega$ ,  $R_{OUT}$  = 5k (A<sub>V</sub> = 50), V<sub>SENSE</sub> = V<sub>S</sub><sup>+</sup> – V<sub>S</sub><sup>-</sup>, unless otherwise specified. (Note 5)



# **ELECTRICAL CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** ESD (Electrostatic Discharge) sensitive devices. Extensive use of ESD protection devices are used internal to the LT6105, however, high electrostatic discharge can damage or degrade the device. Use proper ESD handling precautions.

**Note 3:** A heat sink may be required to keep the junction temperature below absolute maximum ratings.

**Note 4:** The LT6105C/LT6105I are guaranteed functional over the operating temperature range of –40°C to 85°C. The LT6105H is

guaranteed functional over the operating temperature range of –40°C to 125°C.

**Note 5:** The LT6105C is guaranteed to meet specified performance from 0°C to 70°C. The LT6105C is designed, characterized and expected to meet specified performance from  $-40^{\circ}$ C to 85 $^{\circ}$ C but is not tested or QA sampled at these temperatures. The LT6105I is guaranteed to meet specified performance from -40°C to 85°C. The LT6105H is quaranteed to meet specified performance from  $-40^{\circ}$ C to 125 $^{\circ}$ C.

**Note 6:** 0.01% tolerance external resistors are used.

**Note 7:**  $t_r$  is measured from the input to the 2.5V point on the 5V output. **Note 8:** Slew rate is measured on the output between 1V and 5V.

# **TYPICAL PERFORMANCE CHARACTERISTICS**







![](_page_6_Picture_3.jpeg)

![](_page_6_Figure_4.jpeg)

![](_page_7_Figure_2.jpeg)

![](_page_7_Picture_4.jpeg)

![](_page_8_Figure_2.jpeg)

6105fa

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

![](_page_9_Figure_4.jpeg)

![](_page_9_Picture_6.jpeg)

#### **PIN FUNCTIONS (DCB/MS8)**

**–IN (Pin 1/Pin 1):** Negative Sense Input Terminal. Negative sense voltage input will remain functional for voltages up to 44V, referred to V– . Connect –IN to an external gain-setting resistor  $R_{IN1}$  ( $R_{IN1}$  =  $R_{IN2}$ ) to set the gain.

**V+ (Pin 2/Pin 2):** Power Supply Voltage. This pin supplies current to the amplifier and can operate from 2.85V to 36V. independent of the voltages on the –IN or +IN pins.

**V– (Pin 3/Pin 4):** Negative Power Supply Voltage or Ground for Single Supply Operation.

V<sub>OUT</sub> (Pin 4/Pin 5): Voltage Output:

 $V_{\text{OUIT}} = A_V \cdot (V_{\text{SENSE}} \pm V_{\text{OS}})$ 

**BLOCK DIAGRAM**

 $V_{OS}$  is the input offset voltage. A<sub>V</sub> is the gain set by external  $R_{IN1}$ ,  $R_{IN2}$ ,  $R_{OUT}$ .  $A_V = R_{OUT}/R_{IN1}$ , for  $R_{IN1} = R_{IN2}$ .

**NC (Pin 5/Pins 3, 6, 7):** Not Connected Internally.

**+IN (Pin 6/Pin 8):** Positive Sense Input Terminal. Connecting a source to  $\mathrm{V_S^+}$  and a load to  $\mathrm{V_S^-}$  will allow the LT6105 to monitor the current through  $R_{\text{SENSE}}$ , refer to Figure 1. Connect +IN to an external gain-setting resistor  $R_{1N2}$  to set the gain. +IN remains functional for voltages up to 44V, referred to V– .

**Exposed Pad (Pin 7) DFN Only:** V–. The Exposed Pad is connected to the  $V^-$  pin. It should be connected to the  $V^-$  trace of the PCB, or left floating.

![](_page_10_Figure_12.jpeg)

**Figure 1. Simplified Block Diagram** 

![](_page_10_Picture_14.jpeg)

The LT6105 extended input range current sense amplifier (see Figure 1) provides accurate unidirectional monitoring of current through a user-selected sense resistor. The LT6105 is fully specified over  $a -0.3V$  to 44V input common mode range. A high PSRR V+ supply (2.85V to 36V) powers the current sense amplifier. The input sense voltage is level shifted from the sensed power supply to the ground reference and amplified by a user-selected gain to the output. The output voltage is directly proportional to the current flowing through the sense resistor.

#### **THEORY OF OPERATION (Refer to Figure 1)**

### **Case 1: High Input Voltage (1.6V < V–IN < 44V)**

Current from the source at  $V_S^+$  flows through  $R_{\rm SENSE}$  to the load at  $\mathrm{V_S^-}$ , creating a sense voltage,  $\mathrm{V_{SENSE}}$ . Inputs  $\mathrm{V_S}^+$  and  $\mathrm{V_S}^-$  apply the sense voltage to  $\mathrm{R_{IN2}}$ . The opposite ends of resistors  $R_{IN1}$  and  $R_{IN2}$  are forced to be at equal potentials by the voltage gain of amplifier A2. Thus, the current through  $R_{IN2}$  is  $V_{SENSE}/R_{IN2}$ . The current through  $R_{1N2}$  is forced to flow through transistor Q1 and into  $R_{\text{OUT}}$ , creating an output voltage,  $V_{\text{OUT}}$ . Under this input operation range, amplifier A1 is kept off. The base current of Q1 has been compensated for and will not contribute to output error. The current from  $R_{1N2}$  flowing through resistor  $R_{OUT}$  gives an output voltage of  $V_{OUT} = V_{SENSE}$ .  $R_{\text{OUT}}/R_{\text{IN2}}$ , producing a gain voltage of  $A_V = V_{\text{OUT}}/V_{\text{SENSE}}$  $=$   $R_{\text{OUT}}/R_{\text{IN2}}$ .

### Case 2: Low Input Voltage (OV < V<sub>-IN</sub> < 1.6V)

Current from the source at  $V_S^+$  flows through  $R_{\rm SENSE}$  to the load at  $\mathrm{V_S^-}$ , creating a sense voltage,  $\mathrm{V_{SENSE}}$ . Inputs  $\mathrm{V_S}^+$  and  $\mathrm{V_S}^-$  apply the sense voltage to  $\mathrm{R_{IN1}}$ . The opposite ends of resistors  $R_{IN1}$  and  $R_{IN2}$  are forced to be at equal potentials by the voltage gain of amplifier A1. Thus, the collector current of Q3 will flow out of the  $-IN$  pin through  $R_{\text{INI}}$ . Q2 mirrors this current  $V_{\text{SENSE}}/R_{\text{INI}}$  to  $R_{\text{OUT}}$ , creating an output voltage,  $V_{\text{OUT}}$ . Under this input operation range, amplifier A2 is kept off. This current  $V_{\text{SENSE}}/R_{\text{IN1}}$ flowing through resistor  $R_{OUT}$  gives an output voltage of  $V_{\text{OUT}} = V_{\text{SENSE}} \cdot R_{\text{OUT}} / R_{\text{INI}}$ , producing a gain voltage of  $A_V = V_{OUIT}/V_{SENSE} = R_{OUIT}/R_{INI}$ .

### **Selection of External Current Sense Resistor**

External R<sub>SENSE</sub> resistor selection is a delicate trade-off between power dissipation in the resistor and current measurement accuracy. For high current applications, the user may want to minimize the sense voltage to minimize the power dissipation in the sense resistor.

The system load current will cause both heat and voltage loss in R<sub>SENSE</sub>. As a result, the sense resistor should be as small as possible while still providing the input dynamic range required by the measurement. Note that input dynamic range is the difference between the maximum input signal and the minimum accurately reproduced signal, and is limited primarily by input DC offset voltage of the internal amplifier of the LT6105.

The sense resistor value will be set from the minimum signal current that can be accurately resolved by this sense amp. As an example, the LT6105 has a typical input offset of 100μV. If the minimum current is 20mA, a sense resistor of 5m $\Omega$  will set  $V_{\text{SENSE}}$  to 100µV, which is the same value as the input offset. A larger sense resistor will reduce the error due to offset by increasing the sense voltage for a given load current, but it will limit the maximum peak current for a given application.

For a peak current of 2A and a maximum  $V_{\text{SFRSF}}$  of 80mV,  $R_{\text{SENSE}}$  should not be more than 40m $\Omega$ . The input offset causes an error equivalent to only 2.5mA of load current. Peak dissipation is 160mW. If a 20mΩ sense resistor is employed, then the effective current error is 5mA, while the peak sense voltage is reduced to 40mV at 2A, dissipating only 80mW.

The LT6105's low input offset voltage of 100μV allows for high resolution while limiting the maximum sense voltages. Coupled with full scale sense voltage as large as 1V for RIN= 1k, it can achieve 80dB of dynamic range.

### **Sense Resistor Connection**

Kelvin connection of the LT6105's input resistors to the sense resistor should be implemented to provide the highest accuracy in high current applications. Solder connections and PC board interconnect resistance (approximately 0.5mΩ per square for 1oz copper) can be a large error in high current systems. A 5A application might choose

![](_page_11_Picture_17.jpeg)

a 20m $\Omega$  sense resistor to give a 100mV full-scale input to the LT6105. Input offset voltage will limit resolution to 5mA. Neglecting contact resistance at solder joints, even one square of PC board copper at each resistor end will cause an error of 5%. This error will grow proportionately higher as monitored current levels rise.

#### **Gain Setting**

The gain is set with three external resistors,  $R_{IN1}$ ,  $R_{IN2}$ ,  $R_{\text{OUT}}$ . The gain,  $R_{\text{OUT}}/R_{\text{IN}}$ , can be selected from 1V/V to 100V/V as long as the maximum current does not exceed 1mA. Select Gain =  $R_{\text{OUT}}/R_{\text{IN2}}$  for sense input voltage operation greater than 1.6V. Select gain =  $R_{OUT}/R_{IN1}$  for sense input voltage operation less than 1.6V. The overall system error will depend on the resistor tolerance chosen for the application. Set  $R_{IN1} = R_{IN2}$  for best accuracy across the entire input range. The total error will be gain error of the resistors plus the gain error of the LT6105 device.

#### **Output Signal Range**

The LT6105's output signal is developed by current through R<sub>IN2</sub> (44V > V<sub>-IN</sub> > 1.6V) or R<sub>IN1</sub> (0V < V<sub>-IN</sub> < 1.6V) conducted to the output resistor,  $R_{OUT}$ . This current is  $V_{\text{SENSF}}/R_{\text{IN2}}$  or  $V_{\text{SENSF}}/R_{\text{IN1}}$ . The sense amplifier's maximum output current before gain error begins to increase

![](_page_12_Figure_7.jpeg)

Figure 2. Input Offset Voltage vs V<sub>S</sub><sup>+</sup> Input Voltage

is 1mA. This allows low value output resistors to be used which helps preserve signal accuracy when the output pin is connected to other systems.

For zero  $V_{\text{SFNSF}}$ , the internal circuitry gain will force  $V_{\text{OUT}}$ to  $V_{\text{O(MIN)}}$  referred to V<sup>-</sup>. Depending on output currents,  $V_{\text{OUT}}$  may swing positive to within  $V_{\text{O(MAX)}}$  referred to V<sup>+</sup> or a maximum of 36V, a limit set by internal junction breakdown. Within these constraints, an amplified, level shifted representation of  $R_{\text{SFRSE}}$  voltage is developed at  $V_{\text{OUT}}$ . The output is well behaved driving capacitive loads.

#### **CM Input Signal Range**

The LT6105 has high CMRR over the full input voltage range. The minimum operation voltage of the sense amplifier inputs is OV whether  $V^+$  is at 2.7V or 36V. The output remains accurate even when the sense inputs are driven to 44V. The graph in Figure 2 shows that  $V_{OS}$  changes very slightly over a wide input range. Furthermore, either sense inputs  $\mathrm{V_S}^+$  and  $\mathrm{V_S}^-$  can collapse to OV without incurring any damage to the device. The LT6105 can handle differential sense voltages up to 44V. For example,  $V_S^+$  = 44V and  $V_S^-$  = 0V can be a valid condition in a current monitoring application (Figure 3) when an overload protection fuse is blown and  $\mathrm{V_S^{-}}$  voltage collapses to ground. Under this condition, the output of the LT6105 goes to the positive rail,  $V_{\text{O(MAX)}}$ .

![](_page_12_Figure_13.jpeg)

**Figure 3. Current Monitoring of a Fuse Protected Circuit**

There is no phase inversion. For the opposite case, when  $\mathrm{V_S^+}$  collapses to ground with  $\mathrm{V_S^-}$  held up at some higher voltage potential, the output will sit at  $V_{\text{O(MIN)}}$ .

#### **The Two Input Stages Crossover Region**

The wide common mode input range is achieved with two input stages. These two input stages consist of a pair of matched common base PNP input transistors and a pair of common emitter PNP input transistors. As result of two input stages, there will be three distinct operating regions around the transition region as shown in the Input Bias Current vs Sense Input Voltage curve in the Typical Performance Characteristics section.

The crossover voltage, the voltage where the  $g_m$  of one input stage is transferred to the other, occurs at 1.6V above V–. Near this region, one input stage is shutting off while the other is turning on. Increases in temperature will cause the crossover voltage to decrease. For input operation between 1.6V and 44V, the common base PNPs are active (Q2, Q3 of Figure 1). The typical current through each input at  $V_{\text{SENSF}} = 0V$  is 15µA. The input offset voltage is 300μV maximum at room temperature. For input operation between 1.6V to 0V, the other PNP is active. The current out of the inputs at  $V_{\text{SENSE}} = 0V$  is 100nA. The input offset voltage is untrimmed and is typically 300μV.

### **Selection of External Output Resistor, ROUT**

The output resistor,  $R_{\text{OUT}}$ , determines how the output current is converted to voltage.  $V_{\text{OUT}}$  is simply  $I_{\text{RIN}} \cdot R_{\text{OUT}}$ .

In choosing an output resistor, the maximum output voltage must first be considered. If the following circuit is a buffer or ADC with limited input range, then  $R_{OUT}$  must be chosen so that  $I_{\text{OUT}(MAX)} \cdot R_{\text{OUT}}$  is less than the allowed maximum input range of this circuit. In addition, the output impedance is determined by  $R_{\text{OUT}}$ .

If the circuit to be driven has high input impedance, then almost any useful output impedance will be acceptable. However, if the driven circuit has relatively low input impedance, or draws spikes of current such as an ADC might do, then a lower  $R_{OIII}$  value may be required in order to preserve the accuracy of the output. As an example, if the input impedance of the driven circuit is 100 times  $R_{\text{OUT}}$ then the accuracy of  $V_{\text{OUT}}$  will be reduced by 1% since:

$$
V_{OUT} = I_{OUT} \cdot \frac{R_{OUT} \cdot R_{IN(DRIVEN)}}{R_{OUT} + R_{IN(DRIVEN)}}
$$

$$
= I_{OUT} \cdot R_{OUT} \cdot \frac{100}{101} = 0.99 \cdot I_{OUT} \cdot R_{OUT}
$$

#### **Full-Scale Sense Voltage, Selection of External Input Resistor, RIN**

The external input resistor,  $R_{IN}$ , controls the transconductance of the current sense circuit. Since  $I_{OUT} = V_{SENSE}/R_{IN}$ , transconductance  $g_m = 1/R_{IN}$ . For example, if  $R_{IN} = 100$ , then  $I_{\text{OUT}} = V_{\text{SENSE}} / 100$  or  $I_{\text{OUT}} = 1$  mA for  $V_{\text{SENSE}} = 100$  mV.  $R_{IN}$  should be chosen to allow the required resolution while limiting the output current. The LT6105 can output more than 1mA into  $R_{OUT}$  without introducing a significant increase in gain error. By setting  $R_{IN}$  such that the largest expected sense voltage gives  $I_{\text{OUT}} = 1 \text{mA}$ , then the maximum output dynamic range is available. Output dynamic range is limited by both the maximum allowed output current and the maximum allowed output voltage, as well as the minimum practical output signal. If less dynamic range is required, then  $R_{IN}$  can be increased accordingly, reducing the maximum output current and power dissipation. The LT6105's performance is optimized for values of  $R_{IN}$  = 100 $\Omega$  to 1k. Values outside this range may result in additional errors. The power dissipation across  $R_{IN}$  and  $R_{OUT}$  should not exceed the resistors' recommended ratings.

![](_page_13_Picture_13.jpeg)

#### **Error Sources**

The current sense system uses an amplifier, current mirrors and external resistors to apply gain and level shifting. The output is then dependent on the matching characteristics of the current mirrors, characteristics of the amplifier such as gain and input offset, as well as matching of external resistors. Ideally, the circuit output is:

$$
V_{OUT} = V_{SENSE} \cdot \frac{R_{OUT}}{R_{IN}}; V_{SENSE} = I_{SENSE} \cdot R_{SENSE}
$$

In this case, the only error is due to resistor mismatch, which provides an error in gain only. Mismatch in the internal current mirror adds to gain error but is trimmed to less than 0.3%. Offset voltage and sense input current are the main cause of any additional error.

#### **Error Due to Input Offset Voltage**

Dynamic range is inversely proportional to the input offset voltage. Dynamic range can be thought of as the maximum  $V_{\text{SENSE}}$  divided by  $V_{\text{OS}}$ . The offset voltage of the LT6105 is typically only ±100μV.

#### **Error Due to Sense Input Offset Current**

Input offset current or mismatches in input bias current will introduce an additional input offset voltage term. Typical input offset current is  $0.05\mu$ A. Lower values of R<sub>IN</sub> will keep this error to a minimum. For example, if  $R_{IN} = 100\Omega$ , then the additional offset is 5μV.

#### **Output Current Limitations Due to Power Dissipation**

The LT6105 can deliver up to 1mA continuous current to the output pin. This output current,  $I_{\text{OUT}}$ , is the mirrored current which flows through  $R_{1N2}$  and enters the current sense amp via the +IN pin for  $V_{-N}$  > 1.6V, and exits out of  $-$ IN through R<sub>IN1</sub> for V<sub>-IN</sub> < 1.6V. The total power dissipation due to input currents,  $P_{IN}$ , and the dissipation due to internal mirrored currents,  $P_{\Omega}$ :

$$
P_{\text{TOTAL}} = P_{\text{IN}} + P_{\text{Q}}
$$
  
\n
$$
P_{\text{IN}} = (V_{\text{+IN}}) \cdot I_{\text{RIN2}}; V_{\text{-IN}} > 1.6V
$$
  
\nor

$$
P_{IN} = (V^+ - (V_{-IN})) \bullet I_{RIN1}; V_{-IN} < 1.6V
$$

Since the current exiting –IN is coming from  $V^+$ , the voltage is  $V^+ - V_{-IN}$ . Taking the worst case  $V_{-IN} = 0V$ , the above equation becomes:

 $P_{IN} \cong V^+ \cdot I_{RIN1}$ , for  $V_{-IN} < 1.6V$ .

The power dissipated due to internal mirrored currents:

$$
P_Q = 2 \cdot I_{OUT} \cdot V^+
$$

The factor of 2 is the result of internal current shifting and 1:1 mirroring.

At maximum supply and maximum output current, the total power dissipation can exceed 100mW. This will cause significant heating of the LT6105 die. In order to prevent damage to the LT6105, the maximum expected dissipation in each application should be calculated. This number can be multiplied by the  $\theta_{JA}$  value listed in the Pin Configuration section to find the maximum expected die temperature. This must not be allowed to exceed 150°C, or performance may be degraded. As an example, if an LT6105 in the MSOP package is to be run at  $V_S^+ = 44V$  and  $V^+$  = 36V with 1 mA output current at 80 $\degree$ C ambient:

 $P_{Q(MAX)} = 2 \cdot I_{OUT(MAX)} \cdot V^+ = P_{Q(MAX)} = 72 \text{mW}$  $P_{IN(MAX)} = I_{RIN2(MAX)} \cdot V_{+IN(MAX)} = 44$  mW  $T_{RISE} = \theta_{JA} \cdot P_{TOTAL(MAX)}$  $T_{MAX} = T_{AMBIENT} + T_{RISE}$ 

 $T_{MAX}$  must be < 150 $°C$ 

 $P_{\text{TOTAL}(MAX)} = 116$ mW and the maximum die temperature will be 109°C. If this same circuit must run at 125°C ambient, the maximum die temperature will increase to 150°C. Note that supply current, and therefore  $P_0$ , is proportional to temperature. Refer to the Typical Performance Characteristics section. In this condition, the maximum output current should be reduced to avoid device damage. The DCB package, on the other hand, has a lower  $\theta_{JA}$  and subsequently, a lower die temperature increase than the MSOP. With the same condition as above, the DCB will rise only 7.5°C to 87.5°C and 132.5°C, respectively.

6105fa It is important to note that the LT6105 has been designed to provide at least 1mA to the output when required, and can deliver more under large  $\mathrm{V}_{\mathrm{SENSE}}$  conditions. Care must be taken to limit the maximum output current by proper choice of sense resistor and input resistors.

#### **Output Filtering**

The output voltage,  $V_{\text{OUT}}$  is simply  $I_{\text{OUT}} \cdot Z_{\text{OUT}}$ . This makes filtering straightforward. Any circuit may be used which generates the required  $Z_{OUT}$  to get the desired filter response. For example, a capacitor in parallel with  $R_{OUT}$ will give a low pass response. This will reduce unwanted noise from the output, and may also be useful as a charge reservoir to keep the output steady while driving a switching circuit such as a mux or an ADC. This output capacitor in parallel with an output resistor will create a pole in the output response at:

$$
f_{-3db} = \frac{1}{2 \cdot \pi \cdot R_{OUT} \cdot C_{OUT}}
$$

#### **Response Time**

The LT6105 is designed to exhibit fast response to inputs for the purpose of circuit protection or signal transmission. This response time will be affected by the external circuit in two ways—delay and speed. If the output current is very low and an input transient occurs, there may be an increased delay before the output voltage begins changing. This can be improved by increasing the minimum output current, either by increasing  $R_{\text{SENSF}}$  or decreasing  $R_{\text{IN}}$ . The effect of increased output current is illustrated in the step response curves in the Typical Performance Characteristics section of this data sheet. Note that the curves are labeled with respect to the initial output currents. The speed is also affected by the external circuit. In this case, if the input changes very quickly, the internal amplifier will slew the base of the internal output PNP (Figure 1) in order to maintain the internal loop. This results in current flowing through  $R_{IN}$  and the internal PNP. This current slew rate will be determined by the amplifier and PNP characteristics as well as the input resistor,  $R_{IN}$ . See the Slew Rate vs  $R_{IN}$  curve in the Typical Performance Characteristics section. Using a smaller  $R_{IN}$  will allow the output current to increase more quickly, decreasing the response time at the output. This will also have the effect of increasing the maximum output current.

#### + 249Ω LT6105 **SOURCE** 0V TO 44V 2.85V TO 36V  $V_S^+$ +IN  $V^+$ **Gain of 20 Current Sense Amplifier with Output Filtering**

![](_page_15_Figure_8.jpeg)

**TYPICAL APPLICATIONS**

![](_page_15_Picture_11.jpeg)

### **TYPICAL APPLICATIONS**

#### **Solenoid Monitor**

The large input common mode range of the LT6105 makes it suitable for monitoring currents in quarter, half and full bridge inductive load driving applications. Figure 4 shows an example of a quarter bridge. The MOSFET pulls down on the bottom of the solenoid to increase solenoid current. It lets go to decrease current, and the solenoid voltage freewheels around the Schottky diode. Current measurement waveforms are shown in Figure 5. The small glitches occur due to the action of the solenoid plunger, and this provides an opportunity for

mechanical system monitoring without an independent sensor or limit switch.

Figure 6 shows another solenoid driver circuit, this time with one end of the solenoid grounded and a P-channel MOSFET pulling up on the other end. In this case, the inductor freewheels around ground, imposing a negative input common mode voltage of one Schottky diode drop. This voltage may exceed the input range of the LT6105. This does not endanger the device, but it severely degrades its accuracy. In order to avoid violating the input range, pull-up resistors may be used as shown.

![](_page_16_Figure_6.jpeg)

**Figure 4. Simplest Form of a Solenoid Driver. The LT6105 Monitors the Current in Both On and Freewheel States. The Lowest Common Mode Voltage Is 0V, While the Highest Is 24V Plus the Forward Voltage of the Schottky Diode**

![](_page_16_Figure_8.jpeg)

**Figure 5. Current Measurement Waveforms. The Top Trace Is the MOSFET Gate with High On. The Middle Trace Is the Bottom of the Solenoid/Inductor. The Bottom Trace Is the LT6105 Output, Representing Solenoid Current at 80mA/DIV. Glitches Are Useful Indicators of Solenoid Plunger Movement**

![](_page_16_Picture_10.jpeg)

![](_page_16_Figure_11.jpeg)

**Figure 6. A Similar Circuit to Figure 4, but with Solenoid Grounded, so Freewheeling Forces Inputs Negative. Providing Resistive Pull-Ups Keeps Amplifier Inputs From Falling Outside of Their Accurate Input Range**

### **PACKAGE DESCRIPTION**

![](_page_17_Figure_2.jpeg)

![](_page_17_Figure_3.jpeg)

RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS

![](_page_17_Figure_5.jpeg)

NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (TBD)

2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

 MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

![](_page_17_Picture_13.jpeg)

### **PACKAGE DESCRIPTION**

![](_page_18_Figure_2.jpeg)

#### **MS8 Package 8-Lead Plastic MSOP** (Reference LTC DWG # 05-08-1660)

1. DIMENSIONS IN MILLIMETER/(INCH)

2. DRAWING NOT TO SCALE

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

 MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

![](_page_18_Picture_11.jpeg)