

### **FEATURES**

- Dual Differential Amplifier with 5MHz Lowpass Filters 4th Order Filters
	- Approximates Chebyshev Response Guaranteed Phase and Gain Matching Resistor-Programmable Differential Gain
- $\blacktriangleright$  >82dB Signal-to-Noise (3V Supply, 2V<sub>P-P</sub> Output)
- Low Distortion (1MHz, 2V<sub>P-P</sub> Output, 800Ω Load) HD2: 93dBc
	- HD3: 96dBc
- Specified for Operation with 3V, 5V and  $±5V$  Supplies
- Fully Differential Inputs and Outputs
- Adjustable Output Common Mode Voltage
- Small 4mm  $\times$  7mm  $\times$  0.75mm QFN Package

### **APPLICATIONS**

- <sup>n</sup> Dual Differential ADC Driver and Filter
- Single-Ended to Differential Converter
- Matched, Dual, Differential Gain or Filter Stage
- Common Mode Translation of Differential Signals
- High Speed ADC Antialiasing and DAC Smoothing in Wireless Infrastructure or Networking Applications
- High Speed Test and Measurement Equipment
- $\blacksquare$  Medical Imaging

### **DESCRIPTION** Dual Very Low Noise, Differential Amplifier and 5MHz Lowpass Filter

The LT®6604-5 consists of two matched, fully differential amplifiers, each with a 4th order, 5MHz lowpass filter. The fixed frequency lowpass filter approximates a Chebyshev response. By integrating a filter and a differential amplifier, distortion and noise are made exceptionally low. At unity gain, the measured in-band signal-to-noise ratio is an impressive 82dB. At higher gains, the input referred noise decreases, allowing the part to process smaller input differential signals without significantly degrading the signal-to-noise ratio.

Gain and phase are well matched between the two channels. Gain for each channel is independently programmed using two external resistors. The LT6604-5 enables level shifting by providing an adjustable output common mode voltage, making it ideal for directly interfacing to ADCs. The LT6604-5 is fully specified for 3V operation. The differential design enables outstanding performance at a  $2V_{P-P}$  signal level for a single 3V supply.

See the back page of this datasheet for a complete list of related single and dual differential amplifiers with integrated 2.5MHz to 20MHz lowpass filters.

 $LT$ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.



# **TYPICAL APPLICATION**



1

### **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**

**(Note 1)**





# **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to:<http://www.linear.com/leadfree/> For more information on tape and reel specifications, go to:<http://www.linear.com/tapeandreel/>



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise specified V<sub>S</sub> = 5V (V<sup>+</sup> = 5V, V<sup>-</sup> = 0V), R<sub>IN</sub> = 806Ω, and **RLOAD = 1k.**





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise specified V<sub>S</sub> = 5V (V<sup>+</sup> = 5V, V<sup>-</sup> = 0V), R<sub>IN</sub> = 806Ω, and  $R_{\text{LOAD}} = 1k$ .



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** This is the temperature coefficient of the internal feedback resistors assuming a temperature independent external resistor  $(R_{IN})$ .

**Note 3:** The input common mode voltage is the average of the voltages applied to the external resistors ( $R_{IN}$ ). Specification guaranteed for  $R_{IN} \geq$ 229Ω.

**Note 4:** Distortion is measured differentially using a differential stimulus. The input common mode voltage, the voltage at  $V<sub>OCM</sub>$ , and the voltage at V<sub>MID</sub> are equal to one half of the total power supply voltage.

**Note 5:** Output common mode voltage is the average of the +OUT and  $-$ OUT voltages. The output common mode voltage is equal to  $V<sub>OCM</sub>$ . **Note 6:** The LT6604C-5 is guaranteed functional over the operating temperature range –40°C to 85°C.

**Note 7:** The LT6604C-5 is quaranteed to meet 0°C to 70°C specifications and is designed, characterized and expected to meet the extended temperature limits, but is not tested at –40°C to 85°C. The LT6604I-5 is guaranteed to meet specified performance from -40°C to 85°C.

**Note 8:** Input pins  $(+\text{IN}, -\text{IN}, V_{OCM}$  and  $V_{MID}$ ) are protected by steering diodes to either supply. If the inputs should exceed either supply voltage, the input current should be limited to less than 10mA. In addition, the inputs +IN, –IN are protected by a pair of back-to-back diodes. If the differential input voltage exceeds 1.4V, the input current should be limited to less than 10mA

**Note 9:** Channel separation (the inverse of crosstalk) is measured by driving a signal into one input while terminating the other input. Channel separation is the ratio of the resulting output signal at the driven channel to the output at the channel that is not driven.



### **TYPICAL PERFORMANCE CHARACTERISTICS**





13 120 GAIN 110 12 11 100 OUTPUT IMPEDANCE (22) OUTPUT IMPEDANCE (Ω) 90 10 9 80<br>70 M<br>60 M<br>60 M DELAY GAIN (dB) 8 70  $60 \overline{3}$ 7 6 50 40 5  $GAIN = 4$ 4 30  $T_A = 25^{\circ}C$  $3\begin{array}{c}\n0\n\end{array}$  $\frac{1}{10}$  20 0 1 2 3 4 5 6 7 1 2 3 4 5 6 8 9 10 FREQUENCY (MHz)

66045 G03

**Passband Gain and Group Delay Output Impedance vs Frequency Common Mode Rejection Ratio**













# **TYPICAL PERFORMANCE CHARACTERISTICS**





INPUT COMMON MODE VOLTAGE RELATIVE TO V<sub>MID</sub> (V) –3  $-110$ (ag) Helphan Component Component Component Compo<br>-100<br>-100<br>-100 –80 –70 –60 –40 –2 –1 0 1 66045 G11 2 3 –50 2ND HARMONIC, V<sub>S</sub> = 3V<br>3RD HARMONIC, V<sub>S</sub> = 3V<br>2ND HARMONIC, V<sub>S</sub> = 5V<br>3RD HARMONIC,  $V_S = 5V$  $GAIN = 1$ ,  $V_{MID} = V_S/2$ 2VP-P 1MHz INPUT  $R_L$  = 800Ω, T<sub>A</sub> = 25°C **Distortion vs Input Common Mode Voltage**

**Distortion vs Input Common Mode Voltage**



**Single Channel Supply Current vs Total Supply Voltage**



**Transient Response, Differential Gain = 1, Single-Ended Input, Differential Output**



#### **Distortion vs Temperature** 1dB PASSBAND GAIN



**Distortion vs Output Common Mode Voltage**



 $2ND$  HARMONIC,  $V_S = 3V$ 3RD HARMONIC, V<sub>S</sub> = 3V<br>2ND HARMONIC, V<sub>S</sub> = 5V  $3RD$  HARMONIC,  $V_S = 5V$ 

2ND HARMONIC,  $V_S = \pm 5V$ 3RD HARMONIC,  $V_S = \pm 5V$ 



### **TYPICAL PERFORMANCE CHARACTERISTICS**



### **PIN FUNCTIONS**

**+INA, –INA (Pins 2, 4):** Channel A Input Pins. Signals can be applied to either or both input pins through identical external resistors,  $R_{IN}$ . The DC gain from the differential inputs to the differential outputs is 806 $Ω/R<sub>IM</sub>$ .

V<sub>OCMA</sub> (Pin 6): DC Common Mode Reference Voltage for the 2nd Filter Stage in channel A. Its value programs the common mode voltage of the differential output of the filter. Pin 6 is a high impedance input, which can be driven from an external voltage reference, or Pin 6 can be tied to Pin 34 on the PC board. Pin 6 should be bypassed with a 0.01μF ceramic capacitor unless it is connected to a ground plane.

**V– (Pins 7, 24, 31, 32, 35):** Negative Power Supply Pin. Can be ground.

**V<sub>MIDB</sub>** (Pin 8): The V<sub>MIDB</sub> pin is internally biased at mid supply, see Block Diagram. For single supply operation the V<sub>MIDB</sub> pin should be bypassed with a quality 0.01uF ceramic capacitor to  $V^-$ . For dual supply operation, Pin 8 can be bypassed or connected to a high quality DC ground. A ground plane should be used. A poor ground will increase noise and distortion. Pin 8 sets the output common mode voltage of the 1st stage of the filter in channel B. It has a 5.5kΩ impedance, and it can be overridden with an external low impedance voltage source.

**+INB, –INB (Pins 10, 12):** Channel B Input Pins. Signals can be applied to either or both input pins through identical external resistors,  $R_{IN}$ . The DC gain from differential inputs to the differential outputs is 806 $Ω/R<sub>IM</sub>$ .

V<sub>OCMB</sub> (Pin 14): DC Common Mode Reference Voltage for the 2nd Filter Stage in Channel B. Its value programs the common mode voltage of the differential output of the filter. Pin 14 is a high impedance input, which can be driven from an external voltage reference, or Pin 14 can be tied to Pin 8 on the PC board. Pin 14 should be bypassed with a 0.01µF ceramic or greater capacitor unless it is connected to a ground plane.

**V+A, V+B (Pins 25, 17):** Positive Power Supply Pins for Channels A and B. For a single 3.3V or 5V supply (V– grounded) a quality 0.1μF ceramic bypass capacitor is required from each positive supply pin  $(V<sup>+</sup>A, V<sup>+</sup>B)$  to the negative supply pin  $(V^-)$ . The bypass should be as close as possible to the IC. For dual supply applications, bypass the negative supply pins to ground and each of the positive supply pins (V+A, V+B) to ground with a quality 0.1μF ceramic capacitor.

**+OUTB, –OUTB (Pins 19, 21):** Output Pins. Pins 19 and 21 are the filter differential outputs for channel B. With a typical short-circuit current limit greater than ±40mA, each pin can drive a 100Ω and/or 50pF load to AC ground.

7

## **PIN FUNCTIONS**

**+OUTA, – OUTA (Pins 27, 29):** Output Pins. Pins 27 and 29 are the filter differential outputs for channel A. With a typical short-circuit current limit greater than ±40mA, each pin can drive a 100Ω and/or 50pF load to AC ground.

**V<sub>MIDA</sub>** (Pin 34): The V<sub>MIDA</sub> pin is internally biased at mid supply, see Block Diagram. For single supply operation the V<sub>MIDA</sub> pin should be bypassed with a quality  $0.01 \mu F$ ceramic capacitor to Pins V–. For dual supply operation, Pin 34 can be bypassed or connected to a high quality DC ground. A ground plane should be used. A poor ground will increase noise and distortion. Pin 34 sets the output common mode voltage of the 1st stage of the filter in channel A. It has a 5.5kΩ impedance, and it can be overridden with an external low impedance voltage source.

**Exposed Pad (Pin 35):** V–. The Exposed Pad must be soldered to PCB. If  $V^-$  is separate from ground, tie the Exposed Pad to V–.



# **BLOCK DIAGRAM**





#### **Interfacing to the LT6604-5**

Note: The LT6604-5 contains two identical filters. The following applications information only refers to one filter. The two filters are independent except that they share the same negative supply voltage  $V^-$ . The two filters can be used simultaneously by replicating the example circuits. The referenced pin numbers correspond to the A channel filter.

Each LT6604-5 channel requires two equal external resistors, R<sub>IN</sub>, to set the differential gain to 806 $\Omega/R_{IN}$ . The inputs to the filter are the voltages  $V_{IN}^+$  and  $V_{IN}^-$  presented to these external components, Figure 1. The difference between  $V_{IN}$ <sup>+</sup> and  $V_{IN}$ <sup>-</sup> is the differential input voltage. The average of  $V_{IN}$ <sup>+</sup> and  $V_{IN}$ <sup>-</sup> is the common mode input voltage. Similarly, the voltages  $V_{OUT}$ <sup>+</sup> and  $V_{OUT}$ <sup>-</sup> appearing at Pins 27 and 29 of the LT6604-5 are the filter outputs. The difference between  $V_{\text{OUT}}$ <sup>+</sup> and  $V_{\text{OUT}}$ <sup>-</sup> is the differential output voltage. The average of  $V_{OUT}$ <sup>+</sup> and  $V_{OUT}$ <sup>-</sup> is the common mode output voltage. Figure 1 illustrates the LT6604-5 operating with a single 3.3V supply and unity passband gain; the input signal is DC-coupled. The common mode input voltage is 0.5V, and the differential input voltage is 2V<sub>P-P</sub>. The common mode output voltage is 1.65V, and the differential output voltage is  $2V_{P-P}$  for frequencies below 5MHz. The common mode output voltage is determined by the voltage at  $V_{\text{OCM}}$ . Since  $V_{\text{OCM}}$  is shorted to  $V_{\text{MID}}$ , the output common mode is the mid supply voltage. In addition, the common mode input voltage can be equal to the mid supply voltage of V<sub>MID</sub>.

Figure 2 shows how to AC couple signals into the LT6604-5. In this instance, the input is a single-ended signal. AC-coupling allows the processing of single-ended or differential signals with arbitrary common mode levels. The 0.1μF coupling capacitor and the 806Ω gain setting resistor form a high pass filter, attenuating signals below 2kHz. Larger values of coupling capacitors will proportionally reduce this highpass 3dB frequency.

In Figure 3 the LT6604-5 is providing 12dB of gain. The gain resistor has an optional 62pF in parallel to improve the passband flatness near 5MHz. The common mode output voltage is set to 2V.







**Figure 4**

Use Figure 4 to determine the interface between the LT6604-5 and a current output DAC. The gain, or "transimpedance," is defined as  $A = V_{\text{OUT}}/I_{\text{IN}}$ . To compute the transimpedance, use the following equation:

$$
A = \frac{806 \cdot R1}{R1 + R2} \Omega
$$

By setting R1 + R2 = 806Ω, the gain equation reduces to A  $= R1(\Omega)$ . The voltage at the pins of the DAC is determined by R1, R2, the voltage on  $V_{\text{MID}}$  and the DAC output current. Consider Figure 4 with R1 =  $49.9\Omega$  and R2 =  $750\Omega$ . The voltage at  $V_{MID}$ , for  $V_S = 3.3V$ , is 1.65V. The voltage at the DAC pins is given by:

$$
V_{\text{DAC}} = V_{\text{M1D}} \cdot \frac{R1}{R1 + R2 + 806} + I_{\text{IN}} \frac{R1 \cdot R2}{R1 + R2}
$$
  
= 51 mV + I<sub>IN</sub> 46.8Ω

### **Evaluating the LT6604-5**

The low impedance levels and high frequency operation of the LT6604-5 require some attention to the matching networks between the LT6604-5 and other devices. The previous examples assume an ideal (0Ω) source impedance and a large (1k) load resistance. Among practical examples where impedance must be considered is the evaluation of the LT6604-5 with a network analyzer.

Figure 5 is a laboratory setup that can be used to characterize the LT6604-5 using single-ended instruments with 50 $\Omega$ source impedance and  $50\Omega$  input impedance. For a unity



**Figure 5**

gain configuration the LT6604-5 requires an 806 $\Omega$  source resistance yet the network analyzer output is calibrated for a 50Ω load resistance. The 1:1 transformer, 51.1Ω and  $787\Omega$  resistors satisfy the two constraints above. The transformer converts the single-ended source into a differential stimulus. Similarly, the output of the LT6604-5 will have lower distortion with larger load resistance yet the analyzer input is typically 50 $Ω$ . The 4:1 turns (16:1 impedance) transformer and the two 402Ω resistors of Figure 5, present the output of the LT6604-5 with a 1600 $\Omega$ differential load, or the equivalent of 800 $\Omega$  to ground at each output. The impedance seen by the network analyzer input is still 50 $\Omega$ , reducing reflections in the cabling between the transformer and analyzer input.

### **Differential and Common Mode Voltage Ranges**

The differential amplifiers inside the LT6604-5 contain circuitry to limit the maximum peak-to-peak differential voltage through the filter. This limiting function prevents excessive power dissipation in the internal circuitry and provides output short-circuit protection. The limiting function begins to take effect at output signal levels above  $2V_{P-P}$  and it becomes noticeable above  $3.5V_{P-P}$ . This is illustrated in Figure 6; the LT6604-5 channel was configured with unity passband gain and the input of the filter was driven with a 1MHz signal. Because this voltage limiting takes place well before the output stage of the filter reaches the supply rails, the input/output behavior of the IC shown in Figure 6 is relatively independent of the power supply voltage.





**Figure 6. Differential Voltage Range**

The two amplifiers inside the LT6604-5 channel have independent control of their output common mode voltage (see the Block Diagram section). The following guidelines will optimize the performance of the filter.

 $V_{\text{MID}}$  can be allowed to float, but it must be bypassed to an AC ground with a 0.01μF capacitor or some instability may be observed.  $V_{\text{MID}}$  can be driven from a low impedance source, provided it remains at least 1.5V above V– and at least 1.5V below V+. An internal resistor divider sets the voltage of  $V_{\text{MID}}$ . While the internal 11k resistors are well matched, their absolute value can vary by  $\pm 20\%$ . This should be taken into consideration when connecting an external resistor network to alter the voltage of  $V_{\text{MID}}$ .

 $V_{\text{OCM}}$  can be shorted to  $V_{\text{MID}}$  for simplicity. If a different common mode output voltage is required, connect  $V_{\Omega CM}$ to a voltage source or resistor network. For 3V and 3.3V supplies the voltage at  $V_{\text{OCM}}$  must be less than or equal to the mid supply level. For example, voltage (V<sub>OCM</sub>)  $\leq$ 1.65V on a single 3.3V supply. For power supply voltages higher than 3.3V the voltage at  $V_{\Omega CM}$  can be set above mid supply. The voltage on  $V_{\text{OCM}}$  should not be more than 1V below the voltage on  $V_{\text{MID}}$ . The voltage on  $V_{\text{OCM}}$  should not be more than 2V above the voltage on  $V_{\text{MID}}$ . V<sub>OCM</sub> is a high impedance input.

The LT6604-5 was designed to process a variety of input signals including signals centered on the mid supply voltage and signals that swing between ground and a positive voltage in a single supply system (Figure 1). The allowable range of the input common mode voltage (the average of  $V_{IN}$ <sup>+</sup> and  $V_{IN}$ <sup>-</sup> in Figure 1) is determined by the power supply level and gain setting (see the Electrical Characteristics section).

### **Common Mode DC Currents**

In applications like Figure 1 and Figure 3 where the LT6604-5 not only provides lowpass filtering but also level shifts the common mode voltage of the input signal, DC currents will be generated through the DC path between input and output terminals. Minimize these currents to decrease power dissipation and distortion.

Consider the application in Figure 3.  $V_{MID}$  sets the output common mode voltage of the 1st differential amplifier inside the LT6604-5 (see the Block Diagram section) at 2.5V. Since the input common mode voltage is near 0V, there will be approximately a total of 2.5V drop across the series combination of the internal 806Ω feedback resistor and the external 200 $\Omega$  input resistor. The resulting 2.5mA common mode DC current in each input path, must be absorbed by the sources  $V_{IN}$ <sup>+</sup> and  $V_{IN}$ <sup>-</sup>.  $V_{OCM}$  sets the common mode output voltage of the 2nd differential amplifier inside the LT6604-5 channel, and therefore sets the common mode output voltage of the filter. Since, in the example of Figure 3,  $V_{\text{OCM}}$  differs from  $V_{\text{MID}}$  by 0.5V, an additional 1.25mA (625μA per side) of DC current will flow in the resistors coupling the 1st differential amplifier output stage to the filter output. Thus, a total of 6.25mA is used to translate the common mode voltages.

A simple modification to Figure 3 will reduce the DC common mode currents by 36%. If  $V_{\text{MID}}$  is shorted to  $V_{\text{OCM}}$  the common mode output voltage of both op amp stages will be 2V and the resulting DC current will be 4mA. Of course, by AC coupling the inputs of Figure 3 and shorting  $V_{\text{MID}}$  to V<sub>OCM</sub>, the common mode DC current is eliminated.



### **Noise**

The noise performance of the LT6604-5 channel can be evaluated with the circuit of Figure 7. Given the low noise output of the LT6604-5 and the 6dB attenuation of the transformer coupling network, it is necessary to measure the noise floor of the spectrum analyzer and subtract the instrument noise from the filter noise measurement.

Example: With the IC removed and the  $25\Omega$  resistors grounded, Figure 7, measure the total integrated noise  $(e_S)$  of the spectrum analyzer from 10 kHz to 5MHz. With the IC inserted, the signal source  $(V_{IN})$  disconnected, and the input resistors grounded, measure the total integrated noise out of the filter  $(e_0)$ . With the signal source connected, set the frequency to 1MHz and adjust the amplitude until  $V_{IN}$  measures 100m $V_{P-P}$ . Measure the output amplitude,  $V_{\text{OIII}}$  and compute the passband gain A =  $V_{\text{OUI}}/V_{\text{IN}}$ . Now compute the input referred integrated noise  $(e_{IN})$  as:

$$
e_{IN} = \frac{\sqrt{(e_0)^2 - (e_S)^2}}{A}
$$

Table 1 lists the typical input referred integrated noise for various values of R<sub>IN</sub>.



#### **Table 1. Noise Performance**







**Figure 8. Input Referred Noise**

Figure 8 is plot of the noise spectral density as a function of frequency for an LT6604-5 with  $R_{IN} = 806\Omega$  using the fixture of Figure 7 (the instrument noise has been subtracted from the results).

The noise at each output is comprised of a differential component and a common mode component. Using a transformer or combiner to convert the differential outputs to single-ended signal rejects the common mode noise and gives a true measure of the S/N achievable in the system. Conversely, if each output is measured individually and the noise power added together, the resulting calculated noise level will be higher than the true differential noise.

#### **Power Dissipation**

The LT6604-5 amplifiers combine high speed with large signal currents in a small package. There is a need to ensure that the die's junction temperature does not exceed 150°C. The LT6604-5 has an exposed pad (pin 35) which is connected to the lower supply  $(V^-)$ . Connecting the pad to a ground plane helps to dissipate the heat generated by the chip. Metal trace and plated through-holes can be used to spread the heat generated by the device to the backside of the PC board.



Junction temperature,  $T_{J}$ , is calculated from the ambient temperature,  $T_A$ , and power dissipation,  $P_D$ . The power dissipation is the product of supply voltage,  $V_S$ , and total supply current, I<sub>S</sub>. Therefore, the junction temperature is given by:

 $T_{\rm J} = T_{\rm A} + (P_{\rm D} \cdot \theta_{\rm JA}) = T_{\rm A} + (V_{\rm S} \cdot I_{\rm S} \cdot \theta_{\rm JA})$ 

where the supply current,  $I_S$ , is a function of signal level, load impedance, temperature and common mode voltages. For a given supply voltage, the worst-case power dissipation occurs when the differential input signal is maximum, the common mode currents are maximum (see the Applications Information section regarding Common Mode DC Currents), the load impedance is small and the ambient temperature is maximum. To compute the junction temperature, measure the supply current under these worst-case conditions, use 43°C/W as the package thermal resistance, then apply the equation for  $T_{\text{J}}$ . For example, using the circuit in Figure 3 with DC differential input voltage of 250mV, a differential output voltage of 1V, 1k load resistance and an ambient temperature of 85°C, the supply current (current into V+) measures 32.2mA per channel. The resulting junction temperature is:  $T_{\text{J}} = T_{\text{A}} + T_{\text{B}}$  $(P_D \cdot \theta_{JA}) = 85 + (5 \cdot 2 \cdot 0.0322 \cdot 43) = 99^{\circ}$ C. The thermal resistance can be affected by the amount of copper on the PCB that is connected to V<sup>-</sup>. The thermal resistance of the circuit can increase if the exposed pad is not connected to a large ground plane with a number of vias.

### **TYPICAL APPLICATIONS**





66045 TA02

### **TYPICAL APPLICATIONS**



**Dual, Matched, 6th Order, 5MHz Lowpass Filter** Single-Ended Input (I<sub>IN</sub> and Q<sub>IN</sub>) and Differential Output (I<sub>OUT</sub> and Q<sub>OUT</sub>)









### **PACKAGE DESCRIPTION**



- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
- ON THE TOP AND BOTTOM OF PACKAGE

