

# LTC5569

### 300MHz to 4GHz 3.3V Dual Active Downconverting Mixer

### FEATURES DESCRIPTION

The [LTC®5569](http://www.linear.com/LTC5569) dual active downconverting mixer is optimized for diversity and MIMO receiver applications that require low power and small size. Each mixer includes an independent LO buffer amplifier, active mixer core, and bias circuit with enable pin. The symmetry of the IC assures that a phase and amplitude coherent LO is applied to each mixer.

The RF inputs are 50Ω matched from 1.4GHz to 3.3GHz, and easily matched for higher or lower RF frequencies with simple external matching. The LO input is  $50\Omega$  matched from 1GHz to 3.5GHz, even when one or both mixers are disabled. The LO input is easily matched for higher or lower frequencies, as low as 350MHz, with simple external matching. The low capacitance differential IF outputs are usable up to 1.6GHz.

 $\overline{\mathcal{L}}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

- <sup>n</sup> **High IIP3: 26.8dBm at 1950MHz**
- <sup>n</sup> **2dB Conversion Gain**
- <sup>n</sup> **Low Noise Figure: 11.7dB at 1950MHz**
- <sup>n</sup> **17dB NF Under 5dBm Blocking**
- <sup>n</sup> **44dB Channel Isolation**
- **E** Low Power: 3.3V/600mW Total
- <sup>n</sup> **Very Small Solution Size**
- **Example Pins for Each Mixer**
- <sup>n</sup> **Wide IF Frequency Range**
- $\blacksquare$  LO Input 50Ω Matched in All Modes
- $-40^{\circ}$ C to 105°C Operation
- **n** 16-Lead (4mm  $\times$  4mm) QFN package

### **APPLICATIONS**

- Wireless Infrastructure Diversity Receivers
- **MIMO Infrastructure Receivers**
- Remote Radio Units

### TYPICAL APPLICATION





IIP3 (dBm), SSB NF (dB)

SSB. 즊 ê

IIP3 (dBm)

1

# ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

**(Note 1)**





### ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 3.3V, ENA, ENB = High. Test circuit shown in Figure 1. **(Notes 2, 3, 4)**





# AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 3.3V, ENA, ENB = High. T<sub>C</sub> = 25°C, P<sub>LO</sub> = 0dBm, IF = 190MHz,

**PRF = –6dBm (–6dBm/tone for 2-tone tests), unless otherwise noted. Test circuit shown in Figure 1. (Notes 2, 3, 4)**



### **DC ELECTRICAL CHARACTERISTICS**  $V_{CC} = 3.3V$ ,  $T_C = 25^{\circ}$ C. Test circuit shown in Figure 1. (Note 2)



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC5569 is guaranteed functional over the –40°C to 105°C case temperature range ( $\theta_{\text{JC}} = 8^{\circ}$ C/W).

**Note 3:** SSB Noise Figure measured with a small-signal noise source, bandpass filter and 2dB matching pad on RF input, and bandpass filter on the LO input.

**Note 4:** Channel A to channel B isolation is measured as the relative IF output power of channel B to channel A, with the RF input signal applied to channel A. The RF input of channel B is  $50\Omega$  terminated, and both mixers are enabled.

### TYPICAL DC PERFORMANCE CHARACTERISTICS **Test circuit shown in Figure 1.**





**Supply Current vs Supply Voltage** 



TYPICAL PERFORMANCE CHARACTERISTICS **1400MHz to 3000MHz application. Test circuit shown in**  Figure 1. V<sub>CC</sub> = 3.3V, T<sub>C</sub> = 25°C, P<sub>LO</sub> = 0dBm, P<sub>RF</sub> = −6dBm (−6dBm/tone for 2-tone IIP3 tests, ∆f = 2MHz), IF = 190MHz unless otherwise noted.





5

TYPICAL PERFORMANCE CHARACTERISTICS **1400MHz to 3000MHz application. Test circuit shown in**  Figure 1. V<sub>CC</sub> = 3.3V, T<sub>C</sub> = 25°C, P<sub>LO</sub> = 0dBm, P<sub>RF</sub> = −6dBm (−6dBm/tone for 2-tone IIP3 tests, ∆f = 2MHz), IF = 190MHz unless otherwise noted.







7

5569fb

5569 G29

TYPICAL PERFORMANCE CHARACTERISTICS **700MHz to 1000MHz application. Test circuit shown in**  Figure 1. V<sub>CC</sub> = 3.3V, T<sub>C</sub> = 25°C, P<sub>LO</sub> = 0dBm, P<sub>RF</sub> = −6dBm (−6dBm/tone for 2-tone IIP3 tests, ∆f = 2MHz), IF = 190MHz unless otherwise noted.





5569 G27

5569 G28

TYPICAL PERFORMANCE CHARACTERISTICS **400MHz to 500MHz application. Test circuit shown in** Figure 1. V<sub>CC</sub> = 3.3V, T<sub>C</sub> = 25°C, P<sub>LO</sub> = 0dBm, P<sub>RF</sub> = −6dBm (−6dBm/tone for 2-tone IIP3 tests, ∆f = 2MHz), IF = 190MHz unless otherwise noted.



**3GHz to 4GHz application. Test circuit shown in Figure 1.**



**3500MHz Conversion Gain,** 

# **3500MHz Conversion Gain,**



### PIN FUNCTIONS

**RFA/RFB (Pin 1/Pin 4):** Single-Ended RF Inputs for the A and B Mixers, Respectively. These pins are internally connected to the primary winding of the integrated RF transformers, which have low DC resistance to ground. **Series DC-blocking capacitors must be used if the RF sources have DC voltage present.** The RF inputs are 50Ω impedance matched from 1.4GHz to 3.3GHz, as long as the mixer is enabled. Operation down to 300MHz or up to 4GHz is possible with external matching.

**GND (Pins 2, 3, 10, Exposed Pad Pin 17):** Ground. These pins must be soldered to the RF ground plane on the circuit board. The exposed pad metal of the package provides both electrical contact to ground and good thermal contact to the printed circuit board.

**LO (Pin 11):** Single-Ended Local Oscillator Input. This pin is internally connected to the primary winding of an integrated transformer, which has low DC resistance to ground. **A series DC-blocking capacitor must be used to avoid damage to the internal transformer.** This input is  $50Ω$  impedance matched from 1GHz to 3.5GHz, even when one or both mixers are disabled. Operation down to 350MHz or up to 4500MHz is possible with external matching.

**ENA/ENB (Pin 12/Pin 9):** Enable Pins for the A and B Mixers, Respectively. When the input voltage is greater than 2.5V, the mixer is enabled. When the input voltage is less than 0.3V, the mixer is disabled. Typical input current is less than 30µA. These pins have internal pull-down resistors.

**V<sub>CCA</sub>/V<sub>CCB</sub> (Pin 13/Pin 8):** Power Supply Pins for the A and B Mixers, Respectively. These pins must be connected to a regulated 3.3V supply, with bypass capacitors located close to the pins. Typical DC current consumption is 34mA, each.

**IFA+/IFA– (Pin 15/Pin 14), IFB+/IFB– (Pin 6/Pin 7):** Open-Collector Differential IF Outputs for the A and B Mixers, Respectively. These pins must be connected to the  $V_{CC}$ supply through impedance-matching inductors or a transformer center tap. Typical DC current consumption is 28mA into each pin.

**BIASA/BIASB (Pin 16/Pin 5):** These pins allow adjustment of the mixer DC supply currents for mixers A and B, respectively. Typical, open-circuit DC voltage is 2.2V. These pins should be left open circuited for optimum performance.

# BLOCK DIAGRAM





9

# TEST CIRCUIT









**Figure 1. Standard Downmixer Test Circuit Schematic (190MHz Bandpass IF Matching)**



### **Introduction**

The LTC5569 incorporates two identical, symmetric doublebalanced active mixers with a common LO input, separate RF inputs and separate IF outputs. See the Pin Functions and Block Diagram sections for a description of each pin. A test circuit schematic showing all external components required for the data sheet specified performance is shown in Figure 1. A few additional components may be used to modify the DC supply current or frequency response, which will be discussed in the following sections.

The LO and RF inputs are single ended. The IF outputs are differential. Low side or high side LO injection may be used. The test circuit, shown in Figure 1, utilizes bandpass IF output matching and 8:1 IF transformers to realize 50 $\Omega$ single-ended IF outputs. The evaluation board layout is shown in Figure 2.

### **RF Inputs**

A simplified schematic of the A-channel mixer's RF input is shown in Figure 3. The B-channel is identical, and not shown for clarity. As shown, one terminal of the integrated RF transformer's primary winding is connected to Pin 1, while the other terminal is DC-grounded internally. For this reason, a series DC-blocking capacitor (C1) is needed if the RF source has DC voltage present. The DC resistance of the primary winding is approximately  $4\Omega$ . The secondary winding of the RF transformer is internally connected to the RF buffer amplifier.

The RF inputs are 50 $\Omega$  matched from 1400MHz to 3300MHz with a single 2.7pF series capacitor on each input. Matching to RF frequencies above or below this frequency range is easily accomplished by adding shunt capacitor C3, shown in Figure 3. For RF frequencies below 500MHz, series



**Figure 2. Evaluation Board Layout**





**Figure 3. RF Input Schematic**

inductor L5 is also needed. The evaluation board does not include pads for the series inductors, so the 50Ω RF input traces need to be cut to install these in series. The RF input matching element values for each application are tabulated in Figure 1. Measured RF input return losses are shown in Figure 4. The RF input impedance and input reflection coefficient, versus frequency are listed in Table 1.

**Table 1. RF Input Impedance and S11 (At Pin 1, No External Matching, Mixer Enabled)**

| <b>FREQUENCY</b><br>(MHz) | <b>INPUT</b><br>IMPEDANCE | <b>S11</b> |       |  |
|---------------------------|---------------------------|------------|-------|--|
|                           |                           | MAG        | ANGLE |  |
| 350                       | $9.0 + j11.9$             | 0.71       | 152.5 |  |
| 450                       | $11.0 + j13.8$            | 0.66       | 147.7 |  |
| 575                       | $13.1 + j15.7$            | 0.62       | 143.0 |  |
| 700                       | $15.2 + j17.3$            | 0.58       | 138.6 |  |
| 900                       | $18.1 + j20.0$            | 0.53       | 131.6 |  |
| 1100                      | $21.3 + j22.4$            | 0.49       | 124.6 |  |
| 1400                      | $27.0 + j25.3$            | 0.42       | 114.1 |  |
| 1700                      | $33.4 + j26.8$            | 0.36       | 103.9 |  |
| 1950                      | $39.1 + j25.6$            | 0.30       | 97.1  |  |
| 2200                      | $43.4 + j21.5$            | 0.23       | 94.2  |  |
| 2450                      | $44.3 + j15.9$            | 0.18       | 100.2 |  |
| 2700                      | $40.8 + j9.9$             | 0.15       | 126.5 |  |
| 3000                      | $33.1 + j6.4$             | 0.22       | 154.7 |  |
| 3300                      | $24.3 + j6.8$             | 0.36       | 159.9 |  |
| 3600                      | $17.6 + j9.6$             | 0.49       | 155.4 |  |
| 3900                      | $12.9 + j12.7$            | 0.61       | 149.6 |  |

### **LO Input**

A simplified schematic of the LO input, with external components is shown in Figure 5. Similar to the RF inputs, the integrated LO transformer's primary winding is DC-grounded internally, and therefore requires an external



**Figure 4. RF Input Return Loss**



**Figure 5. LO Input Schematic**

DC-blocking capacitor. Capacitor C5 provides the necessary DC-blocking, and optimizes the LO input match over the 1GHz to 3.5GHz frequency range. The nominal LO input level is 0dBm although the limiting amplifiers will deliver excellent performance over a ±5dB input power range. LO input power greater than +6dBm may cause conduction of the internal ESD diodes.

To optimize the LO input match for frequencies below 1GHz, the value of C5 is increased and shunt capacitor C6 is added. A summary of values for C5 and C6, versus LO frequency range is listed in Table 2. Measured LO input



return losses are shown in Figure 6. Finally, LO input impedance and input reflection coefficient, versus frequency is shown in Table 3.

| Table 2. LO liiput Matching values vs LO Frequency Range |        |        |  |  |  |  |
|----------------------------------------------------------|--------|--------|--|--|--|--|
| <b>FREQUENCY (MHz)</b>                                   | C5(pF) | C6(pF) |  |  |  |  |
| 350 to 430                                               | 390    | 22     |  |  |  |  |
| 480 to 630                                               | 68     | 12     |  |  |  |  |
| 576 to 722                                               | 27     | 6.8    |  |  |  |  |
| 720 to 980                                               | 15     | 4.7    |  |  |  |  |
| 814 to 1155                                              | 6.8    | 2.2    |  |  |  |  |
| 1000 to 3500                                             | 3.9    |        |  |  |  |  |
| 2200 to 4000                                             | 3.9    | 0.3    |  |  |  |  |
|                                                          |        |        |  |  |  |  |

**Table 2. LO Input Matching Values vs LO Frequency Range**





**Figure 6. LO Input Return Loss**

impedance does not change significantly when one or both mixers are disabled. This feature only requires that supply voltage is applied to both mixers. The actual performance of this feature is shown in Figure 7, where LO input return loss versus frequency is shown for the following three operating conditions: both mixers enabled, one mixer enabled, and both mixers disabled. As shown, the LO input return loss is better than 12dB over the 1000MHz to 3500MHz frequency range for all three operating states.



**Table 3. LO Input Impedance and S11 (At Pin 11, No External** 

**Matching, Both Mixers Enabled)**



**Figure 7. LO Input Return Loss for Three Operating States**

### **IF Outputs**

The A-channel IF output schematic with external matching components is shown in Figure 8. The B-channel is identical, and not shown for clarity. As shown, the outputs are differential open collector. Each IF output pin must



be biased at the supply voltage  $(V_{CC})$ , which is applied through the external matching inductors (L1 and L3) shown in Figure 8. Alternatively, the IF outputs can be biased through the center tap of the IF transformer. Each IF output pin on the IC draws approximately 28mA of DC supply current (56mA total per mixer).

The differential IF output impedance can be modeled as a parallel R-C circuit. These R-C values are listed in Table 4, versus IF frequency. This data is referenced to the package pins (with no external components) and includes the effects of the IC and package parasitics. The values of L1 and L3 are calculated to resonate with the internal capacitance  $(C_{IF})$  at the desired IF center frequency, using the following equation:

$$
L1, L3 = \frac{1}{\left(2 \cdot \pi \cdot f_{|F}\right)^2 \cdot 2 \cdot C_{|F|}}
$$

For IF frequencies below 130MHz, the matching inductors are not needed due to the low IF output capacitance. The evaluation board has the transformer center tap connected to the matching inductor center node, thus allowing the circuit to be used without matching inductors. The measured IF output return loss for this case is shown in Figure 9.



**Figure 8. IF Output Schematic with Bandpass Matching and 8:1 Transformer**

Table 4 summarizes the optimum IF matching inductor values, versus IF center frequency, to be used in the standard downmixer test circuit shown in Figure 1. The inductor values listed are less than the ideal calculated values due to the additional capacitance of the 8:1 transformer. For differential IF output applications where the 8:1 transformer is eliminated, the ideal calculated values should be used. Measured IF output return losses are shown in Figure 9.

**Table 4. IF Output Impedance and Bandpass Matching Element Values vs IF Frequency.**

|                              | <b>DIFFERENTIAL IF</b>                                                | <b>BANDPASS MATCHING</b> |  |
|------------------------------|-----------------------------------------------------------------------|--------------------------|--|
| <b>IF FREQUENCY</b><br>(MHz) | <b>OUTPUT IMPEDANCE</b><br>$(R$ <sub>IF</sub> $  C$ <sub>IF</sub> $)$ | L1, L3(A)<br>L2, L4(B)   |  |
| 50                           | $540\Omega$   1.3pF                                                   | Open                     |  |
| 140                          | $532\Omega$   1.3pF                                                   | 330nH                    |  |
| 190                          | $530\Omega$   1.3pF                                                   | 180nH                    |  |
| 240                          | $525\Omega$   1.3pF                                                   | 110 <sub>n</sub> H       |  |
| 300                          | $519\Omega$   1.3pF                                                   | 72nH                     |  |
| 380                          | $511\Omega$   1.3pF                                                   | 43nH                     |  |
| 456                          | $502\Omega$   1.3pF                                                   | 30 <sub>n</sub> H        |  |
| 580                          | $490\Omega$   1.33pF                                                  |                          |  |
| 810                          | $477\Omega$   1.35pF                                                  |                          |  |
| 1000                         | $450\Omega$   1.4pF                                                   |                          |  |



**Figure 9. IF Output Return Loss—Bandpass Matching with 8:1 Transformer**



### **Wideband IF Using Load Resistor and 4:1 Transformer**

Wide IF bandwidth and high input 1dB compression can be obtained by reducing the IF output resistance with a shunt resistor (R3), as shown in Figure 10. This will reduce the mixer's conversion gain, but will not degrade the IIP3 or noise figure. The evaluation board includes pads for R3 (and R4 for the B-channel). To accommodate the lower total IF resistance, transformer T1 should be changed from an 8:1 impedance ratio to a 4:1 ratio. The value of the external matching inductors L1 and L3 needs to be adjusted to account for the differences in the IF transformer parasitics.

Table 5 summarizes the measured conversion gain, IIP3, noise figure, RF input P1dB and IF bandwidth for three values of load resistor. Inductors L1 and L3 have been increased from 180nH to 270nH to keep the IF match centered at 190MHz (the 8:1 transformer has higher capacitance). Also shown, for comparison, is the measured performance using an 8:1 IF transformer and no load resistor. Measured conversion gain and IF output return loss versus IF frequency are shown for each case in Figure 11.



**Figure 10. IF Output Schematic with Wideband Matching and 4:1 Transformer**







**Figure 11. Conversion Gain and IF Output Return Loss vs IF Frequency—Wideband Matching with 4:1 Transformer**

### **Discrete IF Balun Matching**

For narrowband IF applications, it is possible to replace the IF transformer with the discrete IF balun shown in Figure 12 (only the A-channel is shown for clarity). The values of L3, L7, C13 and C15 are calculated to realize a 180° phase shift at the desired IF frequency, and provide a  $50\Omega$  single-ended output, using the equations listed below. Inductor L1 is calculated to cancel the internal IF capacitance  $(C_{IF}$  from Table 4). L1 and L3 also supply DC bias to the IF output pins. R5 and R7 are used to reduce the differential output resistance  $(R<sub>S</sub>)$ , which increases





**Figure 12. Discrete IF Balun Matching**

the IF bandwidth, but reduces the conversion gain. C17 is a DC-blocking capacitor.

$$
R_{S} = \frac{2 \cdot R5 \cdot R_{IF}}{2 \cdot R5 + R_{IF}} \qquad (R5 = R7)
$$
\n
$$
L1 = \frac{1}{2 \cdot C_{IF} \cdot (\omega_{IF})^{2}}
$$
\n
$$
L7 = \frac{\sqrt{R_{S} \cdot R_{L}}}{\omega_{IF}}
$$
\n
$$
L3 = \frac{L1 \cdot L7}{L1 + L7}
$$
\n
$$
C13, C15 = \frac{1}{\omega_{IF} \sqrt{R_{S} \cdot R_{L}}}
$$

These equations give a good starting point, but it is usually necessary to adjust the component values after building and testing the circuit. The final solution can be achieved with less iteration by considering the parasitics of L1 and L3 in the above calculations. Specifically, the effective parallel resistance of L1 and L3 (calculated from the manufacturers Q data) will reduce the value of  $R<sub>S</sub>$ , which in turn influences the calculated values of L7, C13 and C15. Also, the effective parallel capacitance of L1

and L3 (taken from the manufacturers SRF data) must be considered, since it is in parallel with  $C_{IF}$ . Frequently, the calculated value for L7 does not fall on a standard value for the desired IF. In this case, a simple solution is to vary the value of R5 (R7), which changes the value of  $R<sub>S</sub>$ , until L7 is a standard value.

Discrete IF balun element values for five common IF frequencies are listed in Table 6. Measured IF output return losses are shown in Figure 13. Measured conversion gain, IIP3 and noise figure versus IF output frequency is shown in Figure 14.

Compared to the transformer-based IF matching technique, the most significant performance difference, as shown in Figure 14, is the limited IF bandwidth. For low IF frequencies, the passband bandwidth is small, whereas higher IF frequencies offer wider bandwidth.

Table 6. Discrete IF Balun Element Values ( $R_1 = 50\Omega$ ) **(Values Shown for the A Channel and B Channel**

| IF (MHz) | R5, R7 (A)<br>R6, R8 (B)<br>(Ω) | L1(A)<br>L2(B)<br>(nH) | L3(A)<br>L4(B)<br>(nH) | L7(A)<br>L8 (B)<br>(nH) | C13, C15 (A)<br>C14, C16(B)<br>(pF) |
|----------|---------------------------------|------------------------|------------------------|-------------------------|-------------------------------------|
| 170      | 475                             | 330                    | 91                     | 120                     |                                     |
| 190      | 750                             | 270                    | 82                     | 120                     | 6                                   |
| 240      | 332                             | 180                    | 56                     | 82                      | 5.6                                 |
| 300      | 604                             | 110                    | 43                     | 72                      | 3.9                                 |
| 380      | 475                             | 68                     | 30                     | 56                      | 3.3                                 |









**Figure 14. Conversion Gain, IIP3 and SSB NF vs IF Output Frequency Using Discrete IF Balun Matching**

### **Mixer Bias Current Reduction**

The BIASA and BIASB pins (Pins 16 and 5) are available for reducing the mixer core DC current consumption, of the A- and B-channels, respectively, at the expense of linearity and P1dB. For the highest performance, these pins should be left open circuit. As shown in Figure 15, an internal bias circuit produces a 3mA reference current for each mixer core. If a resistor is connected to Pin 16, as shown in Figure 15, a portion of the reference current can be shunted to ground, resulting in reduced mixer core current. For example,  $R1 = 1k$  will shunt away 1mA from Pin 16 and reduce the mixer core current by 33%. The nominal, open-circuit DC voltage at the BIASA and BIASB pins is 2.2V. Table 7 lists DC supply current and RF performance at 1950MHz for various values of R1.







**Figure 15. BIASA Interface (BIASB is Identical)**

### **Enable Interfaces**

Figure 16 shows a simplified schematic of the A-channel enable interface. The B-channel is identical, and not shown for clarity. To enable the A-channel mixer, the ENA voltage must be higher than 2.5V. If the enable function is not required, the pin should be connected directly to  $V_{CC}$ . The voltage at the ENA pin should never exceed the power supply voltage ( $V_{CC}$ ) by more than 0.3V. If this should occur, the supply current could be sourced through the ESD diode, potentially damaging the IC.

The ENA and ENB pins have internal 300k pull-down resistors. Therefore, an unused mixer will be disabled with its corresponding enable pin left floating.



**Figure 16. Enable Input Circuit**



### **Supply Voltage Ramping**

Fast ramping of the supply voltage can cause a current glitch in the internal ESD clamp circuits connected to the  $V_{\text{CCA}}$  and  $V_{\text{CCB}}$  pins. Depending on the supply inductance, this could result in a supply voltage transient that exceeds the 4.0V maximum rating. A supply voltage ramp time greater than 1ms is recommended.

### **Spurious Output Levels**

Mixer spurious output levels versus harmonics of the RF and LO are tabulated in Table 8. The spur levels were measured on a standard evaluation board using the test circuit shown in Figure 1. The spur frequencies can be calculated using the following equation:

 $f_{SPUB} = (M \cdot f_{RF}) - (N \cdot f_{LO})$ 

### **Table 8. IF Output Spur Levels (dBm)**  (RF = 1950MHz,  $P_{RF}$  =  $-2d$ Bm,  $P_{IF}$  = 0dBm at 190MHz, Low Side LO,  $P_{L0}$  = 0dBm,  $V_{CC}$  = 3.3V, T<sub>C</sub> = 25<sup>o</sup>C)



\*Less than –90dBc



### TYPICAL APPLICATION



**200Ω Differential Lowpass IF Output Matching (Element Values Shown for 190MHz IF)**

### **Voltage Conversion Gain, IIP3 and NF vs IF Frequency**





### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION (WGGC)

- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE



# REVISION HISTORY



