

# LTC6430-20

- <sup>n</sup> **51.0dBm OIP3 at 240MHz into a 100Ω Diff Load**
- <sup>n</sup> **NF = 2.9dB at 240MHz**
- <sup>n</sup> **20MHz to 2060MHz –3dB Bandwidth**
- <sup>n</sup> **20.8dB Gain**
- <sup>n</sup> **A-Grade 100% OIP3 Tested at 380MHz**
- 0.6nV/ $\sqrt{Hz}$  Total Input Noise
- $\blacksquare$  S11 < -10dB Up to 1.4GHz
- $\blacksquare$  S22 < -10dB Up to 1.4GHz
- $\blacktriangleright$  >2.75V<sub>P-P</sub> Linear Output Swing
- $P1dB = 24.0dBm$
- **n** Insensitive to  $V_{CC}$  Variation
- 100Ω Differential Gain-Block Operation
- Input/Output Internally Matched to 100Ω Diff
- Single 5V Supply
- $\blacksquare$  DC Power = 850mW
- $4$ mm  $\times$  4mm, 24-Lead QFN Package

## **APPLICATIONS**

- Differential ADC Driver
- $\blacksquare$  Differential IF Amplifier
- OFDM Signal Chain Amplifier
- 50Ω Balanced IF Amplifier
- $\blacksquare$  75Ω CATV Amplifier
- 700MHz to 800MHz LTE Amplifier
- 

# FEATURES DESCRIPTION High Linearity Differential RF/IF Amplifier/ADC Driver

The [LTC®6430-20](http://www.linear.com/LTC6430-20) is a differential gain block amplifier designed to drive high resolution, high speed ADCs with excellent linearity beyond 1000MHz and with low associated output noise. The LTC6430-20 operates from a single 5V power supply and consumes only 850mW.

In its differential configuration, the LTC6430-20 can directly drive the differential inputs of an ADC. Using 1:2 baluns, the device makes an excellent  $50Ω$  wideband balanced amplifier. While using 1:1.33 baluns, the device creates a high fidelity 40MHz to 1000MHz 75 $\Omega$  CATV amplifier.

The LTC6430-20 is designed for ease of use, requiring a minimum of support components. The device is internally matched to 100Ω differential source/load impedance. Onchipbiasandtemperature compensationensure consistent performance over environmental changes.

The LTC6430-20 uses a high performance SiGe BiCMOS process for excellent repeatability compared with similar GaAsamplifiers. All A-gradeLTC6430-20 devicesaretested and guaranteed for OIP3 at 380MHz. The LTC6430-20 is housed in a 4mm  $\times$  4mm, 24-lead, QFN package with an exposed pad for thermal management and low inductance. A single-ended 50 $\Omega$  IF gain block with similar performance is also available, see the related LTC6431-20.

**n** Low Phase Noise Clock or LO Amplifier **Let a Linear Let and Linear Technology** and the Linear logo are registered trademarks of Linear<br>
Technology Corporation All other trademarks are the property of their respective o Technology Corporation. All other trademarks are the property of their respective owners.

# TYPICAL APPLICATION





# ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

#### **(Note 1)**





\*Measured from Junction to the back of a PCB with natural convection.

# ORDER INFORMATION

The LTC6430-20 is available in two grades. The A-grade guarantees a minimum OIP3 at 380MHz while the B-grade does not.



Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# DC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LOAD</sub> = 100Ω. Typical measured DC electrical **performance using Test Circuit A (Note 3).**



## AC ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LQAD</sub> = 100Ω, unless otherwise noted (Note 3). **Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**





### AC ELECTRICAL CHARACTERISTICS

**The** l **denotes the specifications which apply over the full operating**  temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LQAD</sub> = 100Ω, unless otherwise noted (Note 3). **Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**





**STATEAR** 

### AC ELECTRICAL CHARACTERISTICS

**The** l **denotes the specifications which apply over the full operating**  temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, Z<sub>SOURCE</sub> = Z<sub>LQAD</sub> = 100Ω, unless otherwise noted (Note 3). **Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 3:** The LTC6430-20 is guaranteed functional over the case operating temperature range of –40°C to 85°C.

**Note 2:** Guaranteed by design and characterization. This parameter is not tested. **Note 4:** Small signal parameters S and noise are de-embedded to the package pins, while large signal parameters are measured directly from the test circuit.



### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}\text{C}$ ,  $V_{CC} = 5V$ ,  $Z_{\text{SOURCE}} = Z_{\text{LOAD}} = 100\Omega$ , **unless otherwise noted (Note 3). Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



643020 G07





**Differential Reverse Isolation (S12<sub>DD</sub>) vs Frequency Over Temperature**



CM-DM Gain (S21<sub>DC</sub>) **vs Frequency Over Temperature**



6

643020 G08

### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}\text{C}$ ,  $V_{CC} = 5V$ ,  $Z_{\text{SOURCE}} = Z_{\text{LOAD}} = 100\Omega$ , **unless otherwise noted (Note 3). Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**



7



### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}\text{C}$ ,  $V_{CC} = 5V$ ,  $Z_{\text{SOURCE}} = Z_{\text{LOAD}} = 100\Omega$ , **unless otherwise noted (Note 3). Measurements are performed using Test Circuit A, measuring from 50Ω SMA to 50Ω SMA without de-embedding (Note 4).**





## PIN FUNCTIONS

**GND (Pins 8, 14, 17, 23, Exposed Pad Pin 25):** Ground. For best RF performance, all ground pins should be connected to the printed circuit board ground plane. The exposed pad (Pin 25) should have multiple via holes to an underlying ground plane for low inductance and good thermal dissipation.

**+IN (Pin 24):** Positive Signal Input Pin. This pin has an internally generated 1.8V DC bias. A DC-blocking capacitor is required. See the Applications Information section for specific recommendations.

**–IN (Pin 7):** Negative Signal Input Pin. This pin has an internally generated 1.8V DC bias. A DC-blocking capacitor is required. See the Applications Information section for specific recommendations.

V<sub>CC</sub> (Pins 9, 22): Positive Power Supply. Either or both  $V_{CC}$  pins should be connected to the 5V supply. Both  $V_{CC}$ pins are internally connected within the package. Bypass the V<sub>CC</sub> pin with 1000pF and 0.1µF capacitors. The 1000pF capacitor should be physically close to a  $V_{CC}$  pin.

**+OUT (Pin 18):**PositiveAmplifierOutputPin. A transformer with a center tap tied to  $V_{CC}$  or a choke inductor tied to 5V supply is required to provide DC current and RF isolation. For best performance select a choke with low loss and high self resonant frequency (SRF). See the Applications Information section for more information.

**–OUT (Pin 13):** Negative Amplifier Output Pin. A transformer with a center tap tied to  $V_{CC}$  or a choke inductor is required to provide DC current and RF isolation. For best performance select a choke with low loss and high SRF.

**DNC (Pins 1 to 6, 10 to 12, 15, 19 to 21):** Do Not Connect. Do not connect these pins, allow them to **float. Failure to float these pins may impair the performance of the LTC6430-20.**

**T\_DIODE (Pin 16):** Optional. A diode which can be forward biased to ground with up to 1mA of current. The measured voltage will be an indicator of the chip temperature.

# BLOCK DIAGRAM



**Y LINUAR** 



9

#### **TEST CIRCUIT A Differential Application Test Circuit A (Balanced Amp)**



# **OPERATION**

The LTC6430-20 is a highly linear, fixed-gain amplifier for differential signals. It can be considered a pair of  $50\Omega$ single-ended devices operating 180 degrees apart. Its core signal path consists of a single amplifier stage minimizing stability issues. The input is a Darlington pair for high input impedance and high current gain. Additional circuit enhancements increase the output impedance commensurate with the input impedance and minimize the effects of internal Miller capacitance.

<span id="page-9-0"></span>The LTC6430-20 uses a classic RF gain block topology, with enhancements to achieve excellent linearity. Shunt and series feedback elements are added to lower the input/ output impedance and match them simultaneously to the source and load. An internal bias controller optimizes the bias point for peak linearity over environmental changes. This circuit architecture provides low noise, good RF power handling capability and wide bandwidth; characteristics that are desirable for IF signal-chain applications.



The LTC6430-20 is a highly linear fixed-gain amplifier which is designed for ease of use. Both the input and output are internally matched to 100 $\Omega$  differential source andloadimpedance from 20MHzto 1400MHz. Biasingand temperature compensation are also handled internally to deliver optimized performance. The designer need only supply input/output blocking capacitors, RF chokes and decoupling capacitors for the 5V supply. However, because the device is capable of such wideband operation, a single application circuit will probably not result in optimized performance across the full frequency band.

Differential circuits minimize the common mode noise and 2nd harmonic distortion issues that plague many designs. Additionally, the LTC6430's differential topology matches well with the differential inputs of an ADC. However, evaluation of these differential circuits is difficult, as high resolution, high frequency, differential test equipment is lacking.

Our test circuit is designed for evaluation with standard single ended 50 $\Omega$  test equipment. Therefore, 1:2 balun transformers have been added to the input and output to transformtheLTC6430-20's 100Ω differential source/load impedance to 50Ω single-ended impedance compatible with most test equipment.

Other than the balun, the evaluation circuit requires a minimum of external components. Input and output DCblocking capacitors are required as this device is internally biased for optimal operation. A frequency appropriate choke and de-coupling capacitors provide DC bias to the  $RF \pm OUT$  nodes. Only a single 5V supply is necessary to either of the  $V_{CC}$  pins on the device. Both  $V_{CC}$  pins are connected inside the package. Two  $V_{CC}$  pins are provided for the convenience of supply routing on the PCB. An optional parallel 60pF,  $350\Omega$  input network has been added to ensure low frequency stability.

The particular element values shown in Test Circuit A are chosen for wide bandwidth operation. Depending on the desired frequency, performance may be improved by custom selection of these supporting components.

#### **Choosing the Right RF Choke**

Not all choke inductors are created equal. It is always important to select an inductor with low  $R_{LOS}$  as resistance will drop the available voltage to the device. Also look for an inductor with high self resonant frequency (SRF) as this will limit the upper frequency where the choke is useful. Above the SRF, the parasitic capacitance dominates and the choke's impedance will drop. For these reasons, wire-wound inductors are preferred, while multilayer ceramic chip inductors should be avoided for an RF choke if possible. Since the LTC6430-20 is capable of such wideband operation, a single choke value will not result in optimized performance across its full frequency band. Table 1 lists common frequency bands and suggested corresponding inductor values.





#### **DC-Blocking Capacitor**

The role of a DC-blocking capacitor is straightforward: block the path of DC current and allow a low series impedance path for the AC signal. Lower frequencies require a higher value of DC-blocking capacitance. Generally, 1000pF to 10,000pF will suffice for operation down to 20MHz. The LTC6430-20 linearity is insensitive to the choice of blocking capacitor.

#### **RF Bypass Capacitor**

RF bypass capacitors act to shunt the AC signals to ground with a low impedance path. They prevent the AC signal from getting into the DC bias supply. It is best to place the bypass capacitor as close as possible to the DC supply pins of the amplifier. Any extra distance translates into additional series inductance which lowers the effectiveness of the bypass capacitor network. The suggested bypass capacitor network consists of two capacitors: a low value 1000pF capacitor to shunt high frequencies and a larger 0.1µF capacitor to handle lower frequencies. Use ceramic capacitors of appropriate physical size for each capacitance value (e.g., 0402 for the 1000pF, 0805 for the 0.1µF) to minimize the equivalent series resistance (ESR) of the capacitor.

11

### **Low Frequency Stability**

Most RF gain blocks suffer from low frequency instability. To avoid stability issues, the LTC6430-20, contains an internal feedback network that lowers the gain and matches the input and output impedance of the intrinsic amplifier. This feedback network contains a series capacitor, whose value is limited by physical size. So, at some low frequencies, this feedback capacitor looks like an open circuit; the feedback fails, gain increases and gross impedance mismatches occur which can create instability. This situation is easily resolved with a parallel capacitor and a resistor network on the input. This is shown in [Figure 1](#page-9-0). This network provides resistive loss at low frequencies and is bypassed by the capacitor at the desired band of operation. However, if the LTC6430-20 is preceded by a low frequency termination, such as a choke or balun transformer, the input stability network is not required. A choke at the output can also terminate low frequencies out-of-band and stabilize the device.

### **Exposed Pad and Ground Plane Considerations**

As with any RF device, minimizing the ground inductance is critical. Care should be taken with PC board layouts using exposed pad packages, as the exposed pad provides the lowest inductive path to ground. The maximum allowable number of minimum diameter via holes should be placed underneath the exposed pad and connected to as many ground plane layers as possible. This will provide good RF ground and low thermal impedance. Maximizing the copper ground plane at the signal and microstrip ground will also improve the heat spreading and lower inductance. It is a good idea to cover the via holes with solder mask on the backside of the PCB to prevent the solder from wicking away from the critical PCB to exposed pad interface. One to two ounces of copper plating is suggested to improve heat spreading from the device.

### **Frequency Limitations**

The LTC6430-20 is a wide bandwidth amplifier but it is not intended for operation down to DC. The lower frequency cutoff is limited by on-chip matching elements. The cutoff may be arbitrarily pushed lower with off chip elements; however, the translation between the low fixed DC common mode input voltage and the higher open collector

DC common mode output bias point make DC-coupled operation impractical.

### **Using the On-Chip Diode to Sense Temperature**

An on-chip temperature diode is accessible through the T\_DIODE pin. This is an optional feature to determine the on-chip temperature. Forward bias this pin with 0.01mA to 1mA of current and the voltage drop will indicate the temperature on the die. With this temperature, the user can determine the thermal impedance of the chip to PCB and get an indicator of the exposed pad solder attach quality. For best accuracy the user needs to perform a temperature calibration at their desired current to accurately determine the absolute temperature. At 1mA the diode voltage slope is –1.2mV/**°**C.

### **Test Circuit A**

Test Circuit A, shown in [Figure 1](#page-9-0), is designed to allow for the evaluation of the LTC6430-20 with standard singleended  $50\Omega$  test equipment. This allows the designer to verify the performance when the device is operated differentially. This evaluation circuit requires a minimum of external components. Since the LTC6430-20 operates over a very wide band, the evaluation test circuit is optimized for wideband operation. Obviously, for narrowband operation, the circuit can be further optimized.

Input and output DC-blocking capacitors are required, as this device is internally DC biased for optimal performance. A frequency appropriate choke and decoupling capacitors are required to provide DC bias to the RF output nodes (+OUT and –OUT). A 5V supply should also be applied to one of the  $V_{CC}$  pins on the device.

Components for a suggested parallel 60pF, 350Ω stability network have been added to ensure low frequency stability. The 60pF capacitance canbe increasedtoimprove low frequency (<150 MHz) performance, however the designer needs to be sure that the impedance presented at low frequency will not create an instability.

### **Balanced Amplifier Circuit, 50Ω Input and 50Ω Output**

643020f This balanced amplifier circuit is a replica of Test Circuit A. It is useful for single-ended  $50\Omega$  amplifier requirements and is surprisingly wideband. Using this balanced arrangement



and the frequency appropriate baluns, one can achieve the intermodulation and harmonic performance listed in the AC Electrical Characteristics specifications of this data sheet. Besides its impressive intermodulation performance, the LTC6430-20 has impressive 2nd harmonic suppression as well. This makes it particularly well suited for multioctave applications where the 2nd harmonic cannot be filtered.

This balanced circuit example uses two Mini-Circuits 1:2 baluns. The baluns were chosen for their bandwidth and frequency options that utilize the same package footprint (see Table 2). A pair of these baluns, back-to-back has less than 1.5dB of loss, so the penalty for this level of performance is minimal. Any suitable 1:2 balun may be used to create a balanced amplifier with the LTC6430-20.

The optional stability network is only required when the balun's bandwidth reaches below 20MHz. It is included in the circuit as a comprehensive protection for any passive element placed at the LTC6430-20 input. Its performance degradation at low frequencies can be mitigated by increasing the 60pF capacitor's value.

Demo Boards 2076A-A and 2076A-B implement this balanced amplifier circuit. It is shown in [Figure 18](#page-20-0)**.**

Please note that a number of DNC pins are connected on the evaluation board. These connections are not necessary for normal circuit operation.

The evaluation board also includes an optional back to back pair of baluns so that their losses may be measured. This allows the designer to de-embed the balun losses and more accurately predict the LTC6430-20 performance in a differential circuit.



#### **Table 2. Target Frequency and Suggested 2:1 Balun**

#### **Driving the LTC2158, 14-Bit, 310Msps ADC with 1.25GHz of Bandwidth**

Boasting high linearity, low associated noise and wide bandwidth, the LTC6430-20 is well suited to drive high speed, high resolution ADCs with over a GHz of input bandwidth. To demonstrate its performance, the LTC6430-20 was used to drive an LTC2158 14-bit, 310Msps ADC with



BALUN\_A = ADTL2-18 FOR 400MHz TO 1300MHz ALL ARE MINI-CIRCUITS CD542 FOOTPRINT





1.25GHz of input bandwidth in an undersampling application. Typically, a filter is used between the ADC driver amplifier and ADC input to minimize the noise contribution from the amplifier. However, with the typical SNR of higher sample rate ADCs, the LTC6430-20 can drive them without any intervening filter, and with very little penalty in SNR. This system approach has the added benefit of allowing over two octaves of usable frequency range. The LTC6430-20 driving the LTC2158, as shown in the circuit of [Figure 3,](#page-13-0) the bandwidth is limited only by the 1.25GHz input BW of the ADC, still produces 57dB SNR, and offers IM performance that varies little from 240MHz to 1GHz. At the lower end of this frequency range, the IM contribution of the ADC and amplifier are comparable, and the thirdorder IM products may be additive, or may see cancelation. At 1GHz input, the ADC is dominant in terms of IM and noise contribution, limited by internal clock jitter and high input signal amplitude. Table 3 shows noise and linearity performance. Example outputs at 500MHz and 1000MHz are shown in [Figure 5,](#page-15-0) [Figure 6](#page-15-1), [Figure 7](#page-16-0), and [Figure 8](#page-16-1).

The LTC6430-20 can directly drive the high speed ADC inputs and settles quickly. Most feedback amplifiers require protection from the sampling disturbances, the mixing products that result from direct sampling. This is in part due to the fact that unless the ADC input driving circuitry offers settling in less than one-half clock cycle, the ADC may not exhibit the expected linearity. If the ADC samples the recovery process of an amplifier it will be seen as distortion. If an amplifier exhibits envelope detection



<span id="page-13-0"></span>**Figure 3. Wideband ADC Driver, LTC6430-20 Directly Driving the LTC2158 ADC**



**Figure 4. Wideband ADC Driver, LTC6430-20 Directly Driving the LTC2158 ADC—Alternative Using Mini-Circuits 2:1 Balun**







**Table 3. LTC6430-20 and LTC2158 Combined Performance**

in the presence of multi-GHz mixing products, it will also distort. A band limiting filter would provide suppression from those products beyond the capability of the amplifier, as well as limit the noise bandwidth, however the settling of the filter can be an issue. The LTC2158, at 310Msps only allows 1.5ns settling time for any driver that is disturbed by these transients.

This approach of removing the filter between the ADC and driver amplifier offers many advantages. It opens the opportunity to precede the amplifier with switchable bandpass filters, without any need to change the critical network between the drive amplifier and ADC. The transmission line distances shown in the schematic are part of the design, and are devised such that there are no impedance discontinuities, and therefore no reflections, in the distances between 75ps to 200ps from the ADC. End termination can be immediately prior to, or preferably after the ADC, and the amplifier should either be within the 75ps inner boundary, or outside the 200ps distance. Similarly, any shunt capacitor or resonator incorporated into a filter, including the large pads required by some inductors with more than a small fraction of 1pF, should not be in this range of distances from the ADC where reflections will impair performance. Transformers with large pads should be avoided within these distances.

A 100nH shunt inductor at the ADC input approximates the complex conjugate of the ADC sampling circuit, and in doing so, improves power transfer and suppresses the low frequency difference products produced by direct sampling ADCs. If the entire frequency range from 300MHz to 1GHz were of interest, a 100nH inductor at the input is acceptable, but if interest is only in higher frequencies, performance would be better if the input inductor is reduced in value. If lower frequencies are of interest, a higher value up to some 200nH may be practical, but beyond that range the SRF of the inductor becomes an issue. As this inductor is placed at different distances either before or after the ADC inputs, the optimal value may change. In all cases, it should be within 50ps of the ADC inputs. End termination may be more than 200ps distant if after the ADC. If the end termination were perfect, it could be at any distance after the ADC. To terminate the input path after the ADC, place the termination resistors on the back of the PCB. If the input signal path is buried or on the back of the PCB, termination resistors should be placed on the top of the PCB to properly terminate after the ADC.

Although the ADC is isolated by a driver amplifier, care must be taken when filtering at the amplifier input. Much like MESFETs, high frequency mixing products are handled well by the LTC6430. However, if there is no band limiting after the LTC6430, these mixing products, reduced by reverse isolation but subsequently reflected from a filter prior to the LTC6430 and reamplified, can cause distortion. In such cases, the network will then be sensitive to transmission line lengths and impedance characteristics of the filter prior to the LTC6430. Diplexers or absorptive filters can produce more robust results. An absorptive filter or diplexer-like structure after the amplifier reduces the sensitivity to the network prior to the amplifier, but the same constraints previously outlined apply to the filter.





<span id="page-15-0"></span>**Figure 5. ADC Output: 1-Tone Test at 500MHz with 307.2Msps Sampling Rate Undersampled in the Fourth Nyquist Zone**



<span id="page-15-1"></span>**Figure 6. ADC Output: 2-Tone Test at 500MHz with 307.2Msps Sampling Rate Undersampled in the Fourth Nyquist Zone**





<span id="page-16-0"></span>**Figure 7. ADC Output: 1-Tone Test at 1000MHz with 307.2Msps Sampling Rate Undersampled in the Seventh Nyquist Zone**



<span id="page-16-1"></span>643020f **Figure 8. ADC Output: 2-Tone Test at 1000MHz with 307.2Msps Sampling Rate Undersampled in the Seventh Nyquist Zone**





**Figure 9. LTC6430-20 LTC2158 Combo Board**

### **CATV AMPLIFIER 40MHZ TO 1000MHZ**

Wide bandwidth, excellent linearity and low output noise makes the LTC6430-20 an exceptional candidate for CATV amplifier applications.

As expected, the LTC6430-20 works well in a push-pull circuit to cover the entire 40MHz to 1000MHz CATV band. Using readily available SMT baluns, the LTC6430-20 offers high linearity and low noise across the whole CATV band. Remarkably, this performance is achieved with only 850mW of power at 5V. Its low power dissipation greatly reduces the heat sinking requirements relative to traditional "block" CATV amplifiers.

The native LTC6430-20 device is well matched to 100 $\Omega$ differential impedance at both the input and the output. Therefore, we can employ 1:1.33 surface mount (SMT) baluns to transform its native 100 $\Omega$  impedance to the standard 75 $\Omega$  CATV impedance, while retaining all the exceptional characteristics of the LTC6430-20. In addition, the balun's excellent phase balance and the 2nd order linearity of the LTC6430-20 combine to further suppress 2nd order products across the entire CATV band. As with any wide bandwidth application, care must be taken when selecting a choke. An SMT wire wound ferrite core inductor was chosen for its low series resistance, high self resonant frequency (SRF) and compact size. An input stability network is not required for this application as the balun presents a low impedance to the LTC6430-20's input at low frequencies. Our resulting push-pull CATV amplifier circuit is simple, compact, completely SMT and extremely power efficient.

The LTC6430-20 push-pull circuit has 19.2dB of gain with ±0.58dB of flatness across the entire 40MHz to 1000MHz band. It sports an OIP3 of 46dBm. The CTB and CSO measurements have not been taken as of this writing.

These characteristics make the LTC6430-20 an ideal amplifier for head-end cable modem applications or CATV distribution amplifiers. The circuit is shown in [Figure 10,](#page-18-0) with 75 $\Omega$  "F" connectors at both input and output. The evaluation board may be loaded with either  $75\Omega$  "F" connectors, or  $75\Omega$  BNC connectors, depending on the users preference. Please note that the use of substandard connectors can limit usable bandwidth of the circuit.





<span id="page-18-0"></span>**Figure 10. CATV Amplifier: 75Ω Input and 75Ω Output**





19



**Figure 16. LTC6430-20 CATV Circuit Schematic**



**Figure 17. LTC6430-20 CATV Evaluation Board**





**Figure 18. Demo Board 2076A Schematic**

#### **A Low Phase Noise Amplifier Appropriate for Clock or LO Amplification**

Many wide band amplifiers are based on field effect devices (FET). CMOS, MesFET, PHEMT and GaN FETs devices are capable of wide bandwidth operation. On the other hand, the LTC6430-20 is based on a SiGe HBT device structure. The active junction of an HBT is sub-surface and not prone to the surface state effects that plague Field Effect Device. These surface charges have long lifetime and manifest themselves as low frequency (phase) noise contributors

<span id="page-20-0"></span>Great care was also taken with the bias circuitry surrounding the LTC6430-20 as to minimize low frequency noise. As a result the LTC6430-20 has very low residual phase noise.

We have measured our amplifiers phase noise performance using an Agilent E5500. This noise measurement method uses two equivalent paths to the noise detector, where they are combined in quadrature to eliminate the noise from the synthesizer. Thus leaving only the residual noise of the amplifier. The residual phase noise of the LTC6430-20 is only –160dBc at 10kHz offset. See Figures 19 and 20.





**Figure 19. LTC6430-20 Residual Phase Noise at 380MHz and 24dBm POUT** 



**Figure 20. LTC6430-20 Residual Phase Noise at 600MHz and 23dBm POUT** 





**Figure 21. Demo Board 2076A PCB**



### DIFFERENTIAL S PARAMETERS 5V, Z<sub>DIFF</sub> = 100Ω, T = 25°C, De-Embedded to Package Pins,

**DD: Differential In to Differential Out**





### TYPICAL APPLICATIONS



**50Ω Input/Output Balanced Amplifier**

**16-Bit ADC Driver**





# TYPICAL APPLICATIONS



**75Ω 40MHz to 1000MHz CATV Amplifier** 



### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**UF Package 24-Lead Plastic QFN (4mm** × **4mm)**

2. DRAWING NOT TO SCALE

- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE, IF PRESENT
- 5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

