# LT8495

1





### FEATURES DESCRIPTION SEPIC/Boost Converter with 2A, 70V Switch, 9µA Quiescent Current, POR and Watchdog Timer

- Wide Input Voltage Range of ~1V to 60V **(2.5V to 32V for Start-Up)**
- Low Ripple Burst Mode<sup>®</sup> Operation
	- $\blacksquare$  9µA I<sub>0</sub> at 12V<sub>IN</sub> to 5.0V<sub>0UT</sub>
	- **n** Output Ripple (<10mV Typ.)
- **n** Dual Supply Pins:
	- $\blacksquare$  **Improves Efficiency**
	- Reduces Minimum Supply Voltage to ~1V after **Start-Up to Extend Battery Life**
- Integrated 2A/70V Power Switch
- **n** Programmable Watchdog Timer Can Operate When **VIN Supply Is Removed**
- **n** Programmable Power-On Reset Timer (POR) with **RST Functional for Input Supply Down to 1.3V**
- **FMEA Fault Tolerant in TSSOP Package**
- Fixed Frequency PWM, SEPIC/BOOST/FLYBACK **Topologies**
- **Programmable Switching Frequency:** 250kHz to 1.5MHz
- **UVLO Programmable on SWEN and RSTIN Pins**
- Soft-Start Programmable with One Capacitor
- <sup>n</sup> Small 20-Lead QFN or 20-Lead TSSOP Packages

### **APPLICATIONS**

- Automotive FCU Power
- Power for Portable Products
- 

### TYPICAL APPLICATION

The  $LT^{\circ}8495$  is an adjustable frequency (250kHz to 1.5MHz) monolithic switching regulator with a power-on reset and watchdog timer. Quiescent current can be less than 9µA when operating and is  $\sim$  0.3µA when SWEN, WDE and RSTIN are low. Configurable as a SEPIC, boost or flyback converter, the low ripple Burst Mode operation maintains high efficiency at low output current while keeping output ripple below 10mV. Dual supply pins  $(V_{IN})$  and BIAS) allow the part to automatically operate from the most efficient supply. Input supply voltage can be up to 60V for SEPIC topologies and up to 32V (with ride-through up to 60V) for boost and flyback topologies. After start-up, battery life is extended since the part can draw current from its output (BIAS) even when  $V_{IN}$  voltage drops below 2.5V.

The reset and watchdog timeout periods are independently adjustable using external capacitors. Using a resistor divider on the SWEN pin provides a programmable undervoltage lockout (UVLO) fortheconverter. A resistordividerconnected to RSTIN provides UVLO control that asserts the RST pin.

Additional features such as frequency foldback and softstart are integrated. Fault tolerance in the TSSOP allows for adjacent pin shorts or an open without raising the output voltage above its programmed value. The LT8495 is available in 20-lead QFN and 20-lead TSSOP packages with exposed pads for low thermal resistance.

Industrial Supplies  $\sigma$ , LT, LTC, LTM, Linear Technology, the Linear logo and Burst Mode are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners.



# ABSOLUTE MAXIMUM RATINGS





### PIN CONFIGURATION



### **[http://www.linear.com/product/LT8495#orderinfo](http://www.linear.com/LT8495#orderinfo)** ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to:<http://www.linear.com/leadfree/>

For more information on tape and reel specifications, go to: <http://www.linear.com/tapeandreel/>. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = V<sub>SWEN</sub> = 12V, V<sub>BIAS</sub> = V<sub>WDE</sub> = 5V, unless otherwise noted **(Note 2).**



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = V<sub>SWEN</sub> = 12V, V<sub>BIAS</sub> = V<sub>WDE</sub> = 5V, unless otherwise noted **(Note 2).**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Voltages are with respect to GND pin unless otherwise noted.

**Note 2:** The LT8495E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT8495I is guaranteed to meet performance specifications from -40°C to 125°C junction temperature. The LT8495H is guaranteed over the full –40°C to 150°C operating junction temperature range. Operating lifetime is derated at junction temperatures greater than 125°C.

**Note 3:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating range when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 4:** See Power Supplies and Operating Limits in the Applications Information section for more details.

**Note 5:** Current limit guaranteed by design and/or correlation to static test. Slope Compensation reduces current limit at higher duty cycles.

**Note 6:** Max duty cycle current limit measured at 1MHz switching frequency.

**Note 7:** Polarity specification for all currents into pins is positive. All voltages are referenced to GND unless otherwise specified.

**Note 8:** This specification is guaranteed for only the exact capacitance as listed in the conditions. Variation of the capacitance from the exact listed value will cause proportional variation to  $t_{RST}$ ,  $t_{WDII}$  and  $t_{WDII}$ .

### TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**



**Switching Waveforms, Burst Mode Operation**





#### **Switching Waveforms, Full Frequency Continuous Operation**



#### **Transient Load Response; Load Current Is Stepped from 300mA to 500mA**





10ms/DIV

8495 GO

FRONT PAGE APPLICATION

 $V_{IN} = 12V$  $V_{OUT} = 5V$  $I_{LOAD} = 20mA$ 

V<sub>SW</sub><br>10V/DIV

l<sub>L</sub><br>0.5A/DIV

**VOUT** 5mV/DIV



#### **Switch Current Limit at Minimum Duty Cycle**



### TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**







1200  $R_T = 68.1k$ 1000 SWITCHING FREQUENCY (KHZ) SWITCHING FREQUENCY (kHz) 800 600 400  $R_T = 324k$ 200  $_{0.0}^{0}$ 0.0 0.2 0.5 0.7 1.0 1.2 FB VOLTAGE (V) 8495 G13













6

### TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C, unless otherwise noted.**



TEMPERATURE (°C)

50

0 100 150

8495 G26

–50

7

V<sub>IN</sub>/BIAS VOLTAGE (V)

1 3

2

8495 G25

0

### **TYPICAL PERFORMANCE CHARACTERISTICS** TA = 25°C, unless otherwise noted.



### **PIN FUNCTIONS** (QFN/TSSOP)

**SS (Pin 1/Pin 8):** Soft-Start Pin. Place a soft-start capacitor on this pin. Upon start-up, the SS pin will be charged by a (nominally) 256k resistor to about 2.1V.

**RT (Pin 2/Pin 10):** Oscillator Frequency Set Pin. Place a resistor from this pin to ground to set the internal oscillator frequency. Minimize capacitance on this pin. See the Applications Information section for more details.

**GND (Pins 3, 4, 11, 13, 14, 15, Exposed Pad 21/Pin 14, Exposed Pad 21):** Ground. Solder all pins and the exposed pad directly to the local ground plane. The exposed pad metal of the package provides both electrical contact to ground and good thermal contact to the printed circuit board.

**NC (Pins 4, 9, 17, 19, TSSOP only):** No Connects: These pins are not connected to internal circuitry and must be left floating to ensure fault tolerance.

**RSTIN (Pin 5/Pin 11):** Reset Input Reference. Connect a resistor divider to  $\overline{\text{RSTIN}}$  to set the threshold voltage for asserting RST. The RSTIN voltage is compared to an internal 1.1V reference. RSTIN voltages lower than the reference cause RST to assert low.

**SWEN (Pin 6/Pin 12):** Switch Enable Detect Pin. This pin enables/disables the switching regulator and soft-start. A resistor divider can be connected to SWEN to perform an undervoltage lockout function.

**WDE (Pin 7/Pin 13):** Watchdog Timer Enable Pin. Drive above 1.1V to enable the watchdog timer function. When WDE is low, the WDO output driver is disabled causing the pin to be high impedance.

**WDO (Pin 8/Pin 15):** Watchdog Out. Active low, opendrain output. WDO asserts low if WDE is enabled and the microcontroller fails to drive the WDI pin of the LT8495 with the appropriate signal.

**WDI (Pin 9/Pin 16):** Watchdog Timer Input Pin. This pin receives the watchdog signal from a microcontroller. If the appropriate signal is not received, WDO will pulse low for a period equal to the reset delay timer period  $(t_{RST})$ .

**V<sub>IN</sub>** (Pin 10/Pin 18): Supply Input Pin. This pin is typically connected to the input of the DC/DC converter. Must be locally bypassed.

**SW (Pin 12/Pin 20):** Switch Pin. This is the collector of the internal NPN power switch. Minimize trace area connected to this pin to minimize EMI.

**BIAS (Pin 16/Pin 1):** Supply Input Pin. This pin is typically connected to the output of the DC/DC converter in cases where  $V_{IN}$  can be higher than  $V_{OUT}$ . Must be locally bypassed.

**FB (Pin 17/Pins 2, 3):** Output Voltage Feedback Pin. The LT8495 regulates the FB pin to 1.202V. Connect a resistor divider between the output, FB and GND to set the regulated output voltage.

**CPOR (Pin 18/Pin 5):** WDO and RST Active Delay Period Programming Pin. Attach an external capacitor  $(C_{POR})$  to GND to set the period  $(t<sub>RST</sub>)$ . See the Applications Information section for more information.

**CWDT (Pin 19/Pin 6):** Watchdog Timer Programming Pin. Place a capacitor ( $C_{WDT}$ ) between this pin and ground to adjust the watchdog timer upper  $(t_{WDI})$  and lower  $(t_{WDI})$ boundary periods. See the Applications Information section for more information.

**RST** (Pin 20/Pin 7): Active Low, Open-Drain Reset. Asserts low when RSTIN is less than ~1.1V (see Electrical Characteristics). After RSTIN rises, RST will remain asserted low for the period ( $t_{RST}$ ) set by the capacitor on the CPOR pin.

# BLOCK DIAGRAM



### TIMING DIAGRAMS





#### **Watchdog Timing, Lower Boundary**



#### **Watchdog Timing, Upper Boundary**



t<sub>STARTUP</sub> = TIME REQUIRED TO START UP THE CHIP, APPROXIMATELY 1ms

tow = TIME REQUIRED TO START UP THE WATCHDOG OR POR TIMER, APPROXIMATELY 200µs

t<sub>UV</sub> = TIME REQUIRED TO ASSERT RST LOW AFTER RSTIN GOES BELOW ITS THRESHOLD, APPROXIMATELY 23µs t<sub>RST</sub> = PROGRAMMED RESET PERIOD

t<sub>WDU</sub> = WATCHDOG UPPER BOUNDARY PERIOD, APPROXIMATELY 31 RAMPING CYCLES ON CWDT PIN

tw<sub>DL</sub> = WATCHDOG LOWER BOUNDARY PERIOD, APPROXIMATELY 1 RAMPING CYCLE ON CWDT PIN

11

# **OPERATION**

The LT8495 is a constant-frequency, current mode SEPIC/boost/flyback regulator with power-on reset and a watchdog timer. Operation can be best understood by referring to the Block Diagram. The switching regulation, watchdog timer and reset detection functions are controlled by the SWEN, WDE and RSTIN pins respectively. If all three pins are grounded, the part enters shutdown with minimal current drawn from the  $V_{\text{IN}}$  and BIAS sources. If any of these three pins are driven above their respective thresholds, this part is turned on.

### **Switching Regulator Operation**

In the Block Diagram, the adjustable oscillator, with frequency set by the external  $R<sub>T</sub>$  resistor, enables an RS latch, turning on the internal power switch. An amplifier and comparator monitor the switch current flowing through an internal sense resistor, turning the switch off when this current reaches a level determined by the voltage at VC. An error amplifier adjusts the VC voltage by measuring the output voltage through an external resistor divider tied to the FB pin. If the error amplifier's output voltage (VC) increases, more current is delivered to the output; if the VC voltage decreases, less current is delivered. An active clamp on the VC voltage provides current limit. An internal regulator provides power to the control circuitry.

In order to improve efficiency, the NPN power switch driver (see Block Diagram) supplies NPN base current from whichever of  $V_{IN}$  and BIAS has the lower supply voltage. However, if either of them is below 2.4V or above 34V (typical values), the power switch draws current from the other pin. If both supply pins are below 2.4V or above 34V then switching activity is stopped.

To further optimize efficiency, the LT8495 automatically enters Burst Mode operation in light load situations. Between bursts, all circuitry associated with controlling the output switch is shut down, reducing the  $V_{IN}/BIAS$  pin supply currents to be less than 3µA to 6µA typically (see Electrical Characteristics table).

### **Start-Up Operation**

Several functions are provided to enable a very clean start-up for the LT8495.

- First, the SWEN pin voltage is monitored by an internal voltage reference to give a precise turn-on threshold. An external resistor divider can be connected from the input power supply to the SWEN pin to provide a userprogrammable undervoltage lock-out function.
- Second, the soft-start circuitry provides for a gradual ramp-up of the switch current. When the part is brought out of shutdown, the external SS capacitor is first discharged, and then an integrated 256k resistor pulls the SS pin up to ~2.1V. By connecting an external capacitor to the SS pin, the voltage ramp rate on the pin can be set. Typical values for the soft-start capacitor range from 100nF to 1µF.
- Finally, the frequency foldback circuit reduces the maximum switching frequency when the FB pin is below 1V. This feature reduces the minimum duty cycle that the part can achieve thus allowing better control of the switch current during start-up.

### **Power-On Reset and Watchdog Timer Operation**

The LT8495 has a power-on reset (POR) circuit and a reset timer to assert the  $\overline{\text{RST}}$  pin for a minimum amount of time. After initial power up the open-drain RST pin is asserted low for a programmable reset delay time (see the Timing Diagrams). During normal operation, the RST pin can also be asserted when either the  $\overline{\text{RSTIN}}$  pin is below its threshold or the chip enters shutdown due to an abnormal condition. After the chip exits shutdown and the RSTIN pin rises above its threshold, the RST pin is released after the reset delay time which is programmable through the CPOR pin.

The watchdog timer typically monitors a microcontroller's activity. The watchdog timer can be enabled or disabled by applying a logic signal to the WDE pin. When enabled, the watchdog timer requires successive negative edges on the WDI pin to happen within a programmed time window to keep WDO from pulsing low. Therefore, if the time between the two negative WDI edges is too short or too long, the WDO pin will be pulsed low. When the WDO pin pulls low, a reset timer keeps the WDO pin low for a delay programmed by the CPOR pin. The WDO pin will go high again after the reset timer expires or the chip shuts down (see the Timing Diagrams). The window periods can be set through the CWDT pin.

#### **Low Ripple Burst Mode Operation**

To enhance efficiency at light loads, the LT8495 regulator enters low ripple Burst Mode operation keeping the output capacitor charged to the proper voltage while minimizing the input quiescent current. During Burst Mode operation, the LT8495 regulator delivers single-cycle bursts of current to the output capacitor with each followed by a sleep period where the output power is delivered to the load by the output capacitor. The quiescent currents of  $V_{IN}/BIAS$ are reduced to less than 3µA to 6µA typically during the sleep time (see Electrical Characteristics table).

As the load current decreases towards a no-load condition, the frequency of single current pulses decreases (see Figure 1), therefore the percentage of time that the LT8495 operates in sleep mode increases, resulting in reduced average input current and thus high efficiency even at very low loads.

By maximizing the time between pulses, the LT8495 quiescent current is minimized. Therefore, to optimize the quiescent current performance at light loads, the current in the feedback resistor divider and the reverse current in the external diode must be minimized, as these appear to the output as load currents. More specifically, during



**Figure 1. Switching Frequency in Burst Mode Operation**

the sleep time, the boost converter has the reverse diode leakage current conducting from output to input, while the SEPIC converter has leakage current conducting from output to ground. Use the largest possible feedback resistors and a low leakage Schottky diode in applications with ultralow Q current.

In Burst Mode operation, the burst frequency and the charge delivered with each pulse will not change with output capacitance. Therefore, the output voltage ripple will be inversely proportional to the output capacitance. In a typical application with a 47μF output capacitor, the output ripple is about 10mV and with two 47μF output capacitors the output ripple is about 5mV (see Switching Waveforms, Burst Mode Operation in Typical Performance Characteristics section). The output voltage ripple can continue to be decreased by increasing the output capacitance.

At higher output loads the LT8495 regulator runs at the frequency programmed by the  $R<sub>T</sub>$  resistor and operates as a standard current mode regulator. The transition between high current mode and low ripple Burst Mode operation is seamless, and will not disturb the output voltage.

#### **Chip Enable Pins**

The SWEN, WDE and RSTIN pins are used to enable various portions of the LT8495. The lowest current state is when all three pins are at 0V which disables all functions of the LT8495. Raising any of these pins above their respective input threshold voltages (see Electrical Characteristics section) activates the core circuits of the LT8495. Start-up of the LT8495 core circuits typically requires about 1ms (see the Timing Diagram). See the sections Enabling the Switching Regulator, Watchdog Timer, and Reset Conditions for further details about SWEN, WDE and RSTIN respectively.

#### **Enabling the Switching Regulator**

The SWEN pin is used to enable or disable the switching regulator. This pin operates independently of the watchdog enable (WDE) and the RST control input (RSTIN). The rising threshold of SWEN is typically 1V, with 30mV of hysteresis. The switching regulator is disabled by driving the SWEN pin below this threshold which deactivates the NPN power switch. The switching regulator is enabled by

driving SWEN above its threshold. Before active switching begins, the soft-start capacitor is quickly discharged then slowly charged causing a gradual start-up of the regulator. SWEN can be connected to  $V_{IN}$  if "always on" operation is desired, although some current will flow into the SWEN pin (see Typical Performance Characteristics) increasing overall bias current of the system. Also, a resistor divider can be connected to SWEN to create an undervoltage lockout function (see Undervoltage Lockouts) for more information.

### **Setting the Output Voltage**

The output voltage is programmed with a resistor divider from output to the FB pin (R2) and from the FB pin to ground (R1). Choose the 1% resistors according to:

$$
R2 = R1 \left( \frac{V_{OUT}}{1.202} - 1 \right)
$$

Note that choosing larger resistors decreases the quiescent current of the application circuits. In low load applications, choosing larger resistors is more critical since the part enters Burst Mode operation with lower quiescent current.

### **Power Switch Duty Cycle**

In order to maintain loop stability and deliver adequate current to the load, the power NPN (Q1 in the Block Diagram) cannot remain "on" for 100% of each clock cycle. The maximum allowable duty cycle is given by:

 $DC_{MAX} = \frac{T_P - Minimum Switch Off-Time T}{T}$ TP •100%

where  $T_P$  is the clock period and the Minimum Switch Off-Time (found in the Electrical Characteristics) is typically 70ns.

Conversely, the power NPNs (Q1 in the Block Diagram) cannot remain "off" for 100% of each clock cycle, and will turn on for a minimum time (Minimum Switch On-Time) when in regulation. This Minimum Switch On-Time governs the minimum allowable duty cycle given by:

$$
DC_{MIN} = \frac{Minimum Switch On-Time}{T_P} \cdot 100\%
$$

where  $T_P$  is the clock period and Minimum Switch On-Time (found in the Electrical Characteristics) is typically 95ns.

The application should be designed such that the operating duty cycle (DC) is between  $DC_{MIN}$  and  $DC_{MAX}$ . Normally, DC rises with higher  $V_{\text{OUT}}$  and lower  $V_{\text{IN}}$ .

Duty cycle equations for both boost and SEPIC topologies are given below, where  $V_D$  is the diode forward voltage drop and  $V_{CFSAT}$  is typically 340mV at 1.2A.

For the boost topology:

$$
DC \cong \frac{V_{OUT} - V_{IN} + V_D}{V_{OUT} + V_D - V_{CESAT}}
$$

For the SEPIC topology:

$$
DC \cong \frac{V_{OUT} + V_D}{V_{IN} + V_{OUT} + V_D - V_{CESAT}}
$$

The LT8495 can be used in configurations where the duty cycle is higher than  $DC_{MAX}$ , but it must be operated in the discontinuous conduction mode or Burst Mode operation so that the effective duty cycle is reduced.

### **Setting the Switching Frequency**

The LT8495 uses a constant frequency PWM architecture that can be programmed to switch from 250kHz to 1.5MHz by using a resistor tied from the RT pin to ground. Table 1 shows the necessary  $R<sub>T</sub>$  values for various switching frequencies.

#### **Table 1. Switching Frequency vs R<sub>T</sub> Value**



#### **Inductor Selection**

**General Guidelines:** The high frequency operation of the LT8495 allows for the use of small surface mount inductors. For high efficiency, choose inductors with high frequency core material, such as ferrite, to reduce core losses. To improve efficiency, choose inductors with more volume for a given inductance. The inductor should have low DCR (copper wire resistance) to reduce I2R losses, and must be able to handle the peak inductor current without saturating. Note that in some applications, the current handling requirements of the inductor can be lower, such as in the SEPIC topology when using uncoupled inductors, where each inductor only carries a fraction of the total switch current. Molded chokes or chip inductors usually do not have enough core area to support peak inductor currents in the 2A to 3A range. To minimize radiated noise, use a toroidal or shielded inductor. Note that the inductance of shielded types will drop more as current increases, and will saturate more easily.

**Minimum Inductance:** Although there can be a trade-off with efficiency, it is often desirable to minimize board space by choosing smaller inductors. When choosing an inductor, there are two conditions that limit the minimum inductance; (1) providing adequate load current, and (2) avoidance of subharmonic oscillation. Choose an inductance that is high enough to meet both of these requirements.

**Adequate Load Current:** Small value inductors result in increased ripple currents and thus, due to the limited peak switch current, decrease the average current that can be provided to a load  $(I<sub>OUT</sub>)$ . In order to provide adequate load current, L should be at least:

$$
L > \frac{DC \cdot V_{IN}}{2(f) \left( I_{LIM} - \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta} \right)}
$$

For boost topologies, or:

$$
L > \frac{DC \cdot V_{IN}}{2(f) \left( I_{LIM} - \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta} - I_{OUT} \right)}
$$

for the SEPIC topologies.

where:

L = L1||L2 for uncoupled SEPIC topology

DC = switch duty cycle (see previous section)

 $I_{\text{I} \text{IM}}$  = switch current limit, typically about 2.35A at 50% duty cycle (see the Typical Performance Characteristics section)

 $\eta$  = power conversion efficiency (typically 85% to 90%) for boost and 80% to 85% for SEPIC at high currents)

f = switching frequency

Negative values of L indicate that the output load current  $I<sub>OUT</sub>$  exceeds the switch current limit capability of the LT8495.

**Avoiding Subharmonic Oscillations:** The internal slope compensation circuit of LT8495 helps prevent the subharmonic oscillations that can occur when the duty cycle is greater than 50%, provided that the inductance exceeds a minimum value. In applications that operate with duty cycles greater than 50%, the inductance must be at least:

$$
L > \frac{(V_{IN} - V_{CESAT}) \cdot (2DC - 1)}{0.76 \cdot (1.5 \cdot DC + 1) \cdot f \cdot (1 - DC)}
$$

for boost and coupled inductor SEPIC, or:

$$
\lfloor 1 \rfloor |\lfloor 2 \right) > \frac{(V_{IN} - V_{CESAT}) \cdot (2DC - 1)}{0.76 \cdot (1.5 \cdot DC + 1) \cdot f \cdot (1 - DC)}
$$

for the uncoupled inductor SEPIC topologies.

**Maximum Inductance:** Excessive inductance can reduce current ripple to levels that are difficult for the current comparator (A2 in the Block Diagram) to cleanly discriminate, thus causing duty cycle jitter and/or poor regulation. The maximum inductance can be calculated by:

$$
L_{MAX} = \frac{V_{IN} - V_{CESAT}}{I_{MIN(RIPPLE)}} \cdot \frac{DC}{f}
$$

where L<sub>MAX</sub> is L1||L2 for uncoupled SEPIC topologies and I<sub>MIN(RIPPLE)</sub> is typically 150mA.

**Current Rating:** Finally, the inductor(s) must have a rating greater than its peak operating current to prevent inductor saturation resulting in efficiency loss.

In steady state, the peak and average input inductor currents (continuous conduction mode only) is given by:

$$
I_{L1(PEAK)} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta} + \frac{V_{IN} \cdot DC}{2 \cdot L1 \cdot f}
$$

$$
I_{L1(AVG)} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}
$$

for the boost and uncoupled inductor SEPIC topology.

For uncoupled SEPIC topologies, the peak and average currents of the output inductor L2 is given by:

$$
I_{L2(PEAK)} = I_{OUT} + \frac{V_{OUT} \cdot (1 - DC)}{2 \cdot L2 \cdot f}
$$

$$
I_{L2(AVG)} = I_{OUT}
$$

For the coupled inductor SEPIC:

$$
I_{L(PEAK)} = I_{OUT} \cdot \left[ 1 + \frac{V_{OUT}}{V_{IN} \cdot \eta} \right] + \frac{V_{IN} \cdot DC}{2 \cdot L \cdot f}
$$

$$
I_{L(AVG)} = I_{OUT} \cdot \left[ 1 + \frac{V_{OUT}}{V_{IN} \cdot \eta} \right]
$$

Note: Inductor current can be higher during load transients. It can also be higher during short circuit and start-up if inadequate soft-start capacitance is used. Thus,  $I_{L(PFAK)}$ may be higher than the switch current limit of 2.95A, and the RMS inductor current is approximately equal to  $I_{L(AVG)}$ . Choose an inductor having sufficient saturation current and RMS current ratings.

### **Capacitor Selection**

Low ESR (equivalent series resistance) capacitors should be used at the output to minimize the output ripple voltage. Multilayer ceramic capacitors are an excellent choice, as they have an extremely low ESR and are available in very small packages. X5R or X7R dielectrics are preferred, as these materials retain their capacitance over wider voltage and temperature ranges. Always use a capacitor with a sufficient voltage rating. Many capacitors rated at 2.2µF to 20µF, particularly 0805 or 0603 case sizes, have greatly reduced capacitance at the desired output voltage. Solid tantalum or OS-CON capacitors can be used, but they will occupy more board area than a ceramic and will have a higher ESR with greater output ripple.

Ceramic capacitors also make a good choice for the input decoupling capacitor, which should be placed as closely as possible to the  $V_{IN}$  and BIAS pins of the LT8495. A 2.2 $\mu$ F to 4.7µF input capacitor is sufficient for most applications.

#### **Audible Noise**

Ceramic capacitors are small, robust and have very low ESR. However, due to their piezoelectric nature, ceramic capacitors can sometimes create audible noise when used with the LT8495. During Burst Mode operation, the LT8495 regulator's switching frequency depends on the load current, and at very light loads the regulator can excite the ceramic capacitor at audio frequencies, generating audible noise. Since LT8495 operates at a lower current limit during Burst Mode operation, the noise is typically very quiet. If this is unacceptable, use a high performance tantalum or electrolytic capacitor at the output.

#### **Diode Selection**

The diode used in boost or SEPIC topologies conducts current only during switch off-time. During switch on-time, the diode has reverse voltage across it. The peak reverse voltage is equal to  $V_{\text{OUT}}$  in the boost topology and equal to  $(V_{\text{OUT}} +$  $V_{IN}$ ) in the SEPIC topology. Use a diode with a reverse voltage rating greater than the peak reverse voltage.

An additional consideration is the reverse leakage current. The leakage current appears to the output as load current and affects the efficiency, most noticeably, under light load conditions. In Burst Mode operation, after the inductor current vanishes, the reverse voltage across the boost diode is approximately equal to  $V_{OUT} - V_{IN}$  in the boost topology and  $V_{OUT}$  in the SEPIC topology. The percentage of time that the diode is reverse biased increases as load current decreases.

8495fb Schottky diodes that have larger forward voltages often have less leakage, so a trade-off exists between light load and high load efficiency. Also the Schottky diodes with larger reverse bias ratings may have less leakage at a given output voltage, therefore, superior leakage performance can be

achieved at the expense of diode size. Finally, keep in mind that the leakage current of a power Schottky diode goes up exponentially with junction temperature. Therefore, the Schottky diode must be selected with care to avoid excessive increase in light load supply current at high temperatures.

#### **Soft-Start**

The LT8495 contains a soft-start circuit to limit peak switch currents during start-up. High start-up current is inherent in switching regulators since the feedback loop is saturated due to  $V_{\text{OUT}}$  being far from its final value. The regulator tries to charge the output capacitor as quickly as possible, which results in large peak currents. The start-up current can be limited by connecting an external capacitor (typically 100nF to 1µF) to the SS pin. This capacitor is slowly charged to ~2.1V by an internal 256k resistor once the part is activated. SS pin voltages below ~0.8V reduce the internal current limit. Thus, the gradual ramping of the SS voltage also gradually increases the current limit as the capacitor charges. This, in turn, allows the output capacitor to charge gradually toward its final value while limiting the start-up current. When the switching regulator shuts down the soft-start capacitor is automatically discharged to ~100mV or less before charging resumes, thus assuring that the soft-start occurs after every reactivation of the switching regulation.

### **Power Supplies and Operating Limits**

The LT8495 draws supply current from the  $V_{IN}$  and BIAS pins. The largest supply current draw occurs when the switching regulator is enabled (SWEN is high) and the power switchis togglingonandoff. Underlightloadconditions the switching regulator enters Burst Mode operation where the power switch toggles infrequently and the input current is significantly reduced (see the Low Ripple Burst Mode Operation section).

**Power Switch Driver (PSD) Operating Range:** The NPN power switch is driven by a power switch driver (PSD) as shown in the Block Diagram. The driver must be powered by a supply ( $V_{IN}$  or BIAS) that is above the minimum operating voltage and below the PSD overvoltage threshold. These voltages are typically 2.4V and 34V respectively (see Electrical Characteristics).

If neither  $V_{IN}$  nor BIAS is within this operating range, the PSD and the switching regulator are automatically disabled. Voltages up to 60V are not harmful to the PSD, however, as discussed, switching regulation is automatically disabled when neither  $V_{IN}$  nor BIAS is in the valid operating range. See Table 2 for some example operating conditions.

**Reset and Watchdog Operating Voltage Limits:** The reset circuits operate properly as long as either  $V_{IN}$  or BIAS is above 1.3V (see Reset Conditions section). The watchdog timer operates properly when either  $V_{IN}$  or BIAS is between 2.5V and 60V. The table below gives some example operating conditions.





**Automatic Power Supply Selection:** In order to minimize power loss, the LT8495 draws as much of its required current as possible from the lowest suitable voltage supply  $(V_{IN})$ or BIAS) in accordance with the requirements described in the previous two sections. This selection is automatic and can change as  $V_{IN}$  and/or BIAS voltages change.

The LT8495 compares the  $V_{IN}$  and BIAS voltages to determine which is lower. The comparator has an offset and hysteresis as shown in the Electrical Characteristics section. The voltage comparison happens continuously when the power switch is toggling. The result of the latest comparison is latched inside the LT8495 when switching stops. If the power switch is not toggling, the LT8495 uses the last  $V_{IN}$  vs BIAS comparison to determine which supply is lower. After initial power up or any thermal lockout the LT8495 always concludes that  $V_{IN}$  is the lower supply voltage until subsequent voltage comparisons can be made while the power switch is toggling.

8495fb **BIAS Connection for SEPIC Converters:** For SEPIC converters, where  $V_{IN}$  can be above or below  $V_{OUT}$ , BIAS is typically connected to  $V_{OUT}$  which improves efficiency when

 $V_{IN}$  voltage is higher than  $V_{OUIT}$ . Connecting BIAS to  $V_{OUIT}$ in a SEPIC topology also allows the switching regulator to operate with  $V_{IN}$  above 34V (typical switch driver overvoltage threshold) in cases where  $V_{\text{OUT}}$  is regulated below the PSD overvoltage threshold. Finally, connecting BIAS to  $V_{\text{OUT}}$ also allows the converter to operate from  $V_{IN}$  voltages less than 2.5V after  $V_{OUT}$  rises within the PSD operating range. This can be very useful in battery powered applications since the battery voltage drops as it discharges.

**BIAS Connection for Boost Converters:** For boost converters, BIAS is typically connected to  $V_{\text{OUT}}$  or to ground. Connecting BIAS to  $V_{OIIT}$  allows the converter to operate with  $V_{IN}$  < 2.5V after  $V_{OIII}$  has risen within the PSD operating range. However, during no load conditions on  $V_{\text{OUT}}$ , despite  $V_{IN}$  being selected as the primary input supply, the overall power loss will be slightly elevated due to the small amount of current still being drawn from the higher voltage BIAS pin. To minimize boost converter power loss duringnoloadconditions, connectBIASinsteadtoground.

For boost applications with V<sub>OUT</sub> higher than the PSD operating range, the BIAS pin should not typically be connected to  $V_{\text{OUT}}$ . The LT8495 will never draw the majority of its current from BIAS due to the excessive voltage, therefore this connection does not help to improve efficiency. Alternative choices for the BIAS pin connection are ground or another supply that is within the PSD operating range.

**Maximum V<sub>IN</sub> for Boost Converters:** V<sub>IN</sub> cannot generally be higher than  $V_{OUT}$  in boost topologies because of the DC path from  $V_{IN}$  to  $V_{OUT}$  though the inductor and the output diode. If  $V_{IN}$  must be higher than  $V_{OUT}$ , then the inductor must be powered by a separate supply that is always below  $V_{\text{OUT}}$ . Otherwise a SEPIC topology can be used.

Also, the LT8495 will not operate in a boost topology with  $V_{IN}$  voltages above the PSD operating range unless BIAS is connected to an alternative supply within the valid operating range.

**VIN/BIAS Ramp Rate:** While initially powering a switching converter application, the  $V_{\text{IN}}/BIAS$  ramp rate should be limited. High  $V_{IN}/BIAS$  ramp rates can cause excessive inrush currents in the passive components of the converter. This can lead to current and/or voltage overstress and may damage the passive components orthe chip. Ramping rates less than 500mV/µs, depending on component parameters, will generally prevent these issues. Also, be careful to avoid hot plugging. Hot plugging occurs when an active voltage supply is "instantly" connected or switched to the input of the converter. Hot plugging results in very fast input ramp rates and is not recommended. Finally, for more information, refer to Linear Application Note 88, which discusses voltage overstressthatcanoccurwheninductivesourceimpedanceis hot plugged to an input pin bypassed by ceramic capacitors.

### **Watchdog Timer**

The LT8495 includes an adjustable watchdog timer that can monitor a microcontroller activity. If a code execution error occurs, the watchdog timer can detect this and pull the open drain WDO pin low. WDO can be connected to RST or to another input of the microcontroller to reset or interrupt the microcontroller. Note that the pull-up resistor must be connected to WDO for proper operation. This resistor is often already integrated in the microcontroller.

The watchdog circuitry monitors negative edges on the WDI pin. The WDI pin's negative going pulses are restricted to appear inside a programmed time window to prevent WDO from going low. During a code execution error, the microcontroller will generate WDI pulses that are either too fast or too slow which will cause WDO to assert low and force the microcontroller to reset the program (see the Timing Diagram section).

While monitoring WDI, if the time between any two falling edges is shorter than the watchdog lower boundary,  $t_{WDL}$ (see Figure 2), or longer than the watchdog upper boundary,  $t_{WDII}$  (see Figure 3), WDO is pulled down for a programmable period of  $t_{RST}$  (see Reset Conditions section).



**Figure 2. Window Watchdog Waveforms**

Thus, the WDI period should be higher than  $t_{WDI}$ , and lower than  $t_{WDII}$  to keep  $\overline{WDO}$  high under normal conditions. WDO also pulls low if no negative WDI edge occurs during the watchdog upper boundary period.



**Figure 3. Timeout Watchdog Waveforms**

**Selecting the Watchdog Timing Capacitor:** The watchdog timeout period is adjustable and can be optimized for software execution. The watchdog upper and lower boundary timeout periods ( $t_{WDU}$  and  $t_{WDI}$ ) are adjusted by connecting a capacitor,  $C_{WDT}$ , between the CWDT pin and ground.  $t_{WDU}$  is typically 30 •  $t_{WDL}$  for large  $C_{WDT}$ values (greater than about 50nF). For lower values this ratio reduces as shown in Figure 6.

To program the t<sub>WDU</sub> and t<sub>WDL</sub> periods, see the Watchdog Upper and Lower Boundary Periods vs Capacitance graphs in the Typical Characteristics section to select  $C_{WDT}$ . The required capacitor value can also be calculated from a given watchdog timeout period by using the following equation:

 $C_{WDT} = K_1 \cdot t_{WDII}$ 

Where  $C_{WDT}$  is the external capacitor value in  $nF$ , t<sub>WDU</sub> is the upper boundary period in ms, and K1 is their ratio with typical values shown in Figure 4. K1 can be approximated as 0.065nF/ms for upper boundaries greater than 50ms.

In addition, the following equation can be used to calculate the watchdog lower boundary period for a given  $C_{WDT}$ capacitor value.

$$
t_{WDL} = K2 \cdot C_{WDT}
$$

Where t<sub>WDL</sub> is the lower boundary in ms,  $C_{WDT}$  is the external capacitance in nF, and K2 is their ratio with typical values shown in Figure 5. K2 can be approximated as 0.52ms/nF for  $C_{WDT}$  values greater than 10nF.



**Figure 4. Watchdog Upper Boundary Parameter**



**Figure 5. Watchdog Lower Boundary Parameter**



**Figure 6. Upper and Lower Boundary Ratio**

The watchdog lower boundary period  $(t_{WDI})$  has a fixed relationship to t<sub>WDU</sub> for a given  $C_{WDT}$  capacitance. The  $t_{WDI}$  period is related to  $t_{WDI}$  by the following relationship:

 $t_{WDU} = K3 \bullet t_{WDU}$ 

where K3 is the ratio between upper and lower boundary with typical values shown in Figure 6.

Leaving the CWDT pin unconnected will generate a minimum watchdog timeout of approximately 270us. Maximum timeout is limited by the largest available low leakage capacitor. The Electrical Characteristics section indicates the guaranteed tolerance of the timeout period for a given capacitance. The accuracy of the timeout period will also be affected by capacitor leakage (the nominal charging current is 2.3μA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.

**Watchdog Timer Start-Up:** There are several conditions when the WDI pin is not monitored by the watchdog timer. For each condition, the start-up or resumption of WDI pin monitoring occurs as described below:

- The watchdog timer is disabled during the POR or thermal lockout. After POR and thermal lockout are cleared, CWDT will begin ramping from 0V. The WDI edges are ignored while the CWDT charges from 0V to  $~200$ mV.
- The watchdog is disabled when WDE is low. After WDE rises, CWDT may require 1µs to 100μs (typical) before starting to ramp up. The WDI edges are ignored until the CWDT charges from 0V to ~200mV.
- WDI edges are not monitored while  $\overline{\text{WDO}}$  is asserted low. Four CPOR cycles are required before WDO is released and CWDT begins ramping up. The WDI edges are ignored until the CWDT charges from 0V to ~200mV.

If desired, the RST pin can be connected to WDE to enable the watchdog timer at about the same time  $\overline{\text{RST}}$  is released. For the example shown in Figure 7, RST is connected to WDE. After the chip starts up, the output voltage ramps up towards 5V for the microcontroller supply. When  $V_{OUT}$ rises above 4.5V, and thus  $\overline{\text{RSTIN}}$  rises above 1.1V, the  $\overline{\text{RST}}$ and WDE pins will be held low for the additional period of  $t_{RST}$ . After  $t_{RST}$ ,  $\overline{RST}$  is released and WDE will pull high, thus enabling the microcontroller and the watchdog timer at about the same time.



**Figure 7. Watchdog Monitoring**

### **Reset Conditions**

The LT8495 has three reset conditions as described below. All of these conditions can cause the open-drain RST pin to pull low, as long as either  $V_{IN}$  or BIAS is above 1.3V. A pull-up resistor can be connected to the RST pin so that it can be used as a reset for an external microcontroller or other devices. An adjustable timer delays the release of  $\overline{\text{RST}}$  by t<sub>RST</sub> to ensure adequate reset duration for the external devices.

The three reset conditions are as follows:

- **POR:** The  $\overline{RST}$  pin is asserted if  $V_{IN}$  and BIAS are both below 2.4V (typical). This is the power-on reset condition which causes  $\overline{\text{RST}}$  to assert upon initial power up of the LT8495 (see Timing Diagrams). Under this condition the switching regulator and watchdog timer are disabled and the  $\overline{C_{WDT}}$ ,  $\overline{C_{POR}}$ , and SS capacitors are discharged to ground.
- **Thermal Lockout:** An overtemperature condition on the LT8495 die will cause the RST pin to assert low. See High Temperature Considerations section for additional information. This condition disables the switching regulator, the watchdog timer and discharges the CWDT, CPOR, and SS capacitors to ground. See Thermal Lockout section for additional information.

• **RSTIN Undervoltage Lockout:** The open-drain RST pin is asserted low if the  $\overline{\text{RSTIN}}$  input is below the 1.1V typical threshold (see Electrical Characteristics). This function enables the use of an external resistor divider to configure an under voltage detection circuit. This reset condition has no effect on the switching regulator or the watchdog timer. See the Undervoltage Lockouts section for more information.

A programmable timer delays the release of  $\overline{\text{RST}}$  by t<sub>RST</sub> after all of the above reset conditions are no longer met. Before releasing  $\overline{RST}$ , the external  $C_{POR}$  capacitor ramps up and down for four cycles creating the  $t_{RST}$  delay (see Figure 8). To program the  $t_{RST}$  period, see the Reset Timeout Period vs Capacitance graphs in the Typical Characteristics section to select  $C_{POR}$ . The required capacitor value can also be calculated from a given reset timeout period by using the following equation:

$$
C_{POR} = K4 \cdot t_{RST}
$$

where C<sub>POR</sub> is the external capacitor value in  $nF$ . t<sub>RST</sub> is the reset timeout period in ms, and K4 is their ratio with typical values shown in Figure 9, K4 can be approximated as 0.51nF/ms for reset timeout periods greater than 15ms. As described previously, this same timer is used to determine how long WDO is asserted low during a watchdog timeout.

As an example, to create a 9.5ms  $t_{RST}$  timeout period, choose a  $C_{POR}$  capacitor value of 4.7nF. Leaving the  $C_{POR}$  pin unconnected will generate a t<sub>RST</sub> period of approximately 40μs. The maximum period is limited by the largest available low leakage capacitor. The Electrical Characteristics section indicates the guaranteed tolerance of the timeout period for a given capacitance. The accuracy of the timeout period will also be affected by capacitor leakage (the nominal charging current is 2.3μA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.

As discussed previously, WDO is asserted low for a period of t<sub>RST</sub> after a watchdog error occurs. This period is measured by counting four cycles on the CPOR pin in the same way that the reset delay is measured. If a watchdog timeout occurs at the same time as the reset delay period,



**Figure 8. Reset Timer Waveforms**



**Figure 9. Reset Timer Parameter**

the watchdog takes priority in the counter. Therefore, WDO is always asserted low for four cycles of the CPOR pin, while the RST delay may be extended beyond four cycles to a maximum of six cycles, thus increasing  $t_{RST}$ by up to 50%.

Finally note that the t<sub>RST</sub> delay on the  $\overline{\text{RST}}$  pin does not affect the switching regulator or watchdog timer. The switching regulator and/or watchdog timer will start right after the part is no longer in the POR or thermal lockout condition.

#### **Undervoltage Lockouts**

Undervoltage lockout (UVLO) functions can be implemented using the SWEN and/or RSTIN pins. An undervoltage lockout can shut down appropriate circuitry to prevent undesired operation when input and/or output voltages are too low.

8495fb



**Figure 10. V<sub>IN</sub> Undervoltage Lockout** 

**Input UVLO:** Connecting a resistor divider from V<sub>IN</sub> to SWEN (see Figure 10) implements an input undervoltage lockout circuit. SWEN has an accurate rising threshold of 1.0V with 30mV of hysteresis (typical–see Electrical Specifications). By connecting a resistor divider from  $V_{IN}$  to SWEN, the LT8495 will be programmed to disable the switching regulator when  $V_{IN}$  drops below a desired threshold. Typically, this threshold is used in situations where the input supply is current limited, or has a relatively high source resistance. A switching regulator draws constant power from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions. The input UVLO prevents the regulator from operating at source voltages where the problems might occur.

As shown in Figure 10, by connecting a resistor divider from  $V_{IN}$  to SWEN, the falling undervoltage lockout threshold is set to:

$$
V_{IN(UVLO)} = \frac{R3 + R4}{R3} \cdot 0.97V
$$

From the previous equation, the resistor divider shown in Figure 10 gives the  $V_{IN}$  pin a falling undervoltage lockout threshold of 2.96V. When  $V_{IN}$  is below this threshold, the switching regulation is disabled and the SS pin starts to discharge. After choosing the value of R3, for example, R4 can be calculated using:

$$
R4 = R3 \cdot \left(\frac{V_{IN(UVLO)}}{0.97} - 1\right) \Omega
$$

**Output UVLO:** Connecting the RST and RSTIN pins as shown in Figures 11 and 12 implements an output undervoltage lock out (UVLO) circuit. This circuit resets  $V_{OIII}$ powered devices when  $V_{\text{OUT}}$  is below a desired voltage by asserting the open drain  $\overline{RST}$  pin low. Note that a pull-up resistor is required on the RST pin, but might already be integrated in the μC. There is typically a 23µs delay from the RSTIN pin falling edge until RST is asserted low (see Electrical Characteristics section) for glitch immunity of the RSTIN pin. After RSTIN rises above its threshold, RST continues to be asserted low for a delayed time programmable by the CPOR pin capacitor.



**Figure 11. RSTIN Reset Lockout**

As shown in Figure 12, the R2 resistor (calculated in the Setting the Output Voltage section) is divided into two resistors, R2A & R2B to implement the UVLO function. Next, the following equations are used to calculate their values.

$$
R2A = R1 \cdot \left(\frac{92\%}{UVLO\%_{NOM}} - 1\right)
$$

$$
R2B = R2 - R2A
$$

where UVLO $\%_{\rm NOM}$  is the desired nominal UVLO threshold voltage as a percentage of the nominal  $V_{\text{OUT}}$ . UVLO% $_{\text{NOM}}$ is recommended to be 89.5% or less for most applications. Continue reading for more information about selecting UVLO%<sub>NOM</sub>.



**Figure 12. RSTIN Pin Connection Options**

When choosing UVLO%<sub>NOM</sub>, consider that the transient response to  $V_{OUI}$  load current steps may cause undershoot of  $V_{\text{OUT}}$ . Excessive  $V_{\text{OUT}}$  undershoot can cause RSTIN to drop below the comparator threshold and activate RST. The followingequationincludesthemaximumRSTINcomparator threshold (97% of the FB reference - see Electrical Characteristics) to show what the maximum UVLO threshold can be.

$$
UVLO\%_{MAX} = UVLO\%_{NOM} \cdot \frac{97}{92}
$$

For example, when choosing UVLO% $_{\text{NOM}}$  = 89.5%, UVLO% $_{MAX}$  = 94.36% of V<sub>OUT</sub>. Therefore the RST pin may assert if  $V_{\text{OUT}}$  undershoots more than 5.64% below its steady-state regulated voltage. Choose a lower UVLO%<sub>NOM</sub> if more margin is required.

In addition, the choice of UVLO%NOM affects the minimum possible  $V_{\text{OUT}}$  voltage before  $\overline{\text{RST}}$  is asserted.

$$
UVLO\%_{MIN} = UVLO\%_{NOM} \cdot \frac{86}{92}
$$

For example, when using UVLO% $_{\text{NOM}}$  = 89.5%, UVLO% $_{\text{MIN}}$ = 83.66% of V<sub>OUT</sub>. Therefore the  $\overline{\text{RST}}$  pin may not assert unless  $V_{\text{OUT}}$  is 16.34% below its nominal value. Note that in terms of absolute  $V_{\text{OUT}}$  UVLO voltage one must also consider the tolerance of the FB regulation voltage and the R1, R2A and R2B resistor tolerances.

In the example shown in Figure 11,  $V_{\text{OUT}}$  is regulated to 5V. For a desired UVLO% of 89.5%, the calculated R1, R2A, and R2B values are 316k, 8.87k, and 1M respectively.

**POR UVLO:** When both V<sub>IN</sub> and BIAS are too low for proper LT8495 operation (typically <2.4V), the switching regulator and watchdog timers are disabled. For more information see the Reset Conditions section.

#### **High Temperature Considerations**

For higher ambient temperatures, care should be taken in the layout of the PCB to ensure good heat sinking of the LT8495. The exposed pad on the bottom of the package must be soldered to a ground plane. This ground should be tied to large copper layers below with thermal vias; these layers will spread heat dissipated by the LT8495. Placing additional vias can reduce thermal resistance further. The maximum load current should be derated as the ambient temperature approaches the maximum junction rating. Power dissipation within the LT8495 is estimated by calculating the total power loss from an efficiency measurement and subtracting the diode loss, FB resistor loss and inductor loss. The die temperature is calculated by multiplying the LT8495 power dissipation by the thermal resistance from junction to ambient.

The power switch and its driver dissipate the most power in the LT8495 (see Block Diagram). Higher switch current, duty cycle and output voltage result in higher die temperature. Power loss in the Power Switch Driver also increases with higher input supply voltage. The PSD is supplied by the lowest suitable voltage on  $V_{IN}$  and BIAS. Connecting BIAS to a low voltage supply, often  $V_{\text{OUT}}$ , can reduce the maximum die temperature of the LT8495 (see Automatic Power Supply Selection section).

Also note that leakage current into the SWEN, RSTIN, WDE, and FB pins increases at high junction temperatures (see Typical Performance Characteristics). The potential leakage current should be considered when choosing high value resistors connected to those pins.

**Thermal Lockout:** If the die temperature reaches approximately 165°C, the part will go into thermal lockout and the chip will be reset. The part will be enabled again when the die temperature has dropped by ~5°C (nominal). See the Reset Conditions section for more details about the chip's state during thermal lockout

#### **Fault Tolerance**

The LT8495 is designed to tolerate single fault condition in the TSSOP package. Shorting two adjacent pins together or leaving one single pin floating does not raise  $V_{\text{OUT}}$  or cause damage to the LT8495 regulator.

Table 3 and Table 4 show the effects that result from shorting adjacent pins and from a floating pin, respectively. The NC pins must be left floating to ensure fault tolerance. For the best fault tolerance to inadvertent adjacent pin shorts, the BIAS pin must be tied to something higher than 1.230V or to the output to avoid overvoltage during a short from FB to BIAS.

#### **Table 3. Effects of Pin Shorts (TSSOP)**



#### **Table 4.Effects of Floating Pins (TSSOP)**



#### **Layout Hints**

As with all high frequency switchers, when considering layout, care must be taken to achieve optimal electrical, thermal and noise performance. One will not get advertised performance with a careless layout. For maximum efficiency, switch rise and fall times are typically in the 5ns to 10ns range. To prevent noise, both radiated and conducted, the high speed switching current paths, shown in Figures 13 & 14, must be kept as short as possible. This is implemented in the suggested PCB layouts in Figures 15 & 16. Shortening this path will also reduce the parasitic trace inductance. At switch-off, this parasitic inductance produces a flyback spike across the LT8495 switch. When operating at higher currents and output voltages, with poor layout, this spike can generate voltages across the LT8495 that may exceed its absolute maximum rating. A ground plane should also be used under the switcher circuitry to prevent interplane coupling and overall noise. The FB components should be kept as far away as practical from the switch node. The ground for these components should be separated from the switch current path. Failure to do so can result in poor stability or subharmonic oscillation.



**Figure 13. High Speed Chopped Switching Path for Boost Topology**







**Figure 15. Suggested Component Placement for Boost Topology. Pin 21 (Exposed Pad) Must Be Soldered Directly to the Local Ground Plane for Adequate Thermal Performance. Multiple Vias to Additional Ground Planes Will Improve Thermal Performance**



**8** VIAS TO GROUND PLANE

**Figure 16. Suggested Component Placement for SEPIC Topology. Pin 21 (Exposed Pad) Must Be Soldered Directly to the Local Ground Plane for Adequate Thermal Performance. Multiple Vias to Additional Ground Planes Will Improve Thermal Performance**

> 25 8495fb



**750kHz, 16V to 32V Input, 48V Output, 0.5A Boost Converter**

 $V_{IN} = 24V$ 

 $V_{\text{IN}} = 24V$  200ms/DIV 200ms/DIV 200ms/DIV 36Ω LOAD 5ms/DIV



**Wide Input and Output Range SEPIC Converter with Charge Pump Switches at 400kHz**



**Li-Ion to 12V, Low Q Current Boost @ 650kHz**

8495 G17

T1 D1  $V_{\text{OUT}}$   $\uparrow$   $300V$ 1:5 v<sub>in</sub><br>5V • 2mA C1 1M KEEP MAXIMUM OUTPUT 2.2µF  $4.7\mu$ H POWER AT 0.6W 1M D2 • 1M C2  $\leq$ 340 $\Omega$ **RSTIN** VIN SW 22nF FB SWEN  $\sum$ 12.1k CPOR LT8495 GND CWDT 4.7nF WDO SS 1nF **WDE** RT µC RST  $\mu$ F $\geq$  324kHz BIAS WDI C1: 2.2μF, 25V, X5R, 1206 ≑ 8495 TA05 C2: TDK C3225CH2J223K D1: VISHAY GSD2004S DUAL DIODE CONNECTED IN SERIES D2: ONSEMI MBRA2H100 T1: WE –FLEX TRANSFORMER 749196121

**Low Q Current, 5V to 300V, 250kHz Flyback Converter**

#### **Danger High Voltage! Operation by High Voltage Trained Personnel Only**







29

8495fb



**450kHz, 5V Output SEPIC Converter** 

**1.5MHz, 12V Output SEPIC Converter**



### PACKAGE DESCRIPTION

**Please refer to<http://www.linear.com/product/LT8495#packaging> for the most recent package drawings.**

**FE Package 20-Lead Plastic TSSOP (4.4mm)**

**Exposed Pad Variation CA**









DETAIL A IS THE PART OF THE LEAD FRAME FEATURE FOR REFERENCE ONLY NO MEASUREMENT PURPOSE

#### NOTE:

1. CONTROLLING DIMENSION: MILLIMETERS

2. DIMENSIONS ARE IN MILLIMETERS

3. DRAWING NOT TO SCALE

(INCHES) \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT

8495fb

### PACKAGE DESCRIPTION

**Please refer to <http://www.linear.com/product/LT8495#packaging> for the most recent package drawings.**



- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE
	-

### REVISION HISTORY

