

# LTC7151S

# 20V, 15A Synchronous Step-Down Silent Switcher 2 Regulator

# FEATURES

- Silent Switcher<sup>®</sup>2 Architecture for Low EMI
- V<sub>IN</sub> Range: 3.1V to 20V
- V<sub>OUT</sub> Range: 0.5V to 5.5V
- Differential V<sub>OUT</sub> Remote Sense
- Adjustable Frequency: 400kHz to 3MHz
- PolyPhase<sup>®</sup> Operation: Up to 12 Phases
- Output Tracking and Soft-Start
- Reference Accuracy: ±1% Overtemperature
- Current Mode Operation for Excellent Line and Load Transient Response
- Accurate 1.2V Run Pin Threshold
- Supports Forced Continuous/Discontinuous Modes
- 28-Lead Thermally Enhanced 4mm × 5mm × 0.74mm LQFN Package

# **APPLICATIONS**

- Automotive and Industrial Power Supplies
- Server Power Applications
- Distributed Power Systems
- Point-of-Load Supply for ASIC, FPGA, DSP, μP, etc.

All registered trademarks and trademarks are the property of their respective owners.

# TYPICAL APPLICATION



12V<sub>IN</sub> to 1.0V<sub>OUT</sub> Application

# DESCRIPTION

The LTC®7151S is a high efficiency monolithic synchronous buck regulator capable of delivering 15A to the load. It uses a phase lockable controlled on-time constant frequency, current mode architecture. PolyPhase operation allows multiple LTC7151S regulators to run out-of-phase, which reduces the amount of input and output capacitors required. The operating supply voltage range is from 3.1V to 20V.

The operating frequency is programmable from 400kHz to 3MHz with an external resistor. The high frequency capability allows the use of physically smaller inductor and capacitor sizes. For switching noise sensitive applications, the LTC7151S can be externally synchronized from 400kHz to 3MHz. The PHMODE pin allows the user control of the phase of the outgoing clock signal. The unique constant frequency/controlled on-time architecture is ideal for high step-down ratio applications that operate at high frequencies while demanding fast transient response. The LTC7151S uses second generation Silent Switcher 2 technology including integrated bypass capacitors to deliver a highly efficient solution at high frequencies with excellent EMI performance.

### **Efficiency and Power Loss**



# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

# PIN CONFIGURATION



Rev. 0

# **ORDER INFORMATION**

|                |                  |            | PART M | ARKING*     | PACKAGE | MSL    | TEMPERATURE RANGE<br>(SEE NOTE 2) |  |
|----------------|------------------|------------|--------|-------------|---------|--------|-----------------------------------|--|
| PART NUMBER    | TAPE AND REEL    | PAD FINISH | DEVICE | FINISH CODE | TYPE**  | RATING |                                   |  |
| LTC7151SEV#PBF | LTC7151SEV#TRPBF | Au (RoHS)  | 7151S  | - 4         | LQFN    | 3      | -40°C to 125°C                    |  |
| LTC7151SIV#PBF | LTC7151SIV#TRPBF |            | 7151S  | e4          |         |        |                                   |  |

 Contact the factory for parts specified with wider operating temperature ranges.\*Pad finish code is per IPC/JEDEC J-STD-609. \*Temperature grades are identified by a label on the shipping container.

Parts ending with PBF are RoHS and WEEE compliant. \*\*The LTC7151S package has the same dimensions as a standard 5mm × 4mm × 0.75mm QFN package.

# **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the specified operating

junction temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$  (Note 2).  $V_{IN} = 12V$ , unless otherwise noted.

| SYMBOL PARAMETER           |                                                    | CONDITIONS                                          | MIN | ТҮР            | MAX            | UNITS          |          |
|----------------------------|----------------------------------------------------|-----------------------------------------------------|-----|----------------|----------------|----------------|----------|
| SVIN                       | SV <sub>IN</sub> Operating Voltage                 |                                                     |     | 3.1            |                | 20             | V        |
| PV <sub>IN</sub>           | PV <sub>IN</sub> Operating Voltage                 |                                                     |     |                |                | 20             | V        |
| V <sub>OUT</sub>           | V <sub>OUT</sub> Operation Voltage                 |                                                     |     | 0.5            |                | 5.5            | V        |
| Ι <sub>Q</sub>             | Input Quiescent Current (Note 3)                   | Active Mode<br>Shutdown Mode; V <sub>RUN</sub> = 0V |     |                | 2<br>20        | 4<br>40        | mA<br>μA |
| V <sub>FB</sub>            | Feedback Reference Voltage (Note 4)                | ITH = 1.0V<br>ITH = 1.0V, -40°C to 125°C            | •   | 0.499<br>0.495 | 0.500<br>0.500 | 0.501<br>0.505 | V<br>V   |
| $\Delta V_{FB(LINE+LOAD)}$ | Feedback Voltage Line and Load Regulation (Note 4) |                                                     | •   |                | 0.2            | 0.5            | %        |
| I <sub>FB</sub>            | Feedback Pin Input Current                         |                                                     |     | -50            |                | 50             | nA       |
| g <sub>m</sub> (EA)        | Error Amplifier Transconductance                   | ITH = 1.0V                                          |     | 1.0            | 1.3            | 1.6            | mS       |
| t <sub>ON(MIN)</sub>       | Minimum On-Time                                    |                                                     | •   |                | 20             | 25             | ns       |
| t <sub>OFF(MIN)</sub>      | Minimum Off-Time                                   |                                                     |     |                | 50             |                | ns       |

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2). V<sub>IN</sub> = 12V, unless otherwise noted.

| SYMBOL                      | PARAMETER                                                       | CONDITIONS                                                           | MIN         | TYP                              | MAX                 | UNITS                          |                  |
|-----------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|-------------|----------------------------------|---------------------|--------------------------------|------------------|
| I <sub>LIM</sub>            | Positive Inductor Valley Current Limit                          | FB = 0.58V                                                           |             | 16                               | 18                  | 20                             | A                |
| I <sub>LIM-ITH</sub>        | Current Threshold at Different ITH Voltage                      | ITH = 1.4V<br>ITH = 1V<br>ITH = 0.6V<br>ITH = 0.2V                   | •<br>•<br>• | 7<br>-2<br>-11<br>-20            | 9<br>0<br>_9<br>_18 | 11<br>2<br>-7<br>-16           | A<br>A<br>A<br>A |
| R <sub>TOP</sub>            | Top Power NMOS On-Resistance                                    | INTV <sub>CC</sub> = 3.3V                                            |             |                                  | 11                  |                                | mΩ               |
| R <sub>BOT</sub>            | Bottom Power NMOS On-Resistance                                 | INTV <sub>CC</sub> = 3.3V                                            |             |                                  | 4                   |                                | mΩ               |
| I <sub>SW</sub><br>(Note 5) | Top Switch Leakage<br>Bottom Switch Leakage                     |                                                                      |             |                                  | 0.1<br>100          | 1<br>150                       | μA<br>μA         |
| V <sub>UVLO</sub>           | $INTV_{CC}$ Undervoltage Lockout Threshold                      | INTV <sub>CC</sub> Falling<br>INTV <sub>CC</sub> Hysteresis (Rising) |             | 2.45                             | 2.6<br>250          | 2.75                           | V<br>mV          |
| V <sub>RUN</sub>            | RUN Rising<br>RUN Falling Hysteresis                            |                                                                      |             | 1.15                             | 1.20<br>100         | 1.25                           | V<br>mV          |
| I <sub>RUN</sub>            | Run Leakage Current                                             |                                                                      |             |                                  |                     | 100                            | nA               |
| VINTVCC                     | Internal V <sub>CC</sub> Voltage                                |                                                                      |             | 3.2                              | 3.3                 | 3.4                            | V                |
| OV                          | Output Overvoltage<br>PGOOD Upper Threshold                     | V <sub>FB</sub> Rising<br>V <sub>FB</sub> Falling Hysteresis         |             | 6                                | 8<br>10             | 10                             | %<br>mV          |
| UV                          | Output Undervoltage<br>PGOOD Lower Threshold                    | V <sub>FB</sub> Falling<br>V <sub>FB</sub> Rising Hysteresis         |             | -10                              | 8<br>10             | -6                             | %<br>mV          |
| R <sub>PGOOD</sub>          | PG00D Pull-Down Resistance                                      | V <sub>PGOOD</sub> = 100mV                                           |             |                                  | 8                   | 15                             | Ω                |
| I <sub>PGOOD</sub>          | PGOOD Leakage                                                   | V <sub>FB</sub> = 0.6V                                               |             |                                  |                     | 2                              | μA               |
| t <sub>PGOOD</sub>          | PGOOD Delay                                                     | PG00D Low to High<br>PG00D High to Low                               |             |                                  | 6<br>25             |                                | cycles<br>cycles |
| I <sub>TRACK/SS</sub>       | Track Pull-Up Current                                           | V <sub>TRACK/SS</sub> = 0V                                           |             |                                  | 6                   | 10                             | μA               |
| f <sub>OSC</sub>            | Oscillator Frequency                                            | RT = 162kΩ                                                           |             | 0.9                              | 1                   | 1.1                            | MHz              |
| f <sub>SYNC</sub>           | SYNC Capture Range                                              | % of Programmed Frequency                                            |             | 70                               |                     | 130                            | %                |
| MODE/SYNC                   | MODE/SYNC Threshold Input High<br>MODE/SYNC Threshold Input Low |                                                                      |             | 0.3                              |                     | 1                              | V<br>V           |
| I <sub>MODE/SYNC</sub>      | MODE/SYNC Current                                               | MODE/SYNC = 0V                                                       |             |                                  | 6                   | 14                             | μA               |
| V <sub>CLKOUT</sub>         | Clock Output High Voltage<br>Clock Output Low Voltage           |                                                                      |             | V <sub>INTVCC</sub> – 0.2        | V <sub>INTVCC</sub> | 0.2                            |                  |
| PHMODE                      | PHMODE Threshold                                                | 180° (2-Phase)<br>90° (4-Phase)<br>120° (3-Phase)                    |             | V <sub>INTVCC</sub> - 0.1<br>1.0 |                     | V <sub>INTVCC</sub> – 1<br>0.1 | V<br>V<br>V      |
| VINOV                       | $V_{\mbox{\rm IN}}$ Overvoltage Threshold                       | V <sub>IN</sub> Rising<br>V <sub>IN</sub> Falling                    |             |                                  | 24.5<br>21.5        |                                | V<br>V           |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTC7151S is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC7151SE is guaranteed to meet specifications from 0°C to 85°C junction temperature. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7151SI is guaranteed over the -40°C to 125°C operating junction temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific

operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature (T<sub>J</sub>, in °C) is calculated from the ambient temperature (T<sub>A</sub>, in °C) and power dissipation (P<sub>D</sub>, in Watts) according to the formula:

 $T_J = T_A + (P_D \bullet \theta_{JA}),$ 

where  $\theta_{IA}$  (in °C/W) is the package thermal impedance.

Note 3: The quiescent current in forced continuous mode does not include switching loss of the power FETs.

Note 4: The LTC7151S is tested in a feedback loop that servos  $V_{\text{ITH}}$  to a specified voltage and measures the resultant V<sub>FB</sub>.

**Note 5:** Bottom switch leakage current due to internal resistor to ground.

# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{IN} = 12V$ , $V_{OUT} = 1.0V$ , unless otherwise noted.





Efficiency vs Load Current 2MHz, CCM





0.1

1

LOAD CURRENT (A)

10

100

7151S G04



**Efficiency vs Frequency** 









Shutdown Current vs V<sub>IN</sub>



0

0.001

0.01

### **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{IN} = 12V$ , $V_{OUT} = 1.0V$ , unless otherwise noted.









60  $\begin{array}{l} P_{VIN} = 12V\\ S_{VIN} = 5V\\ V_{OUT} = 1V\\ f_{SW} = 1MHz \end{array}$ 55 DIE TEMPERATURE (°C) 50 45 40 35 DEMO BOARD IN STILL AIR,  $T_A = 25^{\circ}C$ 30 25 3 6 9 12 0 15 LOAD CURRENT (A) 7151S G14

Die Temperature vs Load, CCM

Switching Frequency vs V<sub>OUT</sub>





7151S G13





Rev. 0

# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{IN} = 12V$ , $V_{OUT} = 1.0V$ , unless

otherwise noted.



### Continuous Conduction Mode Operation CLKOUT 5V/DIV SW 10V/DIV JU JU SW 10V/DIV JU SW 10V/DIV JU SU 10V 10V10V



 $\begin{array}{l} V_{IN} = 12 V, V_{OUT} = 1 V \\ I_{OUT} = 0.6A \ to \ 15A, \ L = 0.15 \mu H, \ f_{SW} = 1 M H z \\ R_{ITH} = 22.1 k \Omega, \ C_{ITH} = 220 p F, \ C_{ITHP} = 22 p F \\ R_{FB1} = 10 k \Omega, \ R_{FB2} = 10 k \Omega \\ C_{OUT} = 100 \mu F + 2 \times 330 \mu F \end{array}$ 



VOUT COUPLED 50mV/DIV IL 10A/DIV 20µs/DIV 71515 G22

 $\begin{array}{l} V_{IN} = 12 V, V_{OUT} = 1 V \\ I_{OUT} = 0.6A \ to \ 15A, \ L = 0.15 \mu H, \ f_{SW} = 1 M H z \\ R_{ITH} = 22.1 k \Omega, \ C_{ITH} = 220 p F, \ C_{ITHP} = 22 p F \\ R_{FB1} = 10 k \Omega, \ R_{FB2} = 10 k \Omega \\ C_{OUT} = 100 \mu F + 2 \times 330 \mu F \end{array}$ 



Start-Up Waveform, DCM



 $\begin{array}{l} {\sf V}_{IN} \ = \ 12 {\sf V}, {\sf C}_{TRACK/SS} = 0.1 \mu {\sf F} \\ {\sf R}_{OUT} \ = \ 60 \Omega, \ {\sf L} \ = \ 0.15 \mu {\sf H}, \ f \ _{SW} \ = \ 1 {\sf M} {\sf Hz} \\ {\sf R}_{FB1} \ = \ 10 {\sf k} \Omega, \ {\sf R}_{FB2} \ = \ 10 {\sf k} \Omega \\ {\sf C}_{OUT} \ = \ 10 0 \mu {\sf F} \ + \ 2 \times \ 330 \mu {\sf F} \end{array}$ 

# $\begin{array}{c} V_{RUN} \\ V_{VOIDV} \\ V_{PGODD} \\ SV/DIV \\ V_{OUT} \\ V_{UV} \\ V_{UV} \\ SA/DIV \\ V_{IN} = 12V, C_{TRACK/SS} = 0.1 \mu F \\ I_{OUT} = 0A, L = 0.15 \mu H, f_{SW} = 1 M Hz \\ R_{FB1} = 10 k\Omega, R_{FB2} = 10 k\Omega \\ C_{OUT} = 100 \mu F + 2 \times 330 \mu F \end{array}$

# Start-Up Waveform, CCM



 $\begin{array}{l} V_{IN} = 12 V, C_{TRACK/SS} = 0.1 \mu F \\ R_{OUT} = 60 \Omega, \ L = 0.15 \mu H, \ f_{SW} = 1 M Hz \\ R_{FB1} = 10 k \Omega, \ R_{FB2} = 10 k \Omega \\ C_{OUT} = 100 \mu F + 2 \times 330 \mu F \end{array}$ 

 $V_{TRACK/SS} = 0 V_{DUT}$   $V_{DUT}$   $V_{UUT}$   $V_{UUT}$   $V_{UUT}$   $V_{UV} = 12V, R_{OUT} = 0.1\Omega$   $R_{FB1} = 10k\Omega, R_{FB2} = 10k\Omega$   $V_{TRACK/SS} = 0V to 1V$ 

**Output Tracking** 

# Start-Up with Pre-Biased Output, CCM

### Rev. 0

# PIN FUNCTIONS

**CLKOUT (Pin 1):** Output Clock Signal for PolyPhase Operation. The phase of CLKOUT with respect to CLKIN is determined by the state of the PHMODE pin. CLKOUT's peak-to-peak amplitude is INTV<sub>CC</sub> to GND.

**RUN (Pin 2):** Logic Controlled RUN Input. Do not leave this pin floating. Logic High activates the step-down regulator.

 $SV_{IN}$  (Pin 3): Signal  $V_{IN}.$  Filtered input voltage to the on-chip 3.3V regulator. Bypass signal into the  $SV_{IN}$  pin with a 0.1  $\mu F$  ceramic capacitor.

 $PV_{IN}$  (Pins 4, 5, 18, 19): Power V<sub>IN</sub>. Input voltage to the on chip power MOSFETs.

GND (Pins 6–8, 15–17, 29–32): Ground for Power and Signal Ground.

**SW (Pins 9–14):** Switch Node Connection of External Inductor. Voltage swing of SW is from a diode voltage drop below ground to a diode voltage above PV<sub>IN</sub>.

**INTV<sub>CC</sub> (Pin 20):** Internal 3.3V Regulator Output. The internal power drivers and control circuits are powered from this voltage. Decouple this pin to power ground with a minimum of  $4.7\mu$ F low ESR ceramic capacitor.

**MODE/SYNC (Pin 21):** Discontinuous Mode Select and Oscillator Synchronization Pin. Tie MODE/SYNC to GND for discontinuous mode of operation. Floating MODE/SYNC or tying it to a voltage above 1V will select forced continuous mode. Furthermore, connecting MODE/ SYNC to an external clock will synchronize the system clock to the external clock and puts the part in forced continuous mode.

**V<sub>OUT</sub>**<sup>-</sup> (**Pin 22**): Negative Return of Output Rail. Connect this pin directly to the bottom of the remote output capacitor near the load in order to minimize error incurred by voltage drop across the metal trace of the board.

**FB (Pin 23):** Feedback Input to the Error Amplifier of the Step-Down Regulator. Connect resistor divider tap to this pin. The output voltage can be adjusted from 0.5V to 5.5V.

**ITH (Pin 24):** Error Amplifier Output and Switching Regulator Compensation Point. The current comparator's trip threshold is linearly proportional to this voltage, whose normal range is from 0.3V to 1.8V.

**TRACK/SS (Pin 25):** Output Tracking and Soft-Start Pin. Allows the user to control the rise time of the output voltage. Putting a voltage between 0.0V and 0.5V on this pin relative to  $V_{OUT}$  bypasses the internal reference input to the error amplifier and instead servos the FB pin relative to  $V_{OUT}$  to that voltage. There's an internal 6µA pull-up current from INTV<sub>CC</sub> to this pin, so putting a capacitor from this pin to  $V_{OUT}$  provides a soft-start function.

**PGOOD (Pin 26):** Output Power Good with Open-Drain Logic. PGOOD is pulled to ground when the voltage of the FB pin is not within ±7.5% of the internal 0.5V reference.

**RT (Pin 27):** Switching Frequency Programming Pin. Connect an external resistor (between 405k to 54k) from this pin to GND to program the frequency from 400kHz to 3MHz.

**PHMODE (Pin 28):** Control Input to Phase Selector. Determines the phase relationship between internal oscillator and CLKOUT. Tie it to  $INTV_{CC}$  for 2-phase operation, tie it to SGND for 3-phase operation, and tie it to  $INTV_{CC}/2$  (or float the pin) for 4-phase operation.

**Corner Pins:** Ground. These pins are for mechanical support only and can be left floating or tied to ground.

# **BLOCK DIAGRAM**



### Main Control Loop

The LTC7151S is a current mode monolithic 15A stepdown regulator. In normal operation, the internal top power MOSFET is turned on for a fixed interval determined by a one-shot timer (OST). When the top power MOSFET turns off, the bottom power MOSFET turns on until the current comparator, I<sub>CMP</sub>, trips, restarting the one-shot timer and initiating the next cycle. Inductor current is determined by sensing the voltage drop across the bottom power MOSFET when it is on. The voltage on the ITH pin sets the comparator threshold corresponding to the inductor valley current. The error amplifier, EA, adjusts this ITH voltage by comparing the feedback signal, V<sub>FB</sub>, with an internal 0.5V reference. If the load current increases, it causes a drop in the feedback voltage relative to the internal reference, the ITH voltage then rises until the average inductor current matches that of the load current.

At low load currents, the inductor current can drop to zero and become negative. In discontinuous mode (DCM), this is detected by the current reversal comparator,  $I_{REV}$ , which then shuts off the bottom power MOSFET. Both power MOSFETs will remain off with the output capacitor supplying the load current until the  $I_{TH}$  voltage rises above zero current level to initiate the next cycle. If continuous mode of operation is desired, simply float the MODE/SYNC pin or tie it to INTV<sub>CC</sub>.

The operating frequency is determined by the value of the RT resistor, which programs the current for the internal oscillator. An internal phase-lock loop servos the oscillator frequency to an external clock signal if one is present on the MODE/SYNC pin. Another internal phase-lock loop servos the switching regulator on-time to track the internal oscillator to force a constant switching frequency.

Overvoltage and undervoltage comparators OV and UV pull the PGOOD output low if the output feedback voltage,  $V_{FB}$ , exits a  $\pm 7.5\%$  window around the regulation point. Continuous operation is forced during OV and UV conditions except during start-up when the TRACK pin is ramping up to 0.5V.

The "S" in LTC7151S refers to the second generation Silent Switcher 2 technology. The IC has integrated ceramic capacitors for  $V_{IN}$  and BOOST to keep all the fast AC current loops small, thus improving the EMI performance. Furthermore, it allows for faster switching edges which greatly improves efficiency at high switching frequencies.

### **RUN Threshold**

Pulling the RUN pin to ground forces the LTC7151S into its shutdown state. Bringing the RUN pin to above 0.6V will turn on the internal reference only, while keeping the power MOSFETs off. Further increasing the RUN voltage above the RUN rising threshold (nominally 1.2V) turns on the entire chip. The accurate 1.2V RUN threshold allows the user to program the SV<sub>IN</sub> under voltage lockout threshold by placing a resistor divider from SV<sub>IN</sub>.

### $\ensuremath{\mathsf{INTV}_{\mathsf{CC}}}$ Regulator

An internal low dropout (LDO) regulator produces the 3.3V supply that powers the drivers and internal bias circuitry. The INTV<sub>CC</sub> must be bypassed to ground with a minimum of a  $4.7\mu$ F ceramic capacitor. Good bypassing is necessary to supply the high transient currents required by the power MOSFET gate drivers. Applications with high input voltage and high switching frequency will experience an increase in die temperature due to the higher power dissipation across the LDO. In such cases, if there's another 5V or 3.3V supply rail available, consider using that to drive the SV<sub>IN</sub> pin to lower the power dissipation across the internal LDO.

### V<sub>IN</sub> Overvoltage Protection

In order to protect the internal power MOSFET devices against transient voltage spikes, the LTC7151S constantly monitors the  $PV_{IN}$  pin for an overvoltage condition. When the  $PV_{IN}$  rises above 24.5V, the regulator suspends operation by shutting off both power MOSFETs. Once  $PV_{IN}$  drops below 21.5V, the regulator immediately resumes normal operation. During an overvoltage event, the internal softstart voltage is clamped to a voltage slightly higher than the feedback voltage, thus the soft-start feature will be present upon exiting an overvoltage condition.

### **Output Voltage Programming**

The output voltage is set by an external resistive divider according to the following equation:

$$V_{OUT} = 0.5 V \bullet \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$

The resistive divider allows the V<sub>FB</sub> pin to sense a fraction of the output voltage as shown in Figure 1. Since the LTC7151S will often be used in high power applications, there can be significant voltage drop due to board layout between the part and the point-of-load (POL). Thus, it is imperative to have R<sub>FB2</sub> and R<sub>FB1</sub> Kelvin directly to the positive and negative terminals of the point-of-load. The negative terminal should then be connected directly to the V<sub>OUT</sub><sup>-</sup> pin of the LTC7151S for differential V<sub>OUT</sub> sensing. A feed forward compensation capacitor, C<sub>FF</sub>, can also be placed between V<sub>OUT</sub> and FB to improve transient performance.



Figure 1. Setting the Output Voltage Differentially

In applications where the POL is far from the IC, it is a good idea to place a  $0.1\mu$ F capacitor from V<sub>OUT</sub><sup>-</sup> to GND close to the IC to filter any noise that might be injected onto the V<sub>OUT</sub><sup>-</sup> trace.

# Programming Switching Frequency

Connecting a resistor from the RT pin to SGND programs the switching frequency from 400kHz to 3MHz according to the following formula:

Frequency =  $\frac{1.67 \cdot 10^{11}}{R_{T}(\Omega)}$ 

The internal PLL has a synchronization range of  $\pm 30\%$  around its programmed frequency. Therefore, during external clock synchronization be sure that the external clock frequency is within this  $\pm 30\%$  range of the RT programmed frequency. See plot of switching frequency vs R<sub>T</sub> value in the Typical Performance Characteristics section.

### **Output Voltage Tracking and Soft-Start**

The LTC7151S allows the user to program its output voltage ramp rate by means of the TRACK/SS pin. An internal  $6\mu$ A current pulls up the TRACK/SS pin to INTV<sub>CC</sub>. Putting an external capacitor on TRACK/SS enables soft starting the output to prevent current surge on the input supply. For output tracking applications, TRACK/SS can be externally driven by another voltage source. From 0V to 0.5V, the TRACK/SS voltage will override the internal 0.5V reference input to the error amplifier, thus regulating the feedback voltage to that of the TRACK/SS pin. During this start-up time, the LTC7151S will operate in discontinuous mode. When TRACK/SS is above 0.5V, tracking is disabled and the feedback voltage will regulate to the internal reference voltage. The relationship between output rise time and TRACK/SS capacitance is given by:

 $T_{SS} = 83333 \bullet C_{TRACK/SS}$ 

### **Multiphase Operation**

For output loads that demand more than 15A of current, multiple LTC7151S can be paralleled to run out-of-phase to provide more output current. The MODE/SYNC pin allows the LTC7151S to synchronize to an external clock and the internal phase-locked-loop allows the LTC7151S to lock onto MODE/SYNC's phase as well. The CLKOUT signal can be connected to the MODE/SYNC pin of the following LTC7151S to line up both the frequency and the phase of the entire system. Tying the PHMODE pin to INTV<sub>CC</sub>, SGND or floating the pin generates a phase difference between the clock applied on the MODE/SYNC pin and CLKOUT of 180° degrees, 120° degrees, or 90° degrees respectively, which corresponds to 2-phase. 3-phase, or 4-phase operation. A total of 12 phases can be paralleled to run simultaneously out-of-phase with respect to each other by programming the PHMODE pin of each LTC7151S to different voltage levels.

### External I<sub>TH</sub> Compensation

External compensation is mandatory for proper operation of the LTC7151S. Proper  $I_{TH}$  components should be selected for OPTI-LOOP<sup>®</sup> optimization. The compensation network is shown in Figure 2.



Figure 2. External Compensation Network

Table 1 provides a basic guideline for the compensation values that should be used given the frequency of the part. Slight tweaks to those values may be required depending on the amount of output capacitance used in the application.

### Table 1. Compensation Values

| Frequency | R <sub>ITH</sub> | CITH   | C <sub>ITHP</sub> |  |  |
|-----------|------------------|--------|-------------------|--|--|
| 500kHz    | 4.99k            | 1.5nF  | 47pF              |  |  |
| 1MHz      | 10k              | 1nF    | 22pF              |  |  |
| 2MHz      | 15k              | 0.68nF | 15pF              |  |  |
| 3MHz      | 20k              | 0.47nF | 10pF              |  |  |

### Minimum Off-Time and Minimum On-Time Considerations

The minimum off-time,  $t_{OFF(MIN)}$ , is the smallest amount of time that the LTC7151S is capable of turning on the bottom power MOSFET, tripping the current comparator and turning the power MOSFET back off. This time is generally about 50ns. The minimum off-time limit imposes a maximum duty cycle of  $t_{ON}/(t_{ON} + t_{OFF(MIN)})$ . If the maximum duty cycle is reached, due to a dropping input voltage for example, then the output will drop out of regulation. The minimum input voltage to avoid dropout is:

$$V_{IN(MIN)} = V_{OUT} \bullet \frac{t_{ON} + t_{OFF(MIN)}}{t_{ON}}$$

Conversely, the minimum on-time is the smallest duration of time in which the top power MOSFET can be in its "on" state. This time is typically 20ns. In continuous mode operation, the minimum on-time limit imposes a minimum duty cycle of

 $DC_{MIN} = f \bullet t_{ON(MIN)}$ 

Where  $t_{ON(MIN)}$  is the minimum on-time. Reducing the operating frequency will alleviate the minimum duty cycle constraint.

In the rare cases where the minimum duty cycle is surpassed, the output voltage will still remain in regulation, and the switching frequency will decrease from its programmed value. This is an acceptable result in many applications, so this constraint may not be of critical importance in most cases. High switching frequencies may be used in the design without any fear of output overvoltage. As the sections on inductors and capacitor selection show, high switching frequencies allow the use of smaller board components, thus reducing the size of the application circuit.

### Input Capacitor ( $C_{IN}$ ) Selection

The input capacitance,  $C_{IN}$ , is needed to filter the square wave current at the drain of the top power MOSFET. To prevent large voltage transients from occurring, a low ESR input capacitor sized for the maximum RMS current should be used. The maximum RMS current is given by:

$$I_{\text{RMS}} \cong I_{\text{OUT}(\text{MAX})} \frac{V_{\text{OUT}}}{V_{\text{IN}}} \sqrt{\frac{V_{\text{IN}}}{V_{\text{OUT}}}} - 1$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where

I<sub>RMS</sub> ≅ 
$$\frac{I_{OUT}}{2}$$

This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes.

For more information www.analog.com

### Output Capacitor ( $C_{OUT}$ ) Selection

The selection of C<sub>OUT</sub> is determined by the effective series resistance (ESR) that is required to minimize voltage ripple and load step transients as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response. The output ripple,  $\Delta V_{OUT}$ , is determined by:

$$\Delta V_{OUT} < \Delta I_{L} \left( \frac{1}{8 \bullet f \bullet C_{OUT}} + ESR \right)$$

The output ripple is highest at maximum input voltage since  $\Delta I_1$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic, and ceramic capacitors are all available in surface mount packages. Special polymer capacitors are very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long-term reliability. Ceramic capacitors have excellent low ESR characteristics and small footprints.

# Using Ceramic Input and Output Capacitors

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the V<sub>IN</sub> input. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden in-rush of current through the long wires can potentially cause a voltage spike at V<sub>IN</sub> large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R and X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

Since the ESR of a ceramic capacitor is so low, the input and output capacitor must instead fulfill a charge storage requirement. During a load step, the output capacitor must instantaneously supply the current to support the load until the feedback loop raises the switch current enough to support the load. Typically, 5 cycles are required to respond to a load step, but only in the first cycle does the output voltage drop linearly. The output droop, V<sub>DROOP</sub>, is usually about 3 times the linear drop of the first cycle. Thus, a good place to start with the output capacitor value is approximately:

$$C_{OUT} = 3 \frac{\Delta I_{OUT}}{f_0 \bullet V_{DROOP}}$$

More capacitance may be required depending on the duty cycle and load step requirements. In most applications, the input capacitor is merely required to supply high frequency bypassing, since the impedance to the supply is very low. A  $47\mu$ F ceramic capacitor is usually enough for these conditions. Place this input capacitor as close to the PV<sub>IN</sub> pin as possible.

### **Inductor Selection**

Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current:

$$\Delta I_{L} = \frac{V_{OUT}}{f \bullet L} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a trade-off between component size, efficiency and operating frequency.

A reasonable starting point is to choose a ripple current that is about 50% of  $I_{OUT(MAX)}$ . To guarantee that ripple

current does not exceed a specified maximum, the inductance should be chosen according to:

$$L = \frac{V_{OUT}}{f \bullet \Delta I_{L(MAX)}} \left( 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right)$$

Once the value for L is known, the type of inductor must be selected. Actual core loss is independent of core size for a fixed inductor value, but is very dependent on the inductance selected. As the inductance or frequency increases, core losses decrease. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

Different core materials and shapes will change the size/ current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar characteristics. The choice of which style inductor to use mainly depends on the price versus size requirements and any radiated field/EMI requirements. New designs for surface mount inductors are available from Toko, Vishay, NEC/Tokin, Cooper, TDK and Wurth Elektronik. Refer to Table 2 for more details.

### **Checking Transient Response**

The OPTI-LOOP compensation allows the transient response to be optimized for a wide range of loads and output capacitors. The availability of the ITH pin not only allows for optimization of the control loop behavior but also provides a DC-coupled and AC filtered closed loop response test point. The DC step, rise time and settling at this test point truly reflects these close loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin.

The ITH external component shown in the Table 2 circuit will provide an adequate starting point for most applications. The RC filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested value) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because their various types and values determine the loop feedback factor gain and phase. An output current pulse of 20% to 100% of full load current having a rise time of 1µs to 10µs will produce output voltage and ITH pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop.

Switching regulators take several cycles to respond to a step in load current. When a load step occurs, V<sub>OUT</sub> immediately shifts by an amount equal to the  $\Delta I_{LOAD} \bullet ESR$ , where ESR is the effective series resistance of C<sub>OUT</sub>.  $\Delta I_{LOAD}$  also begins to charge or discharge C<sub>OUT</sub> generating a feedback error signal used by the regulator to return V<sub>OUT</sub> to its steady-state value. During this recovery

| VENDOR    | PART NUMBER     | INDUCTANCE (nH) | MAX CURRENT (A) | DC RESISTANCE (m $\Omega$ ) | DIMENSIONS (mm) | HEIGHT (mm) |
|-----------|-----------------|-----------------|-----------------|-----------------------------|-----------------|-------------|
| Wurth     | 744308015       | 150             | 25              | 0.37                        | 10 × 7          | 6.8         |
|           | 744308033       | 330             | 25              | 0.37                        | 10 × 7          | 6.8         |
| Coilcraft | XAL7030-161ME   | 160             | 32.5            | 1.15                        | 7.5 × 7.5       | 3.1         |
|           | XAL7070-301ME   | 300             | 33.4            | 1.06                        | 7.5 × 7.2       | 7.0         |
| Pulse     | PA0511.850NLT   | 85              | 31              | 0.39                        | 10.2 × 7        | 4.96        |
|           | PA0512.151NLT   | 150             | 24              | 0.32                        | 7 × 7           | 4.96        |
| Eaton     | FP0805R1-R10-R1 | 100             | 50              | 0.17                        | 7.5 × 7.6       | 5           |
|           | FP0805R1-R20-R1 | 200             | 20              | 0.17                        | 7.5 × 7.6       | 5           |

### Table 2. Inductor Selection Table (Examples)

time,  $V_{\text{OUT}}$  can be monitored for overshoot or ringing that would indicate a stability problem.

The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard second order overshoot/DC ratio cannot be used to determine phase margin. The gain of the loop increases with the  $R_{ITH}$  and the bandwidth of the loop increases with decreasing  $C_{ITH}$ . If  $R_{ITH}$  is increased by the same factor that  $C_{ITH}$  is decreased, the zero frequency will be kept the same, thereby keeping the phase the same in most critical frequency ranges of the feedback loop.

The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. For detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Analog Devices Application Note 76.

In some applications, a more severe transient can be caused by switching in loads with large (>47 $\mu$ F) input capacitors. The discharge input capacitors are effectively put in parallel with C<sub>OUT</sub>, causing a rapid drop in V<sub>OUT</sub>. No regulator can deliver enough current to prevent this problem if the switch connecting the load has low resistance and is driven quickly. The solution is to limit the turn-on speed of the load switch driver. A Hot Swap controller is designed specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting.

# Efficiency Considerations

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

% Efficiency = 100% - (L1 + L2 + L3 +...)

where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, three main sources usually account for most of the losses in LTC7151S circuits: 1)  $I^2R$  losses, 2) switching and biasing losses, 3) other losses. 1.  $I^2R$  losses are calculated from the DC resistances of the internal switches,  $R_{SW}$ , and external inductor,  $R_L$ . In continuous mode, the average output current flows through inductor L but is "chopped" between the internal top and bottom power MOSFETs. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

 $R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})(1-DC)$ 

The  $R_{DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus to obtain I<sup>2</sup>R losses:

 $I^2R$  losses =  $I_{OUT}^2(R_{SW} + R_L)$ 

2. The switching current is the sum of the MOSFET driver and control currents. The power MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a power MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from IN to ground. The resulting dQ/dt is a current out of IN that is typically much larger than the DC control bias current. In continuous mode,  $I_{GATECHG} = f(Q_T + Q_B)$ , where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom power MOSFETs and f is the switching frequency. The power loss is thus:

Switching Loss =  $I_{GATECHG} \bullet V_{IN}$ 

The gate charge loss shows up as current through the  $INTV_{CC}$  LDO and becomes larger as frequency increases. Thus, their effects will be more pronounced in applications with higher input voltage and higher frequency.

3. Other "hidden" losses such as transition loss and copper trace and internal load resistances can account for additional efficiency degradations in the overall power system. It is very important to include these "system" level losses in the design of a system. Transition loss arises from the brief amount of time the top power MOSFET spends in the saturated region during switch node transitions. The LTC7151S internal power devices switch quickly enough that these losses are not significant compared to other sources.

Other losses including diode conduction losses during dead-time and inductor core losses which generally account for less than 2% total additional loss.

### **Thermal Considerations**

In some applications where the LTC7151S is operated at a combination of high ambient temperature, high switching frequency, high  $V_{IN}$ , and high output load, the required power dissipation might push the part to exceed its maximum junction temperature.

To avoid the LTC7151S from exceeding the maximum junction temperature, maximum current rating shall be

derated depending on the operating conditions. The temperature rise of the part will vary depending on the thickness of copper on the PCB board, the number of layers of the board, and the shape of copper trace. In general, a thick continuous piece of copper on the top layer of the PCB for SW and GND pins will greatly improve the thermal performance of the part.

Figure 3 to Figure 8 show typical derating curves of the LTC7151S on a standard 6-layer, 2oz copper per layer PCB board (LTC7151S standard demo board). The part is operated in discontinuous mode and  $V_{OUT}$  is set to 1.0V in all curves.



### Silent Switcher 2 Architecture

The LTC7151S has integrated capacitors that allow it to operate at high switching frequencies efficiently. The internal  $V_{\text{IN}}$  bypass capacitors allow the SW edges to transition extremely fast, effectively reducing transition loss. The capacitors also greatly reduces SW overshoot during top FET turn-on which improves the robustness of the device over time.

### **Board Layout Considerations**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC7151S (refer to Figure 9). Check the following in your layout:

- 1. Are there pairs of capacitors  $(C_{IN})$  between  $V_{IN}$  and GND as close as possible on both sides of the package? These capacitors provide the AC current to the internal power MOSFETs and their drivers as well as minimize EUI/EMC emissions.
- 2. Are  $C_{OUT}$  and L closely connected? The (–) plate of  $C_{OUT}$  returns current to GND and the (–) plate of  $C_{IN}$ .
- 3. Place the FB dividers close to the part with Kelvin connections to  $V_{OUT}$  and  $V_{OUT}$  at the point-of-load, for differential  $V_{OUT}$  sensing.
- 4. Keep sensitive components away from the SW pin. The FB resistors,  $R_T$  resistor, the compensation component, and the INTV<sub>CC</sub> bypass caps should be routed away from the SW trace and the inductor.



Figure 9. Example of Top Layer PCB Design

- 5. A ground plane is preferred.
- 6. Flood all unused areas on all layers with copper, which reduces the temperature rise of power components. These copper areas should be connected to GND.

### Design Example

As a design example, consider the LTC7151S in an application with the following specifications:

 $V_{IN} = 12V \text{ to } 15V$  $V_{OUT} = 1.0V$  $I_{OUT(MAX)} = 15A$  $I_{OUT(MIN)} = 1A$  $f_{SW} = 1MHz$ 

First,  $R_{FB1}$  and  $R_{FB2}$  should be the same value in order to program the output to 1.0V. A typical value that can be used here for both resistors is 10k. For best accuracy, a 0.1% resistor should be used.

For a typical soft start time of 2ms (0% to 100% of final  $V_{OUT}$  value), the  $C_{TRACK/SS}$  should be:

$$6\mu A = C_{TRACK/SS} \bullet \frac{0.5V}{2ms}$$

 $C_{TRACK/SS} = 24nF$ 

A typical 22nF capacitor can be used for C<sub>TRACK/SS</sub>.

Because efficiency is important at both high and low load current, discontinuous mode operation will be utilized. Select from the characteristic curves the correct  $R_T$  resistor for the 1MHz switching frequency. Based on that,  $R_T$  should be 162k. Then calculate the inductor value to achieve a current ripple that is about 40% of the maximum output current (18A) at maximum V<sub>IN</sub>:

$$L = \left(\frac{1.0V}{1MHz \bullet 7.2A}\right) \left(1 - \frac{1.0}{15V}\right) = 0.13\mu H$$

The closest standard value inductor higher would be  $0.15 \mu H. \label{eq:heat}$ 

 $C_{OUT}$  will be selected based on the ESR that is required to satisfy the output ripple requirement and the bulk capacitance needed for loop stability. For this design, two 100µF ceramic capacitors will be used.

C<sub>IN</sub> should be sized for a maximum current rating of:

$$I_{RMS} = 15A\left(\frac{1.0V}{15V}\right)\left(\frac{15V}{1.0V} - 1\right)^{1/2} = 3.7A$$

Decoupling  $V_{IN}$  with two 22µF ceramic capacitors, as shown in Figure 9, is adequate for most applications.

# **TYPICAL APPLICATIONS**



High Efficiency, Dual Phase 1.0V/30A Step-Down Supply

# **PACKAGE PHOTO**



# PACKAGE DESCRIPTION



Rev. 0