### [LTC6952](https://www.analog.com/LTC6952?doc=LTC6952.pdf)

<span id="page-0-0"></span>

# Ultralow Jitter, 4.5GHz PLL with 11 Outputs and JESD204B/JESD204C Support

- <sup>n</sup> **JESD204B/C, Subclass 1 SYSREF Signal Generation**
- **E** Low Noise Integer-N PLL
- **n** Additive Output Jitter < 6fs<sub>RMS</sub> **(Integration BW = 12kHz to 20MHz, f = 4.5GHz)**
- **n** Additive Output Jitter 65fs<sub>RMS</sub> (ADC SNR Method)
- <sup>n</sup> **EZSync™, ParallelSync™ Multichip Synchronization**
- $-229$ dBc/Hz Normalized In-Band Phase Noise Floor
- -281dBc/Hz Normalized In-Band 1/f Noise
- $\blacksquare$  Eleven Independent, Low Noise Outputs with Programmable Coarse Digital and Fine Analog Delays
- Flexible Outputs Can Serve as Either a Device Clock or SYSREF Signal
- Reference Input Frequency up to 500MHz
- LTC6952Wizard™ Software Design Tool Support
- $-40^{\circ}$ C to 125°C Operating Junction Temperature Range

- High Performance Data Converter Clocking
- $\blacksquare$  Wireless Infrastructure
- Test and Measurement

# FEATURES DESCRIPTION

The  $LTC<sup>®</sup>6952$  is a high performance, ultralow jitter, JESD204B/C clock generation and distribution IC. It includes a Phase Locked Loop (PLL) core, consisting of a reference divider, phase-frequency detector (PFD) with a phase-lock indicator, ultralow noise charge pump and integer feedback divider. The LTC6952's eleven outputs can be configured as up to five JESD204B/C subclass 1 device clock/SYSREF pairs plus one general purpose output, or simply eleven general purpose clock outputs for non-JESD204B/C applications. Each output has its own individually programmable frequency divider and output driver. All outputs can also be synchronized and set to precise phase alignment using individual coarse half-cycle digital delays and fine analog time delays.

For applications requiring more than eleven total outputs, multiple LTC6952s can be connected together using the multiple LTC6952s can be connected together using the **APPLICATIONS**<br>EZSync or ParallelSync synchronization protocols.

> All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents, including 8319551 and 8819472.



#### **LTC6952 Phase Noise**



1

# **TABLE OF CONTENTS**



# TABLE OF CONTENTS



# <span id="page-3-0"></span>ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

#### **(Note 1)**





# ORDER INFORMATION



Contact the factory for parts specified with wider operating temperature ranges.

[Tape and reel specifications](https://www.analog.com/media/en/package-pcb-resources/package/tape-reel-rev-n.pdf). Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

<span id="page-4-1"></span><span id="page-4-0"></span>junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>REF</sub>+ = V<sub>D</sub>+ = V<sub>VCO</sub>+ = V<sub>OUT</sub>+ = 3.3V, V<sub>CP</sub>+ = 5V unless otherwise **specified (Note 2). All voltages are with respect to GND.**



5 Rev 0

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>REF</sub>+ = V<sub>D</sub>+ = V<sub>VCO</sub>+ = V<sub>OUT</sub>+ = 3.3V, V<sub>CP</sub>+ = 5V unless otherwise **specified (Note 2). All voltages are with respect to GND.**



junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>REF</sub>+ = V<sub>D</sub>+ = V<sub>VCO</sub>+ = V<sub>OUT</sub>+ = 3.3V, V<sub>CP</sub>+ = 5V unless otherwise **specified (Note 2). All voltages are with respect to GND.**



7

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>REF</sub>+ = V<sub>D</sub>+ = V<sub>VCO</sub>+ = V<sub>OUT</sub>+ = 3.3V, V<sub>CP</sub>+ = 5V unless otherwise **specified (Note 2). All voltages are with respect to GND.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2.** The LTC6952 is guaranteed to meet specified performance limits over the full operating junction temperature range of –40°C to 125°C. Under maximum operation conditions, air flow or heat sinking may be required to maintain a junction temperature of 125°C or lower. It is required that the Exposed Pad (Pin 53) be soldered directly to the ground plane with an array of thermal vias as described in the [Applications Information](#page-36-1) section.

**Note 3.** Absolute maximum time of digital delay is limited to 100µs. **Note 4.** For  $f_{\text{OUT}} \geq 300$ MHz, analog delay time vs ADELx varies. See [Typical Performance Characteristics](#page-8-1) plot and the Operations section.

**Note 5.** All outputs configured as enabled clocks: all PDx[1:0]=0, EZS\_SRQ± pin state=0, SSRQ=0, SRQMD=0, BST=1, PDALL=0, PDVCOPK=0, PDREFPK=0.

**Note 6.** Configured with six enabled clock outputs and five SYSREF outputs with output drivers disabled: PD0, PD2, PD4, PD6, PD8, and PD10 = 0; PD1, PD3, PD5, PD7, and PD9 = 2; EZS\_SRQ<sup>+</sup> pin state=0; SSRQ=0; SRQMD=0; BST=1; PDALL=0; PDVCOPK=0; PDREFPK=0 **Note 7.** For 1.0V < V(CP) <  $V_{CP}^+$  – 1.1V.

**Note 8.** Additive phase noise and jitter from LTC6952 distribution section only. External VCO, reference and PLL noise is not included.

**Note 9.** Measured inside the loop bandwidth with the loop locked.

**Note 10.** Reference frequency supplied by Pascal OCXO-E, f<sub>RFF</sub> = 100MHz,  $P_{BFF} = 6dBm$ .

**Note 11.** Output Phase Noise Floor is calculated from Normalized Phase Noise Floor by  $L_{\text{OUT}} = L_{\text{NORM}} + 10\log_{10}(f_{\text{PFD}}) + 20\log_{10}(f_{\text{RF}}/f_{\text{PFD}})$ . **Note 12.** Output 1/f Noise is calculated from Normalized 1/f Phase Noise by  $L_{\text{OUT}(1/f)} = L_{1/f} + 20\log_{10}(f_{\text{RF}}) - 10\log_{10}(f_{\text{OFFSET}})$ .

**Note 13.**  $I_{CP} = 11.2 \text{mA}$ ,  $f_{PFD} = 100 \text{MHz}$ , FILTR = 0, Loop BW = 16kHz,  $f_{VCO} = 4GHz$ 

**Note 14.** Measured using DC2609

**Note 15.** Additive RMS jitter (ADC SNR method) is calculated by integrating the distribution section's measured additive phase noise floor out to  $f_{\text{Cl K}}$ . Actual ADC SNR measurements show good agreement with this method. **Note 16.** Measured with 36" cables from output of DC2609 to

measurement instrument. Cable loss is NOT accounted for in this plot. **Note 17.** Statistics calculated from 640 total measured parts from two

process lots.

**Note 18.** Measured using differential LTC6952 outputs driving LTC6955. LTC6955 provides differential to single-ended conversion for rejection of common mode spurious signals. See the [Applications Information](#page-36-1) section for details.

**Note 19.** Measured on OUT5.  $f_{REF} = 100MHz$ ,  $f_{VCO} = 4400MHz$ ,  $f_{OUT} =$  $275$ MHz, RD = 1

**Note 20.** Skew is defined as the difference between the zero-crossing time of a given output and the average zero-crossing time of all outputs.

**Note 21.** Measured VCO input power is de-embedded to the pins of the LTC6952.

<span id="page-8-1"></span><span id="page-8-0"></span>**VCP+ = 5V, unless otherwise noted. Total Closed Loop Phase Noise**   $f_{VCO} = 4GHz$ , Mx = 1 –100 VCO: CVCO55CC–4000–4000 NOTES 10, 13  $-110$ –120 PHASE NOISE (dBc/Hz) PHASE NOISE (dBc/Hz) –130 –140 –150 –160 VCO OUTPUT –170 LTC6952 OUTPUT



#### **Total Open Loop Phase Noise FIN = 100MHz Sine Wave**



**Additive Jitter vs Input Slew Rate, ADC SNR Method**

OFFSET FREQUENCY (Hz) 100 1k 10k 100k 1M 10M 40M

<u> A TITUL</u>

6952 G01

–180



**Additive Jitter vs ADEL Value,**  ADC SNR Method f<sub>VCO</sub> = 4GHz, **Mx = 2, 4, 8, and 16**



**Additive Jitter vs Divider Setting, ADC SNR Method**



**Additive Jitter vs DDEL Value,**  ADC SNR Method  $f_{VCO} = 4GHz$ ,<br>Mx = 1, 2, 4, 8, and 16



**Normalized In-Band Phase Noise Floor vs CP Current**



**Mx = 1, 2, 4, 8, and 16 Differential Output at 4.5GHz**



Rev 0

 $V_{CP}$ <sup>+</sup> = 5V, unless otherwise noted.





#### **Analog Delay Time vs ADEL Value, Temperature**  1200



**Analog Delay Time Temperature Variation from 25°C**



**Skew Variation with Temperature For a Single Typical Part**



**Analog Delay Time vs ADEL Value Over Multiple Output Frequencies**



**Expected Skew Variation Across Multiple Parts in ParallelSync Mode**



**Expected Skew Variation for a Single Part**



**Skew Between Two Parts at Different Temperatures**



 $V_{CP}$ <sup>+</sup> = 5V, unless otherwise noted.



**Propagation Delay Variation, VCO Input to OUT4** 250 NOTE 17 200 NUMBER OF PARTS NUMBER OF PARTS 150 100 50  $\frac{0}{320}$ 320 325 330 335 340 345 350 tPD-VCO (ps) 6952 G20





**Closed Loop Reference to Output Propagation Delay, RAO = 0** 



**Charge Pump Sink Current Error vs Voltage, Temperature** 



**Charge Pump Hi–Z Current vs Voltage, Temperature** 



**Charge Pump Source Current Error vs Voltage, Output Current** 



**Charge Pump Sink Current Error vs Voltage, Output Current** 



**Charge Pump Source Current Error vs Voltage, Temperature** 



11

 $V_{CP}$ <sup>+</sup> = 5V, unless otherwise noted.



Spurious Response, f<sub>OUT</sub> = 4GHz, **fVCO = 4GHz, fREF = 100MHz, fPFD = 100MHz, Loop BW = 16kHz**





Spurious Response, f<sub>OUT</sub> = 4GHz,  $f_{VCO} = 4GHz$ ,  $f_{REF} = 100MHz$ ,  $f_{\text{PFD}}$  = 10MHz, Loop BW = 5kHz





Spurious Response, f<sub>OUT</sub> = 4GHz,  $f_{VCO} = 4GHz$ ,  $f_{REF} = 100MHz$ , **fPFD = 10MHz, Loop BW = 5kHz**



**Supply Current vs Junction Temperature, All Outputs Enabled** 







### <span id="page-12-0"></span>PIN FUNCTIONS

**CS (Pin 1):** Serial Port Chip Select. This CMOS input initiates a serial port communication burst when driven low, ending the burst when driven back high. See the [Operation](#page-16-1)  section for more details.

**V<sub>D</sub><sup>+</sup> (Pin 2):** 3.15V to 3.45V positive supply pins for synchronization/SYSREF request functions and serial port. This pin should be bypassed directly to the ground plane using a 0.01µF ceramic capacitor as close to the pin as possible.

**OUT0+, OUT0– (Pins 34, 33):** Output Signals. The output divider is buffered and presented differentially on these pins. The outputs have  $50\Omega$  (typical) output resistance per side (100 $\Omega$  differential). The far end of the transmission line is typically terminated with  $100\Omega$  connected across the outputs. See the Operation and [Applications Information](#page-36-1)  section for more details.

**OUT1+, OUT1– (Pins 31, 30):** Same as OUT0.

**OUT2+, OUT2– (Pins 28, 27):** Same as OUT0.

**OUT3+, OUT3– (Pins 25, 24):** Same as OUT0.

**OUT4+, OUT4– (Pins 22, 21):** Same as OUT0.

**OUT5+, OUT5– (Pins 19, 18):** Same as OUT0.

**OUT6+, OUT6– (Pins 16, 15):** Same as OUT0.

**OUT7+, OUT7– (Pins 13, 12):** Same as OUT0.

**OUT8+, OUT8– (Pins 10, 9):** Same as OUT0.

**OUT9+, OUT9– (Pins 7, 6):** Same as OUT0.

**OUT10+, OUT10– (Pins 4, 3):** Same as OUT0.

**VOUT+ (Pins 5, 8, 11, 14, 17, 20, 23, 26, 29, 32, 35):** 3.15V to 3.45V positive supply pins for output dividers. Each pin should be separately bypassed directly to the ground plane using a 0.01µF ceramic capacitor as close to the pin as possible.

**NC (Pin 36):** Not Connected Internally. It is recommended that this pin be connected to the ground pad (Pin 53).

**VCO+, VCO– (Pins 37, 38):** VCO Input Signals. The differential signal placed on these pins is buffered with a low noise amplifier and fed to the internal distribution path and feedback dividers. These self-biased inputs present a differential 250Ω (typical) resistance to aid impedance matching. They may also be driven single-ended by using the matching circuit in the [Applications Information](#page-36-1) section.

V<sub>VCO</sub><sup>+</sup> (Pins 39): 3.15V to 3.45V positive supply pin for VCO circuitry. This pin should be bypassed directly to the ground plane using a 0.01µF ceramic capacitor as close to the pin as possible.

**SD (Pin 40):** Chip Shutdown Pin. When tied to GND, this CMOS input disables all blocks in the chip. This is the same function as PDALL in the serial interface.

**GND (Pin 41):** Negative Power Supply (Ground). This pin should be tied directly to the ground pad (Pin 53).

**V<sub>CP</sub><sup>+</sup> (Pin 42):** 3.15V to 5.25V positive supply pin for charge pump circuitry. This pin should be bypassed directly to the ground plane using a 0.1µF ceramic capacitor as close to the pin as possible.

**CP (Pin 43):** Charge Pump Output. This bidirectional current output is normally connected to the external loop filter. See the [Applications Information](#page-36-1) section for more details.

**VREF+ (Pin 44):**3.15V to 3.45V positive supply pin for reference input circuitry. This pin should be bypassed directly to the ground plane using a 0.1µF ceramic capacitor as close to the pin as possible.

**REF+, REF– (Pins 45, 46):** Reference Input Signals. This differential input is buffered with a low noise amplifier, which feeds the reference divider. They are self-biased and must be AC coupled with 1µF capacitors. If used singleended with  $V(REF^+) \leq 2.7V_{P-P}$ , bypass REF<sup>-</sup> to GND with a 100nF capacitor. If used single-ended with  $V(REF^+) >$ 2.7 $V_{P-P}$ , bypass REF<sup>-</sup> to GND with a 47 $pF$  capacitor.

# PIN FUNCTIONS

**EZS\_SRQ+, EZS\_SRQ– (Pins 47, 48):** Synchronization or SYSREF Request Input. Bit SRQMD defines this input as an EZSync request or SYSREF request. It can operate as a differential input, or EZS\_SRQ– can be tied to GND and EZS\_SRQ+ driven with a single-ended CMOS signal. See the Operation and [Applications Information](#page-36-1) section for more details.

**STAT (Pin 49):** Status Output. This signal is a configurable logical OR combination of the UNLOCK, VCOOK, VCOOK, LOCK, LOCK, REFOK, and REFOK status bits, programmable via the STATUS register. It can also be configured to present a diode voltage for temperature measurement. See the [Operation](#page-16-1) section for more details.

**SCLK (Pin 50):** Serial Port Clock. This CMOS input clocks serial port input data on its rising edge. See the [Operation](#page-16-1) section for more details.

**SDO (Pin 51):** Serial Port Data Output. This CMOS threestate output presents data from the serial port during a read communication burst. Optionally attach a resistor of > 200kΩ to GND to prevent a floating output. See the [Operation](#page-16-1) section for more details.

**SDI (Pin 52):** Serial Port Data Input. The serial port uses this CMOS input for data. See the [Operation](#page-16-1) section for more details.

**GND (Exposed Pad Pin 53):** Negative Power Supply (Ground). The package exposed pad must be soldered directly to the PCB land. The PCB land pattern should have multiple thermal vias to the ground plane for both low ground inductance and also low thermal resistance.

### <span id="page-14-0"></span>BLOCK DIAGRAM



# <span id="page-15-0"></span>TIMING DIAGRAMS



**Propagation Delay and Output Skew**

**Differential CML Rise/Fall Times**



<span id="page-16-1"></span><span id="page-16-0"></span>The LTC6952 is a high-performance integer-N PLL and multi-output clock generator that operates up to 4.5GHz. Utilizing Analog Devices' proprietary EZSync and ParallelSync standards, users of the LTC6952 can synchronize clocks across multiple outputs and multiple chips. Using an external low-noise VCO, the device is able to achieve superior integrated jitter performance by the combination of its extremely low in-band phase noise and excellent output noise floor. For JESD204B/C subclass 1 applications, the LTC6952 also provides several convenient methods to generate SYSREF pulses.

### **REFERENCE INPUT BUFFER**

The PLL's reference frequency is applied differentially on pins REF+ and REF–. These high-impedance inputs are self-biased and should be AC coupled with 1µF capacitors (see [Figure 1](#page-16-2) for a simplified schematic). Alternatively, the inputs may be used single-ended by applying the reference frequency at REF– and bypassing REF+ to GND with a 1µF capacitor. If the single-ended signal is greater than  $2.7V_{P-P}$ , then use a 47pF capacitor for the GND bypass.



<span id="page-16-2"></span>**Figure 1. Simplified REF Interface Schematic**

A high quality signal must be applied to the  $REF^{\pm}$  inputs as they provide the frequency reference to the entire PLL. To achieve the part's in-band phase noise performance, apply a sine wave signal of at least 6dBm into 50 $\Omega$ , or a square wave of at least  $0.5V_{P-P}$ , with slew rate of at least 20V/µs. See the [Applications Information](#page-36-1) section for more information on reference input signal requirements and interfacing.

Additional options are available through serial port register h02 to further refine the application. Bit FILTR controls the reference input buffer's low-pass filter, and should be set for sine wave signals based upon  $f_{\text{RFF}}$  to limit the reference's wideband noise. The FILTR bit must be set correctly to reach the  $L_{MORM}$  normalized in-band phase noise floor. See [Table 1](#page-16-3) for recommended settings. Square wave inputs will have FILTR set to a "0".

#### <span id="page-16-3"></span>**Table 1. FILTR Programming**



The BST bit should be set based upon the input signal level to prevent the reference input buffer from saturating. The BST programming is the same whether the input is a sine wave or a square wave. See [Table 2](#page-16-4) for recommended settings and the [Applications Information](#page-36-1) section for programming examples.

#### <span id="page-16-4"></span>**Table 2. BST Programming**



#### **Reference Peak Detector**

A reference input peak detection circuit is provided on the REF<sup>±</sup> inputs to detect the presence of a reference signal and provides the REFOK and REFOK status flags available through both the STAT output and serial port register h00. REFOK is the logical inverse of REFOK. The circuit has hysteresis to prevent the REFOK flag from chattering at the detection threshold. The reference peak detector may be powered-down using the PDREFPK bit found in register h02.

The peak detector approximates an RMS detector, therefore sine and square wave inputs will give different detection thresholds by a factor of 4/π. See [Table 3](#page-16-5) for REFOK detection values.

<span id="page-16-5"></span>



### <span id="page-17-0"></span>**REFERENCE DIVIDER (R)**

A 10-bit divider is used to reduce the frequency seen at the phase/frequency detector (PFD). Its divide ratio R may be set to any integer from 1 to 1023. Use the RD[9:0] bits found in registers h06 and h07 to directly program the R divide ratio. See the [Applications Information](#page-36-1) section for the relationship between R and the  $f_{RFF}$ ,  $f_{PFD}$ ,  $f_{VCO}$ , and  $f_{\text{OUTx}}$  frequencies.

A mode to provide synchronization of the Reference inputs to the R divider output ( $R \ge 2$ ) using the rising edge of the EZS\_SRQ± pins is enabled when the PARSYNC bit in register h06 is set to "1". This synchronization is critical for output alignment in ParallelSync Mode, as described later in this section. The EZS  $SRA<sup>±</sup>$  rising edge must meet setup and hold timing to the rising edge of the Reference input. See [Figure 2](#page-17-1) for the timing relationships between the Reference input,  $EZS$   $SRQ<sup>±</sup>$  and the R divider output. Note that changing the R divider output edge timing will force the PLL to lose phase lock but will return to normal operation after several loop time constants. See Reference Signal and EZS\_SRQ Timing for ParallelSync Mode in the [Applications Information](#page-36-1) section for the timing requirements of EZS  $S RQ^{\pm}$  to REF in this mode.



<span id="page-17-1"></span>**Figure 2. EZS\_SRQ± to REF Timing (PARSYNC = 1)**

### **PHASE/FREQUENCY DETECTOR (PFD)**

The phase/frequency detector (PFD), in conjunction with the charge pump, produces source and sink current pulses proportional to the phase difference between the outputs of the R and N dividers. This action provides the necessary feedback to phase-lock the loop, forcing a phase alignment at the PFD's inputs. The PFD may be disabled with the CPRST bit which prevents UP and DOWN pulses from being produced. See [Figure 3](#page-17-2) for a simplified schematic of the PFD.



<span id="page-17-2"></span>**Figure 3. Simplified PFD Schematic**

### **LOCK INDICATOR**

The lock indicator uses internal signals from the PFD to measure phase coincidence between the R and N divider output signals. It is enabled by programming LKCT[1:0] in the serial port register h06 (see [Table 5](#page-18-2)), and produces LOCK, LOCK and UNLOCK status flags, available through both the STAT output and serial port register h00. LOCK is the logical inverse of LOCK.

The user sets the phase difference lock window time  $t_{LWW}$ for a valid LOCK condition with the LKWIN bit found in register h06. [Table 4](#page-17-3) contains recommended settings for different f<sub>PFD</sub> frequencies. See the [Applications Informa](#page-36-1)[tion](#page-36-1) section for examples.

<span id="page-17-3"></span>



The PFD phase difference must be less than  $t_{LWW}$  for the COUNTS number of successive counts before the lock indicator asserts the LOCK flag. The LKCT[1:0] bits are used to set COUNTS depending upon the application.

<span id="page-18-0"></span>Larger values of COUNTS lead to more accurate and stable lock indications at the expense of longer lock indication times. Set LKCT $[1:0] = 0$  to disable the lock indicator. See [Table 5](#page-18-2) for LKCT[1:0] programming and the [Applications](#page-36-1) [Information](#page-36-1) section for examples.

#### <span id="page-18-2"></span>**Table 5. LKCT[1:0] Programming**



When the PFD phase difference is greater than  $t_{LWW}$ , the lock indicator immediately asserts the UNLOCK status flag and clears the LOCK flag, indicating an out-of-lock condition. The UNLOCK flag is immediately de-asserted when the phase difference is less than  $t_{LWW}$ . See [Figure 4](#page-18-3) below for more details.



<span id="page-18-3"></span>**Figure 4. UNLOCK, LOCK, and LOCK Timing**

#### **CHARGE PUMP**

The charge pump, controlled by the PFD, forces sink (DOWN) or source (UP) current pulses onto the CP pin, which should be connected to an appropriate loop filter. See [Figure 5](#page-18-4) for a simplified schematic of the charge pump.

The output current magnitude  $I_{CP}$  may be set from 423µA to 11.2mA using the CP[4:0] bits found in serial port register h0A. A larger  $I_{CP}$  can result in lower in-band noise due to the lower impedance of the loop filter components. See



<span id="page-18-4"></span>**Figure 5. Simplified Charge Pump Schematic**

[Table 6](#page-18-1) for programming specifics and the [Applications](#page-36-1)  [Information](#page-36-1) section for loop filter examples.

<span id="page-18-1"></span>



#### **Charge Pump Functions**

The charge pump contains additional features to aid in system startup. See [Table 7](#page-19-1) for a summary.

#### <span id="page-19-1"></span><span id="page-19-0"></span>**Table 7. Charge Pump Function Bit Descriptions**



The CPMID bit found in register h0B enables a resistive  $V_{CP}$ <sup>+</sup>/2 output bias which may be used to pre-bias troublesome loop filters into a valid voltage range. When using CPMID, it is recommended to also assert the CPRST bit, forcing a PFD reset which puts the charge pump in a Hi-Z state. Both CPMID and CPRST must be set to "0" for normal operation.

The CPUP and CPDN bits force a constant  $I_{CP}$  source or sink current, respectively, on the CP pin. The CPRST bit may also be used in conjunction with the CPUP and CPDN bits, allowing a pre-charge of the loop to a known state, if required. CPUP, CPDN, and CPRST must be set to "0" to allow the loop to lock.

The CPWIDE bit extends the charge pump output current pulse width by increasing the PFD reset path's delay value. CPWIDE is normally set to "0". Setting CPWIDE  $=$ 0 provides the best in-band phase noise performance.

The CPINV bit found in register h0B should be set for applications requiring signal inversion from the PFD, such as for loops using negative-slope tuning oscillators or for complex external loops using an inverting op amp in conjunction with a positive-slope tuning oscillator. A passive loop filter used in conjunction with a positive-slope VCO requires no inversion, so  $CPINV = 0$ .

### **REFERENCE ALIGNED OUTPUT (RAO) MODE**

The RAO mode is activated by setting the RAO bit in register h06 to "1". It aligns internal delays such that the output rising edge will always occur at an exact integer number of VCO clock cycles from the incoming reference signal. This mode is only used for closed loop PLL applications  $(PDPLL = 0)$ , and is useful when a known delay between outputs and the incoming reference signal is required. It is also used to minimize skew between parallel LTC6952s

in ParallelSync applications (see the ParallelSync section). The tradeoff for using the RAO mode is slightly degraded PLL in-band noise (<1.0dB).

### **VCO INPUT BUFFER**

The LTC6952's VCO input buffer provides a flexible interface to either differential or single-ended frequency sources. The inputs are self-biased, and AC-coupling is recommended for applications using external VCO/VCXO/VCSOs. However, the VCO input can also be driven DC-coupled by LVPECL, CML, or any other driver type within the input's specified common mode range. See the [Applications In](#page-36-1)[formation](#page-36-1) section for more information on common VCO input interface configurations, noting that the LTC6952's VCO input buffer has an internal differential resistance of  $250Ω$  as shown in [Figure 6.](#page-19-2)



<span id="page-19-2"></span>**Figure 6. Simplified VCO Interface Schematic**

The maximum input frequency for the VCO buffer is 4.5GHz, and the maximum amplitude is  $1.6V_{P-P}$ . It is also important that the  $VCO<sup>±</sup>$  input signal be low noise and have a slew rate of at least 100V/us, although better performance will be achieved with a higher slew rate. For applications with VCO input slew rates less than 2V/ns, better phase noise performance will be achieved by enabling the internal broadband noise filtering circuit within the VCO input buffer. This is accomplished by asserting the configuration bit FILTV in serial port register h02. Note that setting FILTV = 1 when the slew rate of the VCO input is greater than 2V/ns will degrade

<span id="page-20-0"></span>the overall PLL phase noise performance. See [Table 8](#page-20-1) for recommended settings of FILTV.

<span id="page-20-1"></span>



### **VCO Peak Detector**

A VCO input peak detection circuit is provided on the VCO $<sup>±</sup>$ </sup> inputs to detect the presence of a VCO signal and provides the VCOOK and  $\overline{VCOOK}$  status flags available through both the STAT output and serial port register h00.  $\overline{VCOOK}$  is the logical inverse of VCOOK. The circuit has hysteresis to prevent the VCOOK flag from chattering at the detection threshold. The reference peak detector may be powereddown using the PDVCOPK bit found in register h02.

The peak detector approximates an RMS detector, therefore sine and square wave inputs will give different detection thresholds by a factor of  $4/\pi$ . See [Table 9](#page-20-2) for VCOOK detection values.



#### <span id="page-20-2"></span>**Table 9. VCOOK, VCOOK Status Output vs VCO Input**

### **VCO DIVIDER (N)**

The 16-bit N divider provides the feedback from the external VCO to the PFD. The divide ratio may be directly programmed from 1 to 65535 using the ND[15:0] bits found in registers h08 and h09. See the [Applications](#page-36-1) [Information](#page-36-1) section for the relationship between N and the f<sub>RFF</sub>, f<sub>PFD</sub>, and f<sub>VCO</sub> frequencies.

### **OUTPUT DIVIDERS (M0 TO M10)**

The eleven independent, identical output dividers are driven directly from the VCO input buffer. They divide the incoming VCO frequency f<sub>VCO</sub> by the divide value Mx to produce a 50% duty cycle output signal at frequency  $f_{\text{OUTx}}$ . The Mx value is set by the MPx[4:0] and the MDx[2:0] bits using the following equation:

$$
Mx = (MPx + 1) \cdot 2^{MDx}
$$
 (1)

*For proper operation, MDx must be 0 if Mx is less than or equal to 32.*

Any divider can be muted or powered down to save current by adjusting its corresponding PDx[1:0] bits. The description of the PDx[1:0] bits is shown in [Table 10](#page-20-3).

<span id="page-20-3"></span>**Table 10. PDx[1:0] Programming**

| <b>PDx[1:0]</b> | <b>DESCRIPTION</b>                                                                                                                                                                 |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | Normal Operation                                                                                                                                                                   |
|                 | Mute Output (OUTx=0 if OINVx=0, OUTx=1 if OINVx=1),<br>Internal Divider Remains Running and Synchronized                                                                           |
| 2               | Power Down Output (Both + and - Outputs Go to $V_{OUT}^+$ ), Internal Divider Remains Running and Synchronized                                                                     |
| 3               | Power Down Divider and Output (Both $+$ and $-$ Outputs<br>Go to $V_{OIIT}$ <sup>+</sup> ), Internal Divider Stops and Must Be Re-<br>Synchronized Upon Return to Normal Operation |

### **DIGITAL OUTPUT DELAYS (DDEL0 TO DDEL10)**

Each output divider can have the start time of the output delayed by integer multiples of ½ of the VCO period after a synchronization event. The digital delay value is programmed into the DDELx[11:0] bits and can be any value from 0 to 4095. Digital delays are only enabled when the synchronization bits SRQENx are set to "1", and any changes to the output digital delays will not be reflected until after synchronization. Digital delay can be used with no degradation to clock jitter performance. See the [Operation](#page-16-1) section on Synchronization and the [Applications Information](#page-36-1)  section for details on the use of the digital delay settings.

### **ANALOG OUTPUT DELAYS (ADEL0 TO ADEL10)**

Each output has a fine analog delay feature to further adjust its output delay time  $(t_{ADELx})$  in small steps controlled by the ADELx[5:0] bits. For output frequencies less than 300MHz, absolute time delays range from 0 to 1.1ns. Above 300MHz, the time delay is output frequency dependent, and the valid useful range of ADELx is reduced according to [Table 11](#page-20-4).

<span id="page-20-4"></span>



Rev 0

<span id="page-21-0"></span>[Figure 7](#page-21-1) shows the approximate analog delay time  $(t_{ADFI}x)$ vs ADELx and output frequency. Note that the y-axis is logarithmic scale, and that analog delay is zero for ADEL =  $0$ . See the [Applications Information](#page-36-1) section for a more comprehensive method of calculating expected analog delay.



<span id="page-21-1"></span>**Figure 7. Analog Delay vs ADEL Code and Output Frequency**

*Use caution when using analog delay on device clocks as this will degrade jitter. Digital delay should be used whenever possible since it does not impact performance. The maximum value of analog delay will never need to be more than half of a VCO input period.* 

Analog delays are always enabled regardless of the value of the SRQENx bits, and they take effect immediately upon a write to the ADELx registers. However, changes in ADEL can cause the output to glitch temporarily, especially switching between ADEL=0 and ADEL≠0. See the [Appli](#page-36-1)[cations Information](#page-36-1) section for details on the use of the analog delay settings. The LTC6952Wizard may be used for ADEL calculation and visualization.

### **CML OUTPUT BUFFERS (OUT0 TO OUT10)**

All of the outputs are very low noise, low skew 2.5V CML buffers. Each output can be either AC or DC coupled, and terminated with 100Ω differentially. If a single-ended output is desired, each side of the CML output can be individually AC coupled and terminated with  $50\Omega$ . The OINVx bits can selectively invert the sense of each output to facilitate board routing without having to cross matched length traces. OINVx also determines the state of the output in a muted

condition (PDx = 1) as shown in [Table 10.](#page-20-3) See Figure 8 for circuit details.



<span id="page-21-2"></span>**Figure 8. Simplified CML Interface Schematic (All OUTx)** 

### **OUTPUT SYNCHRONIZATION AND SYSREF GENERATION**

The LTC6952 has circuitry to allow all outputs to be synchronized into known phase alignments in multiple ways to suit different applications using the EZSync and ParallelSync Multichip Clock Edge Synchronization protocols. Synchronization can be between any combination of outputs on the same chip (EZSync Standalone), across multiple cascaded follower chips (EZSync Multi-Chip), or even across multiple parallel chips on the same reference domain (ParallelSync). Once the outputs are at the correct frequency and synchronized, the LTC6952 also has the ability to produce free-running, gated, or finitely pulsed SYSREF signals as indicated by the JESD204B/C subclass 1 specification.

### **EZS\_SRQ Input Buffer**

Rev 0 Both synchronization and SYSREF requests are achieved by either a software signal (bit SSRQ in register h0B) or a voltage signal on the EZS  $SRQ<sup>±</sup>$  pins. The voltage on these pins may be any differential signal within the specifications in the [Electrical Characteristics,](#page-4-1) or alternatively a CMOS signal on EZS\_SRQ+ while EZS\_SRQ– is tied to GND. A simplified schematic of the EZS\_SRQ input is shown in [Figure 9](#page-22-0). When using the SSRQ bit, the state of the EZS\_SRQ± pins must be a logic "0", easily achieved by setting both EZS  $S RQ^{\pm}$  pins to GND. Likewise, when using the EZS  $S RQ^{\pm}$  pins, bit SSRQ must be set to "0". [Table 12](#page-22-1) shows the use of the EZS SRQ<sup>+</sup> pins and SSRQ bit vs the SRQMD and PARSYNC bits. SSRQ bit control

is disabled when PARSYNC is "1" due to setup and hold time requirements to the REF input.



<span id="page-22-0"></span>**Figure 9. Simplified EZS\_SRQ Interface Schematic**

*Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed, or if the divider is powered down.*

<span id="page-22-1"></span>



#### **Synchronization Overview**

The goal of synchronization is to align all output dividers on single or multiple LTC6952s (or other EZSync or ParallelSync Analog Devices clock parts) into a known phase relationship. At initial power-up, after a power-on reset (POR), or any time the output divide values are changed, the outputs will not be synchronized. Any changes to the output digital delays (DDELx) will not be reflected until after synchronization. Although the outputs will be at the correct frequency without synchronization, the phases will have an unknown relationship until a synchronization event occurs.

To enable synchronization on the LTC6952, the SRQMD bit in register h0B must be set to "0". Synchronization begins either with the EZS\_SRQ input driven to a high state or by writing "1" to the SSRQ bit (only if PARSYNC  $= 0$ ). For any output with its SRQENx bit set to "1", the output divider will stop running and return to a logic "0" state after an internal timing delay of greater than 100μs. *The EZS\_SRQ input state or SSRQ bit must remain high for a minimum of 1ms.*

Additionally, if bit PARSYNC is set to "1" when the EZS\_SRQ input is driven high, the R divider for  $R \ge 2$  is reset as shown in [Figure 2](#page-17-1) and explained in the Reference Divider (R) section. This synchronizes the internal PFD reference inputs on multiple parallel LTC6952s.

When the EZS SRQ input is driven back low, or "0" is written to the SSRQ bit (only if PARSYNC = 0), the synchronized internal dividers will start after an initial latency dependent on the settings of bits PDPLL and PARSYNC , as shown in [Table 13](#page-23-0) and [Table 14](#page-23-1). Outputs with DDELx≠0 will be delayed by an extra DDELx/2 VCO cycles. The behavior of each output will be defined individually by the output's corresponding SRQENx and MODEx bits also shown in [Table](#page-23-0) [13](#page-23-0) and [Table 14](#page-23-1). All dividers with the same DDELx delay setting will have their output rising edge occur within the skew times as defined in the [Electrical Characteristics](#page-4-1) table. The range of each delay is 0 to 4095 VCO half cycles and is independent of the divide ratio setting of each divider. See the [Applications Information](#page-36-1) section for synchronization programming examples. Additionally, the LTC6952Wizard may be used to visualize these timing relationships.

#### **SYSREF Generation Overview**

The JESD204B/C subclass 1 specification describes a method to align multiple data converter devices (ADCs or DACs) in time and provide repeatable and programmable latency across the serial link with a logic device (FPGA). The Local Multi-Frame Clocks (LMFC) and internal clock dividers on all devices in the system are synchronized by a pulse (or pulse train) named SYSREF. Care must be taken to make sure the SYSREF signal remains synchronized to the ADC, DAC, and FPGA clocks and meets setup and hold timing as specified by the devices.

<span id="page-23-0"></span>



\* Latency depends on the duration of the SYNC pulse, specifically  $x =$  floor ( $t_{\text{SYNC}} \times f_{\text{REF}}$  - 1) mod R. All outputs will be synchronized correctly regardless of x

<span id="page-23-1"></span>



The LTC6952 supports three different methods of SYSREF generation as described in the JESD204B/C specification:

- Free Running
- Gated On/Off by a SYSREF Request Signal
- One, Two, Four, or Eight SYSREF Pulses After the Rising Edge of a SYSREF Request Signal

These modes are defined by each output's individually programmable MODEx bits. In order to generate SYSREF pulses,

bit SRQMD must be set to "1" as shown in [Table 12](#page-22-1), and MPx must be greater than 0. SYSREF requests (SYSREQ) are applied on the EZS SRQ<sup>+</sup> pins or by setting the SSRQ bit to "1" (unless PARSYNC = 1). [Table 15](#page-24-0) describes the output behavior in SYSREF generation mode. Bits SYSCT[1:0] can be found in register h0B.

*Note that synchronization MUST be completed prior to SYSREF generation as described in the Synchronization Overview.*

<span id="page-24-0"></span>**Table 15. Output Behavior in SYSREF Generation Mode (SRQMD = 1)**

| <b>SROENX</b> | <b>MODEx</b> | <b>Output Behavior</b>                           |
|---------------|--------------|--------------------------------------------------|
| 0             | 0            | Free Run, Ignore SYSREQ                          |
|               | 1, 2, or 3   | Muted, Ignore SYSREQ                             |
|               | 0            | Free Run, Ignore SYSREQ                          |
|               |              | Gated pulses: Run on SYSREQ High, Mute on<br>Low |
|               | 2            | <b>SYSREQ Pass Through</b>                       |
|               | 3            | Output 2SYSCT Pulses After SYSREQ Goes High      |

#### **Multi-Chip Synchronization and SYSREF Generation**

Using one LTC6952 in EZSync Standalone configuration ([Figure 10\)](#page-25-0), up to eleven clock signals or SYSREFs can be generated and synchronized. For applications requiring more than eleven clock outputs, the LTC6952 supports two methods of multi-chip synchronization and SYSREF

generation: EZSync Multi-Chip and ParallelSync. The synchronization configuration is determined by bits EZMD and PARSYNC, and their required settings are shown in [Table 16](#page-24-1). [Table 17](#page-24-2) introduces the important attributes of these methods and their variants, with further details provided in the following paragraphs. Note that this table only refers to two-stage applications. Many more outputs are possible by using more stages.

#### <span id="page-24-1"></span>Table 16. Settings of EZMD and PARSYNC for Different Syn**chronization Topologies**



<span id="page-24-2"></span>



a Assumes ADC SNR equivalent integrated PLL/VCO RMS jitter contribution of 27fs and additive jitter for distribution-only parts of 70fs.

 $<sup>b</sup>$  The only limitation is the ability to distribute the reference accurately.</sup>

<sup>c</sup> Assumes worst case skew between controller and follower outputs. Dependent on propagation delay of follower and skew of controller-to-follower routing. <sup>d</sup> Dependent on skew of reference distribution parts, reference routing, and individual part-to-part skew.

### **EZSync Multi-Chip**

When using EZSync Multi-Chip, compatible devices are cascaded together, with the clock output of a CONTROLLER device driving the VCO inputs of one to eleven FOLLOWER devices as shown in [Figure 11](#page-25-1). The EZSync protocol allows for simple synchronization of all devices due to loose timing constraints on the SYNC signal. When used in a JESD204B/C application, SYSREF requests may need to be retimed to a free running SYSREF output to assure all FOLLOWERS start and stop their SYSREF signals at the same time. It is recommended that LTC6953 be used as any FOLLOWER device. However, LTC6952 can be used as a FOLLOWER if necessary by disabling its PLL (PDPLL=1).





To simplify both SYNC and/or SYSREF requests down to a simple software write to the CONTROLLER's SSRQ bit, the devices may be connected as shown in [Figure 12](#page-26-0), where an additional CONTROLLER output drives each FOLLOWER's EZS\_SRQ pins (only available for LTC6952 or LTC6953 FOLLOWERs). This request passthrough configuration reduces the system complexity at the cost of fewer possible FOLLOWERs (a maximum of 5). Note that MPx for the CONTROLLER's passthrough output must be set greater than 0.



### <span id="page-25-0"></span>**Figure 10. EZSync Standalone Figure 11. EZSync Multi-Chip Synchronization (Nine Followers Shown) Max Eleven Possible**

<span id="page-25-1"></span>Rev 0



<span id="page-26-0"></span>**Figure 12. EZSync Multi-Chip Synchronization with Request Passthrough**



<span id="page-26-1"></span>**Figure 13. ParallelSync Multi-Chip Synchronization**

For all cases of EZSync synchronization, the CONTROL-LER must be programmed to output seven pre-pulses to each FOLLOWER before the FOLLOWER outputs or any follower-synchronous CONTROLLER outputs start clocking. Additionally, a CONTROLLER must have bit EZMD set to "0" and a FOLLOWER must have both EZMD and PDPLL set to "1". See the [Applications Information](#page-36-1) section for a programming example. Additionally, the LTC6952Wizard provides programming guidance.

### **ParallelSync**

In a ParallelSync application, multiple ParallelSync compatible devices are connected in parallel with a shared distributed REF signal as shown in [Figure 13](#page-26-1). The advantage of parallel connection is improved jitter performance, as the clock signals do not propagate through two or more cascaded devices. However, synchronization requires tighter control of the SYNC and SYSREF request (SRQ) signals' timing because of the need to have the SYNC/SRQ edges fall within the same REF cycle for all connected devices. See Reference Signal and EZS\_SRQ Timing for PARSYNC Mode in the [Applications Information](#page-36-1) section for the timing requirements of EZS\_SRQ to REF in this mode.

27

The SYNC/SRQ timing for ParallelSync can be simplified to a single software bit write by using an LTC6953 (or an LTC6952 configured as a reference clean-up loop) as the reference and EZS\_SRQ distribution block, as shown in [Figure 14](#page-27-0). In this application, the EZS\_SRQ outputs of the reference distribution part should be set to transition on the falling edge of its corresponding reference clock output. To achieve this, first synchronize the reference distribution part using the settings given in [Table 18](#page-27-1), where DDEL<sub>RFF</sub> can be any valid DDEL value.

Just before sending a SYNC or SYSREF request to the parallel parts, set the reference distribution part's SRQMD bit to "1". This will automatically retime the passed-through requests to the reference clocks. After the request is done, set the SRQMD bit back to "0" to save supply current from the reference distribution part. See the [Applications](#page-36-1) [Information](#page-36-1) section for a programming example.

<span id="page-27-1"></span>**Table 18. Reference Distribution Divider and DDEL Settings for ParallelSync**

| <b>REF CLK</b><br>Divide | <b>REF CLK</b><br>DDEL    | EZS SRQ<br><b>Divide</b> | EZS SRQ<br>DDEL        |
|--------------------------|---------------------------|--------------------------|------------------------|
|                          | DDEL <sub>REF</sub>       |                          | DDEL <sub>REF</sub> +1 |
|                          | DDEL <sub>RFF</sub>       | າ                        | DDEL <sub>RFF+2</sub>  |
| 3                        | <b>DDEL<sub>REF</sub></b> | 3                        | $DDEL_{RFF}+3$         |
|                          | DDEL <sub>RFF</sub>       |                          | DDEL <sub>RFF+4</sub>  |
| REF Divide >4            | DDEL <sub>REF</sub>       | $=$ REF Divide           | DDEL <sub>REF</sub>    |

Part-to-part skew in a ParallelSync application can be minimized by setting the RAO bit in register h06 to "1". RAO stands for "reference aligned output", and it aligns internal delays such that the output rising edge will always occur at an exact integer number of VCO clock cycles from the incoming reference signal. The trade-off for using the RAO mode is slightly degraded PLL in-band noise (<1.0dB).

To determine the best configuration for a given application, the flowchart in [Figure 15](#page-28-0) can be used. This flowchart uses the parameters from [Table 17](#page-24-2) to guide the user to the most suitable configuration.

Depending on the user's system requirements, many simplifications or additions can be made for multiple chip synchronization. For example, the above applications only assume a maximum of two stages, even though more stages can be added to increase the number of outputs. However, these applications are beyond the scope of this data sheet. Please contact the factory.



<span id="page-27-0"></span>



<span id="page-28-0"></span>**Figure 15. Flowchart to Determine the Best Synchronization Protocol for a Given Application**

Rev 0

### <span id="page-29-0"></span>**Power Savings in SYSREF Generation Mode**

In most applications, SYSREF requests are a rare occurrence. The LTC6952 provides modes to shut down as much circuitry as possible while still maintaining the correct timing relationship between SYSREF outputs and clock outputs. Individual outputs may be put into a low power mode while leaving the internal dividers running by writing a "2" to the PDx bits, where x is the output of interest. Additionally, putting the LTC6952 into SYSREF generation mode (SRQMD=1) causes the part to draw a significantly higher current than SRQMD=0. Therefore, leave the SRQMD bit set to "0" until a SYSREF request is required. When a SYSREF signal is needed, set SRQMD to "1", return the PDx bits to "0", then wait at least 50µs before issuing a SYSREF request. Put the SYSREF outputs back into low power mode (PDx=2) and set SRQMD=0 when finished.

### **SERIAL PORT**

The SPI-compatible serial port provides control and monitoring functionality. A configurable status output STAT gives additional instant monitoring.

#### **Communication Sequence**

The serial bus is composed of CS, SCLK, SDI, and SDO. Data transfers to the part are accomplished by the serial bus master device first taking  $\overline{CS}$  low to enable the LTC6952's port. Input data applied on SDI is clocked on the rising edge of SCLK, with all transfers MSB first. The communication burst is terminated by the serial bus master returning CS high. See [Figure 16](#page-29-1) for details.

Data is read from the part during a communication burst using SDO. Readback may be multidrop (more than one LTC6952 connected in parallel on the serial bus), as SDO is three-stated (Hi-Z) when  $\overline{CS}$  is high, or when data is not being read from the part. *If the LTC6952 is not used in a multidrop configuration, or if the serial port master is not capable of setting the SDO line level between read sequences, it is recommended to attach a high-value resistor of greater than 200k between SDO and GND to ensure the line returns to a known level during Hi-Z states.* See [Figure 17](#page-29-2) for details.



<span id="page-29-1"></span>**Figure 16. Serial Port Write Timing Diagram**



<span id="page-29-2"></span>**Figure 17. Serial Port Read Timing Diagram**

### **Single Byte Transfers**

The serial port is arranged as a simple memory map, with status and control available in 56, byte-wide registers. All data bursts are comprised of at least two bytes. The 7 most significant bits of the first byte are the register address, with an LSB of "1" indicating a read from the part, and LSB of "0" indicating a write to the part. The subsequent byte, or bytes, is data from/to the specified register address. See [Figure 18](#page-30-0) for an example of a detailed write sequence, and [Figure 19](#page-30-1) for a read sequence.

[Figure 20](#page-31-0) shows an example of two write communication bursts. The first byte of the first burst sent from the serial bus master on SDI contains the destination register address (ADDRX) and an LSB of "0" indicating a write. The next byte is the data intended for the register at address ADDRX.  $\overline{CS}$  is then taken high to terminate the transfer. The first byte of the second burst contains the destination register address (ADDRY) and an LSB indicating a write. The next byte on SDI is the data intended for the register at address ADDRY.  $\overline{CS}$  is then taken high to terminate the transfer.



<span id="page-30-0"></span>**Figure 18. Serial Port Write Sequence**



**Figure 19. Serial Port Read Sequence**

<span id="page-30-1"></span>Rev 0

# [LTC6952](https://www.analog.com/LTC6952?doc=LTC6952.pdf)

# **OPERATION**



<span id="page-31-0"></span>**Figure 20. Serial Port Single Byte Writes** 



**Figure 21. Serial Port Auto-Increment Write** 



**Figure 22. Serial Port Auto-Increment Read** 

### **Multiple Byte Transfers**

More efficient data transfer of multiple bytes is accomplished by using the LTC6952's register address autoincrement feature as shown in [Figure 21](#page-31-1). The serial port master sends the destination register address in the first byte and its data in the second byte as before, but continues sending bytes destined for subsequent registers. Byte 1's address is ADDRX+1, Byte 2's address is ADDRX+2, and so on. If the register address pointer attempts to increment past 56 (h38), it is automatically reset to 0.

<span id="page-31-2"></span><span id="page-31-1"></span>An example of an auto-increment read from the part is shown in [Figure 22.](#page-31-2) The first byte of the burst sent from the serial bus master on SDI contains the destination register address (ADDRX) and an LSB of "1" indicating a read. Once the LTC6952 detects a read burst, it takes SDO out of the Hi-Z condition and sends data bytes sequentially, beginning with data from register ADDRX. The part ignores all other data on SDI until the end of the burst.

#### **Multidrop Configuration**

Several LTC6952s may share the serial bus. In this multidrop configuration, SCLK, SDI, and SDO are common between all parts. The serial bus master must use a separate  $\overline{CS}$  for each part and ensure that only one device has  $\overline{CS}$  asserted at any time. It is recommended to attach a high-value resistor to SDO to ensure the line returns to a known level during Hi-Z states.

#### **Serial Port Registers**

The memory map of the LTC6952 may be found in [Table](#page-33-0) [19,](#page-33-0) with detailed bit descriptions found in [Table 20.](#page-34-0) The register address shown in hexadecimal format under the "ADDR" column is used to specify each register. Each register is denoted as either read-only (R) or read-write (R/W). The register's default value on device power-up or after a reset is shown at the right.

The read-only register at address h00 is used to determine different status flags. These flags may be instantly output on the STAT pin by configuring register h01. See "STAT Output" section below for more information.

The register at address h38 is a read-only byte for device identification.

| <b>ADDR</b>      | <b>MSB</b>      | [6]           | [5]             | $[4]$             | $[3]$        | [2]          | $[1]$        | <b>LSB</b>       | R/W | <b>DEFAULT</b>   |
|------------------|-----------------|---------------|-----------------|-------------------|--------------|--------------|--------------|------------------|-----|------------------|
| h00              |                 | <b>UNLOCK</b> | <b>LOCK</b>     | <b>LOCK</b>       | <b>VCOOK</b> | <b>VCOOK</b> | <b>REFOK</b> | <b>REFOK</b>     | R   |                  |
| h01              | <b>INVSTAT</b>  | x[6]          | x[5]            | x[4]              | x[3]         | x[2]         | x[1]         | x[0]             | R/W | hAA              |
| h02              | PDALL           | PDPLL         | <b>PDVCOPK</b>  | <b>PDREFPK</b>    | <b>BST</b>   | <b>FILTR</b> | <b>FILTV</b> | P <sub>O</sub> R | R/W | h08              |
| h03              | PD3[1]          | PD3[0]        | PD2[1]          | PD2[0]            | PD1[1]       | PD1[0]       | PD0[1]       | PD0[0]           | R/W | h00              |
| h04              | PD7[1]          | PD7[0]        | PD6[1]          | PD6[0]            | PD5[1]       | PD5[0]       | PD4[1]       | PD4[0]           | R/W | h00              |
| h05              | <b>TEMPO</b>    |               | PD10[1]         | PD10[0]           | PD9[1]       | PD9[0]       | PD8[1]       | PD8[0]           | R/W | h00              |
| h06              | RA <sub>0</sub> | PARSYNC       |                 | <b>LKWIN</b>      | LKCT[1]      | LKCT[0]      | RD[9]        | RD[8]            | R/W | h <sub>0</sub> C |
| h07              | <b>RD[7]</b>    | RD[6]         | RD[5]           | RD[4]             | RD[3]        | RD[2]        | RD[1]        | RD[0]            | R/W | h01              |
| h08              | ND[15]          | ND[14]        | ND[13]          | ND[12]            | ND[11]       | ND[10]       | ND[9]        | ND[8]            | R/W | h00              |
| h09              | ND[7]           | ND[6]         | ND[5]           | ND[4]             | ND[3]        | ND[2]        | ND[1]        | ND[0]            | R/W | h2D              |
| h0A              | <b>CPRST</b>    | CPUP          | CPDN            | CP[4]             | CP[3]        | CP[2]        | CP[1]        | CP[0]            | R/W | h93              |
| h <sub>0</sub> B | CPMID           | CPWIDE        | <b>CPINV</b>    | EZMD              | SRQMD        | SYSCT[1]     | SYSCT[0]     | SSRQ             | R/W | h86              |
| h <sub>0</sub> C | MP0[4]          | MP0[3]        | MP0[2]          | MP0[1]            | MP0[0]       | MDO[2]       | MDO[1]       | MD0[0]           | R/W | h00              |
| h <sub>0</sub> D | SRQEN0          | MODE0[1]      | MODE0[0]        | OINV0             | DDEL0[11]    | DDEL0[10]    | DDEL0[9]     | DDEL0[8]         | R/W | h00              |
| h0E              | DDEL0[7]        | DDEL0[6]      | DDEL0[5]        | DDEL0[4]          | DDEL0[3]     | DDEL0[2]     | DDEL0[1]     | DDEL0[0]         | R/W | h00              |
| h0F              |                 |               | ADEL0[5]        | ADEL0[4]          | ADEL0[3]     | ADEL0[2]     | ADEL0[1]     | ADEL0[0]         | R/W | h00              |
| h10              | MP1[4]          | MP1[3]        | MP1[2]          | MP1[1]            | MP1[0]       | MD1[2]       | MD1[1]       | MD1[0]           | R/W | h00              |
| h11              | SRQEN1          | MODE1[1]      | MODE1[0]        | OINV1             | DDEL1[11]    | DDEL1[10]    | DDEL1[9]     | DDEL1[8]         | R/W | h00              |
| h12              | DDEL1[7]        | DDEL1[6]      | <b>DDEL1[5]</b> | DDEL1[4]          | DDEL1[3]     | DDEL1[2]     | DDEL1[1]     | DDEL1[0]         | R/W | h00              |
| h13              |                 |               | ADEL1[5]        | ADEL1[4]          | ADEL1[3]     | ADEL1[2]     | ADEL1[1]     | ADEL1[0]         | R/W | h00              |
| h14              | MP2[4]          | MP2[3]        | MP2[2]          | MP2[1]            | MP2[0]       | MD2[2]       | MD2[1]       | MD2[0]           | R/W | h00              |
| h15              | SRQEN2          | MODE2[1]      | MODE2[0]        | OINV <sub>2</sub> | DDEL2[11]    | DDEL2[10]    | DDEL2[9]     | DDEL2[8]         | R/W | h00              |
| h16              | DDEL2[7]        | DDEL2[6]      | DDEL2[5]        | DDEL2[4]          | DDEL2[3]     | DDEL2[2]     | DDEL2[1]     | DDEL2[0]         | R/W | h00              |
| h17              |                 |               | ADEL2[5]        | ADEL2[4]          | ADEL2[3]     | ADEL2[2]     | ADEL2[1]     | ADEL2[0]         | R/W | h00              |
| h18              | MP3[4]          | MP3[3]        | MP3[2]          | MP3[1]            | MP3[0]       | MD3[2]       | MD3[1]       | MD3[0]           | R/W | h00              |
| h19              | SRQEN3          | MODE3[1]      | MODE3[0]        | OINV3             | DDEL3[11]    | DDEL3[10]    | DDEL3[9]     | DDEL3[8]         | R/W | h00              |

**Table 19. Serial Port Register Contents**

Rev 0

#### <span id="page-33-0"></span>**Table 19. Serial Port Register Contents (Continued)**



\* Varies depending on revision

#### <span id="page-34-0"></span>**Table 20. Serial Port Register Bit Field Summary**





### <span id="page-35-0"></span>**STAT Output**

The STAT output pin is configured with the x[6:0] bits and INVSTAT of register h01. These bits are used to bit-wise mask, or enable, the corresponding status flags of status register h00, according to [Equation 2](#page-35-1) and shown schematically in [Figure 23](#page-35-2). The result of this bit-wise Boolean operation is then output on the STAT pin if TEMPO is set to "0".



**Figure 23. STAT Simplified Schematic**

<span id="page-35-1"></span>STAT = (*OR* (Reg00[6:0] *AND* Reg01[6:0])) XOR INVSTAT (2)

For example, if the application requires STAT to go high whenever the LOCK, VCOOK, or REFOK flags are set, then  $x[4]$ ,  $x[2]$ , and  $x[0]$  should be set to "1" and INVSTAT should be set to "0", giving a register value of h15.

The STAT pin may be transformed to a temperature measurement diode with internal 300µA bias current by setting bit TEMPO in register h05 to "1". To get an approximate die temperature, a single calibration point is needed first. Measure the STAT pin voltage ( $V_{\text{TFMPC}}$ ) with the LTC6952 powered down (PDALL = 1) at a known temperature ( $T<sub>CA</sub>$ ). Then the operating temperature may be calculated in a desired application by measuring the STAT voltage again  $(V_{\text{TFMP}})$  and using the following equation:

 $T = 665 \times (V_{TFMPC} - V_{TFMP}) + T_{CAL}$ 

where T and  $T_{CAL}$  are in  $°C$ . Note that no external bias current is required. Allow 50µs settling time after setting TEMPO to "1".

### **BLOCK POWER-DOWN CONTROL**

<span id="page-35-2"></span>The LTC6952's power-down control bits are located in register h02, described in [Table 20](#page-34-0). Different portions of the device may be powered down independently. To power down individual outputs, see [Table 10.](#page-20-3) *Care must be taken with the LSB of this register, the POR (power-on-reset) bit. When written to "1", this bit forces a full reset of the part's digital circuitry to its power-up default state.*
#### **INTRODUCTION**

A PLL is a complex feedback system that may conceptually be considered a frequency multiplier. The system multiplies the frequency input at  $REF^{\pm}$  up to the VCO frequency. The PFD, charge pump, N divider, VCO, and loop filter form a feedback loop to accurately control the VCO frequency (see [Figure 24](#page-36-0)). The R divider, output dividers (Mx), and input frequency  $f_{RFF}$  are used to set the output frequency value and resolution, and the external loop filter is used to set the PLL's loop bandwidth, BW.



**Figure 24. PLL Loop Diagram**

#### **OUTPUT FREQUENCY**

When the loop is locked, the frequency f<sub>VCO</sub> (in Hz) produced at the output of the VCO is determined by the reference frequency  $f_{RFF}$ , and the R and N divider values, given by [Equation 3](#page-36-1):

<span id="page-36-1"></span>
$$
f_{VCO} = f_{REF} \bullet N/R \tag{3}
$$

The PFD frequency f<sub>PFD</sub> is given by the following equation:

<span id="page-36-4"></span>
$$
f_{\text{PFD}} = f_{\text{REF}} / \text{R} \tag{4}
$$

and  $f_{VCO}$  may be alternatively expressed as:

$$
f_{VCO} = f_{PFD} \bullet N \tag{5}
$$

or

<span id="page-36-5"></span>
$$
N = f_{VCO}/f_{PFD}
$$
 (6)

The output frequency  $f_{\text{OUTX}}$  produced at the output of the Mx dividers is given by [Equation 7:](#page-36-2)

<span id="page-36-2"></span>
$$
f_{\text{OUTX}} = f_{\text{VCO}} / \text{Mx} \tag{7}
$$

Using [Equation 3](#page-36-1) and [Equation 7,](#page-36-2) the output frequency resolution  $f_{STFPx}$  produced by a unit change in N is given by [Equation 8](#page-36-3):

<span id="page-36-3"></span>
$$
f_{\text{STEPX}} = f_{\text{REF}} / (\text{R} \cdot \text{Mx}) \tag{8}
$$

#### **LOOP FILTER DESIGN**

A stable PLL system requires care in designing the external loop filter. The Analog Devices LTC6952Wizard application, available from [designtools](http://swdownloads.analog.com/ltc6952wizard/ltc6952wizardsetup.exe), aids in design and simulation of the complete system. Optimum phase noise and spurious performance can be obtained by using the third-order loop filter shown in [Figure 24](#page-36-0).

The loop design should use the following algorithm:

- 1. Determine the output frequencies f<sub>OUTx</sub> based on ap*plication requirements.* Using [Equation 3,](#page-36-1) [Equation](#page-36-4) [4,](#page-36-4) and [Equation 7,](#page-36-2) change  $f_{REF}$ , N, R and Mx until the application frequency constraints are met. Use the minimum R value that still satisfies the constraints.
- <span id="page-36-0"></span>2. *Select the open loop bandwidth BW constrained by*   $f_{\text{PFD}}$ . A stable loop requires that BW is less than  $f_{\text{PFD}}$ by at least a factor of 10.
- 3. Select loop filter component R<sub>z</sub> and charge pump cur*rent I<sub>CP</sub> based on BW and the VCO gain factor, K<sub>VCO</sub>.* BW (in Hz) is approximated by the following equation:

<span id="page-36-6"></span>
$$
BW \cong I_{CP} \bullet R_Z \bullet K_{VCO}/(2 \bullet \pi \bullet N) \tag{9}
$$

or

$$
R_Z = (2 \cdot \pi \cdot BW \cdot N) / (I_{CP} \cdot K_{VCO})
$$

where  $K_{VCO}$  is in Hz/V,  $I_{CP}$  is in Amps, and R<sub>7</sub> is in Ohms.  $K_{VCO}$  depends on the external VCO chosen for the application. If the chosen VCO has a negative  $K_{VCO}$ , the CPINV bit must be set to "1" for correct operation. Use  $I_{CP}$  = 11.2mA to lower in-band noise unless component values force a lower setting.

4. *Select loop filter components CI, CP, C2, and R1 based on BW and R<sub>7</sub>*. Use the following equations to calculate the remaining loop filter components.

 $C_1 = 4/(\pi \cdot BW \cdot R_7)$  (10)

$$
C_P = 1/(12 \cdot \pi \cdot BW \cdot R_Z)
$$
 (11)

 $C_2 = 1/(18 \cdot \pi \cdot BW \cdot R_7)$  (12)

 $R_1 = R_7$  (13)

#### **DIGITAL AND ANALOG OUTPUT DELAYS**

Synchronization allows the start times of each output divider to be delayed by the value programmed into the digital delay bits (DDELx), expressed in ½ VCO cycles. Applications needing to calculate the delay in terms of time can use [Equation 14](#page-37-0) where DDELx is DDEL0 to DDEL10:

$$
t_{\text{DDELX}} = \text{DDELX}/(2 \cdot f_{\text{VCO}}) \tag{14}
$$

The analog delay blocks (ADELx) are useful in trimming signal timing differences caused by non-ideal PCB routing. This is effective for optimizing set-up and hold times for SYSREFs versus device clocks in JESD204B/C applications. Unlike digital delay, adding analog delay will adversely affect the jitter performance. Add analog delay to the SYSREF path whenever possible to minimize the impact on the device clocks. For example, if the SYSREF signal in a SYSREF/Clock pair is arriving at the destination device too late, it is better to add one digital delay code to the device clock and then add analog delay to the SYSREF, if necessary, to bring it closer to the device clock.

The *approximated* analog delay time can be calculated in picoseconds (ps) by [Equation 15](#page-37-1) (for ADELx < 32) while adhering to the frequency limitations described in [Table 11](#page-20-0).

 $ADELx = 1 to 31$ 

$$
t_{ADELx} = [(11.25 \cdot ADELx + 93.8)^{-2.5} + (0.00285 \cdot t_{OUTx})^{2.5}]^{-0.4}
$$
\n(15)

 $ADELx = 32$  to 63

<span id="page-37-1"></span>
$$
t_{ADELx} = [(26 \cdot ADELx - 517)^{-2.5} + (0.00125 \cdot t_{OUTx})^{2.5}]^{-0.4}
$$
 (16)

<span id="page-37-2"></span>where  $f_{\text{OUT}}$  is the output frequency in GHz. The LTC6952Wizard may be used for analog delay calculation and visualization.

#### **REFERENCE INPUT**

The LTC6952's reference input buffer, shown in [Figure 1](#page-16-0), provides a flexible interface to either differential or singleended frequency sources. The frequency range for the reference input is from 1MHz to 500MHz. As discussed in the [Operation](#page-16-1) section, a high quality signal must be applied to the  $REF^{\pm}$  inputs as they provide the frequency reference to the entire PLL. To achieve the part's in-band phase noise performance, apply a sine wave signal of at least 6dBm into 50Ω, or a square wave of at least  $0.5V_{P-P}$ with slew rate of at least 20V/us. [Figure 25](#page-38-0) shows recommended interfaces for different reference signal types.

#### <span id="page-37-0"></span>**VCO INPUT**

The LTC6952's VCO input buffer, shown in [Figure 6,](#page-19-0) has a frequency range of DC to 4.5GHz. The buffer has a partial on-chip differential input termination of 250Ω, allowing some flexibility for an external matching network if desired. [Figure 26](#page-39-0) shows recommended interfaces for different VCO input signal types.



<span id="page-38-0"></span>Figure 25. Common Reference Input Interface Configurations. All Z<sub>0</sub> Signal Traces Are 50Ω Transmission Lines



<span id="page-39-0"></span>Figure 26. Common VCO Input Interface Configurations. All Z<sub>0</sub> Signal Traces are 50Ω Transmisson Lines



<span id="page-40-0"></span>specified in the Electrical Characteristics.

**Figure 27. Common EZS\_SRQ Input Interface Configurations. All Z0 Signal Traces are 50Ω Transmisson Lines**

#### **EZS\_SRQ INPUT**

The LTC6952's EZS\_SRQ input buffer, shown in [Figure 9](#page-22-0), controls synchronization requests and SYSREF requests. All connections must be DC-coupled and can be either differential CML or LVPECL, differential LVDS with a levelshifting network, or single-ended 1.8V to 3.3V CMOS into the EZS  $SRQ<sup>+</sup>$  input pin (EZS  $SRQ<sup>-</sup>$  must be grounded for CMOS drive). [Figure 27](#page-40-0) shows the recommended interface types.

#### **JESD204B/C DESIGN EXAMPLE USING EZSync STANDALONE**

This design example consists of a system of two JESD204B/C analog-to-digital converters (ADCs), two JESD204B/C digital-to-analog converters (DACs), and a JESD204B/C compatible FPGA. All of the data converters (ADCs and DACs) and the FPGA require JESD204B/C subclass 1 device clocks and SYSREFs,

and the FPGA requires an extra management clock. Additionally, the ADCs require a low noise clock of less than 100fs total RMS jitter. This leads to a total of 11 separate signals to generate, with frequencies listed below. For this example, the SYSREF frequencies for all devices are the same and should output four pulses upon a SYSREF request rising edge:



Since the total number of outputs is 11, a single LTC6952

can be used to generate all of the outputs needed as shown in [Figure 28](#page-41-0). Note that termination resistors and AC coupling caps are not shown for clarity.



**Figure 28. Block Diagram for JESD204B/C EZSync Standalone Design Example** 

#### **Reference and VCO Assumptions**

For this example, assume the available reference is a 100MHz sine wave oscillator with 8dBm output power, and the VCO is a 4000MHz oscillator with a  $K_{VCO}$  of 5MHz/V, output power of 7dBm, and phase noise of –115dBc/Hz at 10kHz.

 $f_{REF} = 100MHz$ 

 $f_{VCO} = 4000 MHz$ 

 $K_{VCO} = 5MHz/V$ 

#### **Design Procedure**

Designing and enabling this clock generation solution consists of the following steps:

- 1. Determine R and N divider values
- 2. Determine the optimum loop bandwidth
- 3. Select loop filter component values
- 4. Determine all output modes
- 5. Determine all M divider values
- 6. Determine all digital delay values
- 7. Program the IC with the correct divider values, output delays, and other settings
- 8. Synchronize the outputs
- <span id="page-41-0"></span>9. Place the SYSREF outputs in a lower power mode until the next SYSREF request (optional, see Operations section)
- 10. Place IC into SYSREF request mode (SRQMD=1) and send a SYSREF request when needed
- 11. Return IC into SYNC mode (SRQMD=0) and place the SYSREF outputs into a lower power mode for power savings (optional).

*Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed, or if the divider is powered down.*

#### **Determining R and N Divider Values**

Following the "Loop Filter Design" algorithm, first determine all the divider values. From the [Electrical Character](#page-4-0)[istics](#page-4-0), the maximum f<sub>PFD</sub> is 167MHz, which is larger than the  $f_{\text{REF}}$  of 100MHz. Therefore R should be "1" noting that maximizing f<sub>PFD</sub> in a data converter application will minimize integrated jitter. Use [Equation 4](#page-36-4) to determine  $f_{\text{PFD}}$  and [Equation 6](#page-36-5) to determine N:

 $R = 1$  $f_{\text{PFD}} = f_{\text{RFF}}/R = 100 \text{MHz}$  $N = f<sub>VCO</sub>/f<sub>PPD</sub> = 40$ 

#### **Selecting Loop Bandwidth**

The next step in the algorithm is choosing the open loop bandwidth (BW). The maximum BW should be at least 10x smaller than  $f_{\text{PFD}}$ . Most data converter applications will place the bandwidth at the optimal intersection of VCO noise and in-band noise. Narrower bandwidths or higher order loop filters can be used to lower spurious power. For this example, the third-order loop filter shown in [Figure 24](#page-36-0) will be used.

After inputting the external VCO phase noise and  $K_{VCO}$ characteristics, the LTC6952Wizard reports the thermal noise optimized loop bandwidth is approximately 16kHz.

#### **Loop Filter Component Selection**

For the lowest in-band phase noise,  $I_{CP}$  should be set to the highest value possible that results in practical loop filter component values. Therefore,  $I_{CP}$  for our example is chosen to be 11.2mA. The LTC6952Wizard uses [Equation 9](#page-36-6) to determine  $R<sub>7</sub>$ :

 $R_Z = 2 \cdot \pi \cdot 16k \cdot 40/(11.2m \cdot 5M)$ 

 $R_7 = 71.8\Omega \approx 71.5\Omega$ 

The LTC6952Wizard uses [Equation 10](#page-37-2) through 13 to calculate  $C_1$ ,  $C_P$ ,  $C_2$ , and  $R_1$ :

 $C_1 = 4/(\pi \cdot 16k \cdot 71.5) = 1.11 \mu F \approx 1.2 \mu F$  $C_P = 1/(12 \cdot \pi \cdot 16k \cdot 71.5) = 23.2nF \approx 22nF$ 

 $C_2 = 1/(18 \cdot \pi \cdot 16k \cdot 71.5) = 15.5nF \approx 15nF$ 

 $R_1$  = 71.5Ω

Note that resistors are rounded to standard  $\pm 1\%$  values, and capacitors are rounded to standard  $\pm 10\%$  values.

#### **Determining Output Modes**

All outputs can be programmed as clocks (MODE $x = 0$ ), SYSREFs (MODEx = 1 or 3), or SYNC/SRQ passthrough outputs (MODEx  $= 2$ ) using each output's individual MODEx bits as described in [Table 13,](#page-23-0) [Table 14,](#page-23-1) and [Table 15](#page-24-0). Any output can also be programmed to ignore SYNC and SYSREF requests by setting that output's corresponding SRQENx bit to "0". Noting that this design example calls for pulsed SYSREFs (MODE $x = 3$ ) and that the FPGA management clock should always be free running (SRQENx = 0), [Table 21](#page-42-0) summarizes each output's mode settings.

<span id="page-42-0"></span>



#### **Determining Output Divider Values**

Since the desired frequencies of each output are already determined, the output divider values can be calculated using [Equation 7](#page-36-2). The results are shown in [Table 22.](#page-42-1)

#### <span id="page-42-1"></span>**Table 22. Output Divide Settings for EZSync Standalone Design Example**



#### **Determining Output Digital Delay Values**

The output digital delay is used to control phase relationships between outputs. The minimum delay step is ½ of a period of the incoming VCO signal. For this design example, the digital delay is used to place each device's SYSREF signal edges into a known phase relationship to its corresponding device clock, optimized for the set-up  $(t<sub>S</sub>)$ and hold time  $(t_h)$  requirements for that device. Assume that the optimum SYSREF edge location for each device occurs on the first falling clock edge before the desired SYSREF valid rising clock edge. In other words, SYSREF should change states ½ of a corresponding device clock period before the SYSREF valid device clock edge. Refer to [Figure 29](#page-43-0) for a visual example.



**Figure 29. SYSREF Edge Timing Example**

In order to calculate each output's digital delay value for this design example, use the following procedure:

1. Delay all of the JESD204B/C device clocks by half of a period of the *slowest* JESD204B/C device clock. This delay setting is equal to the divide value of the slowest device clock because a one code digital delay equals half of a VCO cycle. Non-JESD204B/C clocks (such as the FPGA management clock) are not included in this calculation. This delay value defines the desired SYSREF valid clock edge. In this example, the slowest JESD204B/C clock is the FPGA device clock:

 $DDEL<sub>SYSvalid</sub> = M<sub>FPGACI K</sub> = 32$ 

 $DDEL_{ADC-CLK} = DDEL_{SYSvalid} = 32$ 

DDELDAC-CLK = DDELSYSvalid = 32

 $DDEL_{FPGA-CLK} = DDEL_{SYSvalid} = 32$ 

2. For each device clock/SYSREF pair, subtract half a device clock period from DDEL<sub>SYSvalid</sub> to find the SYSREF delay. This is equivalent to subtracting the corresponding divide value of the device clock, i.e.

$$
DDEL_{ADC-SYS} = DDEL_{SYSvalid} - M_{ADC-CLK}
$$
  
\n
$$
DDEL_{ADC-SYS} = 32 - 8 = 24
$$
  
\n
$$
DDEL_{DAC-SYS} = DDEL_{SYSvalid} - M_{DAC-CLK}
$$
  
\n
$$
DDEL_{DAC-SYS} = 32 - 1 = 31
$$
  
\n
$$
DDEL_{FPGA-SYS} = DDEL_{SYSvalid} - M_{FPGA-CLK}
$$
  
\n
$$
DDEL_{FPGA-SYS} = 32 - 32 = 0
$$

[Table 23](#page-43-1) summarizes the DDEL settings for all outputs.

<span id="page-43-1"></span>

<span id="page-43-0"></span>

Now that the output divider and delays have been determined, the LTC6952 can be programmed.

#### **Status Register Programming**

This example will use the STAT pin to alert the system whenever the LTC6952 generates a fault condition. Program  $x[5]$ ,  $x[3]$ ,  $x[1] = 1$  to force the STAT pin high whenever any of the LOCK, VCOOK, or REFOK flags asserts:

 $Read1 = h2A$ 

#### **Power and FILT Register Programming**

For correct PLL operation, all internal blocks should be enabled. Additionally, the REF and VCO input signals have a sufficient slew rate and power to not need the FILT or BST bits:

 $Rea02 = h00$ 

#### **Output Power-Down Programming**

During initial setup and synchronization, all used outputs and the SRQ circuitry should be set to full power. These bits will be used later to place the IC in a lower power mode while waiting for SYSREF requests:

 $Rea03 = h00$ 

 $Reg04 = h00$ 

 $Read05 = h00$ 

#### **RAO and PARSYNC Programming**

PARSYNC should be set to "0" since this example is not a ParallelSync application. RAO should also be set to "0" unless a highly accurate reference input to clock output timing is required.

#### **Lock Detect Programming**

Next, determine the lock indicator window from  $f_{\text{PPD}}$ . From [Table 4](#page-17-0) we see that LKWIN = 0 with a  $t_{L}$ <sub>WW</sub> of 3ns. The LTC6952 will consider the loop "locked" as long as the phase coincidence at the PFD is within  $\pm 3$ ns, or 108 $^{\circ}$ as calculated below.

phase =  $360^\circ \cdot t_{LWW} \cdot t_{PFD}$  $= 360^{\circ} \cdot 3n \cdot 100M$ ≈ 108°

Larger values of COUNTS lead to more accurate and stable lock indications at the expense of longer lock indication times. A COUNTS value of 2048 will work for this applica-tion. From [Table 5,](#page-18-0) LKCT $[1:0] = 3$  for 2048 counts.

#### **R and N Divider Programming**

The previously determined R and N divider values are 1 and 40, respectively. Using these values and the PARSYNC and lock detector values, registers 6 through 9 can be programmed:

 $Reg06 = h0C$  $Reg07 = h01$ Reg08 = h00  $Reg09 = h28$ 

#### **Charge Pump Function and Current Programming**

Disable all the charge pump functions (CPMID, CPWIDE, CPRST, CPUP, CPDN, and CPINV), allowing the loop to lock. Using [Table 6](#page-18-1) with the previously selected  $I_{CP}$  of 11.2mA gives CP[4:0] = h13.

#### **SYNC and SYSREF Global Modes Programming**

Bit EZMD controls whether the IC is an EZSync standalone/ controller ("0") or follower ("1"). Since this example is an EZSync standalone application, set bit EZMD to "0". Bit SRQMD determines if the part is in synchronization mode ("0") or SYSREF request mode ("1"). SYSCT programs the number of pulses for any output in pulsed SYSREF mode (# pulses =  $2^{SYSCI}$ , so SYSCT = 2 to achieve four pulses for this example). Combining this information with the previously determined charge pump controls, registers h0A and h0B can be programmed:

 $Read = h13$ 

 $RegOB = hO4$ 

Note that the SSRQ bit will remain "0" for now, but will be used later during the synchronization and SYSREF request procedures. Also, the EZS\_SRQ± pins should be grounded because the synchronization and SYSREF requests will be accomplished through software control of the SSRQ bit.

#### **Output Divider, Delay and Function Programming**

Four registers for each output allow the outputs to be configured independently of each other. The first register controls the output divide ratio through two control words, MPx and MDx, as described in [Equation 1](#page-20-1).

The second register contains the control modes and the most significant bits of the digital delay control word. The third register contains the remainder of the digital delay control word, and the fourth register is the analog delay control.

Both the analog delay and the output invert (OINVx) bits can be used to correct PC board layout issues such as mismatched trace lengths and differential signal crossovers, respectively. *Note that the use of analog delay on clock signals will degrade jitter performance.* For this example, assume the PC board is laid out in an ideal manner and no output inversions or analog delays are needed. With this information, all of registers h0C through h37 can be programmed to the values in [Table 24,](#page-45-0) calculated using the information in [Table 20,](#page-34-0) [Table 21](#page-42-0) (with [Equation 1](#page-20-1)), and [Table 22.](#page-42-1)

<span id="page-45-0"></span>**Table 24. Output Register Settings for EZSync Standalone Design Example**

| ADDR             | Value            | ADDR       | Value | ADDR       | Value |
|------------------|------------------|------------|-------|------------|-------|
| hOC              | h <sub>9</sub> C | h1C        | h9C   | h2C        | h00   |
| hOD              | hE0              | h1D        | hE0   | h2D        | h80   |
| h0E              | h18              | h1E        | h00   | h2E        | h20   |
| hOF              | h00              | h1F        | hOO   | h2F        | h00   |
| <b>h10</b>       | h38              | <b>h20</b> | hF8   | <b>h30</b> | h9C   |
| h11              | h80              | h21        | h80   | h31        | hE0   |
| h12              | h20              | h22        | h20   | h32        | h1F   |
| h13              | h00              | h23        | hOO   | h33        | h00   |
| h14              | h9C              | h24        | h99   | h34        | h00   |
| <b>h15</b>       | hE0              | h25        | h00   | h35        | h80   |
| <b>h16</b>       | h18              | <b>h26</b> | h00   | h36        | h20   |
| h17              | h00              | h27        | h00   | h37        | h00   |
| h18              | h38              | h28        | h9C   |            |       |
| h19              | h80              | h29        | hE0   |            |       |
| h1A              | h20              | h2A        | h1F   |            |       |
| h <sub>1</sub> B | h00              | h2B        | h00   |            |       |

#### **Synchronization**

The outputs in this example are now running at the desired frequency, but have random phase relationships with each other. Synchronization forces the outputs to run at known and repeatable phases and can be achieved in this example either externally, by driving the  $EZS_RQ^{\pm}$  pins,

or internally, with the SSRQ bit in Reg0B. Since the part was just programmed, set the SSRQ bit to "1" and hold the EZS  $S RQ^{\pm}$  pins low:

 $ReaOB = hO5$ 

After waiting a minimum of 1ms, set SSRQ to "0":

 $ReaOB = hO4$ 

Once the internal synchronization process completes, the outputs will be aligned as shown in [Figure 30](#page-46-0). Note that the internal divider behavior for the muted SYSREF outputs is shown as well as the actual outputs to demonstrate the phase alignment following synchronization.

#### **Putting the IC into a Lower Power Mode (Optional)**

If desired, the LTC6952 can be placed into a lower power mode while awaiting a SYSREF request. This is achieved by setting PDx = 2 for all SYSREF-defined outputs. This powers down the output driver circuitry but leaves the internal divider running and in the correct phase relationship to the clocks.

#### **Performing a SYSREF Request**

To produce SYSREF pulses, write a "1" to SRQMD and take the LTC6952 out of low power mode (if used) by writing all the SYSREF output PDx bits to "0". Wait 50µs to allow circuitry to power up. Send the SYSREF request by writing a "1" to the SSRQ bit in Reg0B:

 $RegOB = hO5$ 

After waiting a minimum of 1ms, set SSRQ to "0":

 $RegOB = hO4$ 

Place the IC back into low power mode if desired by writing a "0" to SRQMD and setting PDx = 2 for all SYSREF defined outputs. After the rising edge of the SYSREF request, the SYSREF outputs will pulse four times and then return to a "0" state as shown in [Figure 31](#page-46-1).



<span id="page-46-0"></span>**Figure 30. Outputs after Synchronization for the EZSync Standalone Design Example (SRQMD=0)**



<span id="page-46-1"></span>**Figure 31. Outputs after SYSREF Request for the EZSync Standalone Design Example (SRQMD = 1)**

#### **JESD204B/C DESIGN EXAMPLE USING EZSync MULTI-CHIP**

This design example consists of a system of four JESD204B/C analog-to-digital converters (ADCs), four JESD204B/C digital-to-analog converters (DACs), and a JESD204B/C compatible FPGA. All of the data converters (ADCs and DACs) and the FPGA require JESD204B/C subclass 1 defined device clocks and SYSREFs, and the FPGA requires an extra management clock. Additionally, the ADCs require a low noise clock of less than 100fs total RMS jitter. This leads to a total of 19 separate signals to generate, with frequencies listed below. For this example, the SYSREF frequencies for all devices are the same and should output four pulses upon a SYSREF request rising edge:

 $f_{ADC-CLK} = 500MHz$  $f_{DAC-CLK} = 4000MHz$  $f_{FPGA-CLK} = 125 MHz$  $f_{FPGA-MGMT} = 100MHz$  $f<sub>SVSRFF</sub> = 12.5 MHz$ 



<span id="page-47-0"></span>**Figure 32. Block Diagram for JESD204B/C EZSync Multi-Chip Design Example**

To determine which multi-chip configuration to use, we utilize the flowchart in [Figure 15](#page-28-0). This example has nine total JESD204B/C device clock/SYSREF pairs, four of which need to be less than 100fs total jitter. We also need one additional non-low noise standalone clock for the FPGA. Therefore:

$$
TP=9
$$

 $LNP = 4$ 

$$
TS=1
$$

 $L$ NS = 0

Based on these inputs, [Figure 15](#page-28-0) suggests using the EZSync Multi-Chip protocol with request passthrough topology shown in [Figure 12](#page-26-0), using one CONTROLLER and one FOLLOWER chip. Noting that the use of LTC6953 for any FOLLOWER chips is recommended, [Figure 32](#page-47-0) shows a block diagram of the full system. OUT8 of the CONTROLLER LTC6952 is driving the  $IN<sup>±</sup>$  inputs of the FOLLOWER LTC6953. This output is referred to as the "follower-driver" output. OUT9 of the CONTROLLER is driving the EZS  $S RQ^{\pm}$  pins of the FOLLOWER, and is therefore the SYNC/SRQ passthrough output. Also notice that the CONTROLLER clock outputs are the lowest jitter clocks, and should therefore be used to drive the ADCs.

#### **Reference and VCO Assumptions**

For this example, assume the available reference is a 100MHz sine wave oscillator with 8dBm output power, and the VCO is a 4000MHz oscillator with a  $K_{VCO}$  of 5MHz/V, output power of 7dBm, and phase noise of –115dBc/Hz at 10kHz.

 $f_{RFF} = 100 MHz$ 

 $f_{VCO} = 4000 MHz$ 

 $K_{VCD} = 5MHz/V$ 

### **Design Procedure**

Designing and enabling this clock generation solution consists of the following steps:

- 1. Determine CONTROLLER R and N divider values
- 2. Determine the optimum loop bandwidth
- 3. Select loop filter component values
- 4. Determine all output modes for CONTROLLER and FOLLOWER
- 5. Determine all M divider values
- 6. Determine all digital delay values
- 7. Program the ICs with the correct divider values, output delays, and other settings
- 8. Synchronize the outputs
- 9. Place the SYSREF outputs in a lower power mode until the next SYSREF request (optional, see Operations section)
- 10. Place ICs into SYSREF request mode (SRQMD=1) and send a SYSREF request when needed
- 11. Return IC into SYNC mode (SRQMD=0) and place the SYSREF outputs into a lower power mode for power savings (optional).

*Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed, or if the divider is powered down.*

### **Determining CONTROLLER R and N Divider Values**

Following the "Loop Filter Design" algorithm, first determine all the divider values. From the [Electrical Charac](#page-4-0)[teristics](#page-4-0), the maximum f<sub>PFD</sub> is 167MHz, which is larger than the f<sub>RFF</sub> of 100MHz. Therefore R should be 1 noting that maximizing f<sub>PFD</sub> in a data converter application will minimize integrated jitter. Use [Equation 4](#page-36-4) to determine  $f_{\text{PFD}}$  and [Equation 6](#page-36-5) to determine N:

$$
R=1
$$

 $f_{\text{PFD}} = f_{\text{RFF}}/R = 100 \text{MHz}$  $N = f_{VCO}/f_{\text{PFD}} = 40$ 

#### **Selecting Loop Bandwidth**

The next step in the algorithm is choosing the open loop bandwidth. The maximum BW should be at least 10x smaller than  $f_{\text{PFD}}$ . Most data converter applications will place the bandwidth at the optimal intersection of VCO noise and in-band noise. Narrower bandwidths or higher order loop filters can be used to lower spurious power. For this example, the third-order loop filter shown in [Figure 24](#page-36-0)  will be used.

After inputting the external VCO phase noise and  $K_{VCO}$ characteristics, the LTC6952Wizard reports the thermal noise optimized loop bandwidth is approximately 16kHz.

#### **Loop Filter Component Selection**

For the lowest in-band phase noise,  $I_{CP}$  should be set to the highest value possible that results in practical loop filter component values. Therefore,  $I_{CP}$  for our example is chosen to be 11.2mA. LTC6952Wizard uses [Equation](#page-36-6) [9](#page-36-6) to determine  $R<sub>7</sub>$ :

 $R_Z = 2 \cdot \pi \cdot 16k \cdot 40/(11.2m \cdot 5M)$ 

 $R_7 = 71.8\Omega \approx 71.5\Omega$ 

The LTC6952Wizard uses [Equation 10](#page-37-2) through 13 to calculate  $C_1$ ,  $C_P$ ,  $C_2$ , and  $R_1$ :

 $C_1 = 4/(\pi \cdot 16k \cdot 71.5) = 1.11 \mu F \approx 1.2 \mu F$  $C_P = 1/(12 \cdot \pi \cdot 16k \cdot 71.5) = 23.2nF \approx 22nF$  $C_2 = 1/(18 \cdot \pi \cdot 16k \cdot 71.5) = 15.5nF \approx 15nF$  $R_1 = 71.5\Omega$ 

Note that resistors are rounded to standard  $±1\%$  values, and capacitors are rounded to standard  $\pm 10\%$  values.

#### **Determining Output Modes**

All outputs can be programmed as clocks (MODEx=0), SYSREFs (MODEx = 1 or 3), or SYNC/SRQ passthrough outputs (MODEx = 2) using each output's individual MODEx bits as described in [Table 13](#page-23-0), [Table 14,](#page-23-1) and [Table 15](#page-24-0). Any output can also be programmed to ignore SYNC and SYSREF requests by setting that output's corresponding SRQENx bit to "0". Noting that this design example calls for pulsed SYSREFs (MODEx = 3) and that the FPGA management clock should always be free running (CONTROLLER SRQEN10 = 0), [Table 25](#page-49-0) summarizes each output's mode settings.

<span id="page-49-0"></span>



#### **Determining Output Divider Values**

Once the desired frequencies of the outputs are determined, the output divider values can be calculated. The ADC, DAC, and FPGA clock frequencies are already known, which leaves the two CONTROLLER outputs that drive the FOLLOWER to be described. Since OUT8 of the CON-TROLLER drives the FOLLOWER VCO input, its frequency must be equal to, or larger than, the highest FOLLOWER frequency. Therefore:

 $f_{\text{CONT-OLIT8}} = 4000 \text{MHz}$ 

Additionally, when using the software-controlled EZSync configuration in a JESD204B/C application, the CONTROL-LER output which drives the FOLLOWER's EZS SRQ inputs should be set to the same frequency as the SYSREF frequency (or the slowest SYSREF frequency if multiple SYSREF periods are used).

 $f_{\text{CONT-OUT9}} = 12.5 \text{MHz}$ 

Now that all frequencies are known, use [Equation 7](#page-36-2) to determine the output divider values. The results are shown in [Table 26.](#page-50-0)

| IC                | <b>OUTPUT</b>    | <b>PURPOSE</b>     | <b>Frequency</b><br>(MHz) | <b>Divide Value</b><br>(Mx) |
|-------------------|------------------|--------------------|---------------------------|-----------------------------|
| <b>CONTROLLER</b> | OUT <sub>0</sub> | ADCO SYSREF        | 12.5                      | 320                         |
|                   | OUT1             | ADCO CLK           | 500                       | 8                           |
|                   | OUT <sub>2</sub> | <b>ADC1 SYSREF</b> | 12.5                      | 320                         |
|                   | OUT3             | ADC1 CLK           | 500                       | 8                           |
|                   | OUT4             | <b>ADC2 SYSREF</b> | 12.5                      | 320                         |
|                   | OUT5             | ADC2 CLK           | 500                       | 8                           |
|                   | OUT6             | <b>ADC3 SYSREF</b> | 12.5                      | 320                         |
|                   | OUT7             | ADC3 CLK           | 500                       | 8                           |
|                   | OUT8             | FOLLOWER VCO       | 4000                      | 1                           |
|                   | OUT9             | FOLLOWER EZS_SRQ   | 12.5                      | 320                         |
|                   | OUT10            | FPGA MGMT CLK      | 100                       | 40                          |
| FOLLOWER          | OUT <sub>0</sub> | Unused             | N/A                       | N/A                         |
|                   | OUT <sub>1</sub> | <b>FPGA SYSREF</b> | 12.5                      | 320                         |
|                   | OUT <sub>2</sub> | FPGA DEV CLK       | 125                       | 32                          |
|                   | OUT3             | DACO SYSREF        | 12.5                      | 320                         |
|                   | OUT4             | DACO CLK           | 4000                      | 1                           |
|                   | OUT5             | <b>DAC1 SYSREF</b> | 12.5                      | 320                         |
|                   | OUT6             | DAC1 CLK           | 4000                      | 1                           |
|                   | OUT7             | DAC2 SYSREF        | 12.5                      | 320                         |
|                   | OUT8             | DAC2 CLK           | 4000                      | 1                           |
|                   | OUT9             | DAC3 SYSREF        | 12.5                      | 320                         |
|                   | OUT10            | DAC3 CLK           | 4000                      | 1                           |

<span id="page-50-0"></span>**Table 26. Output Divide Settings for EZSync Multi-Chip Design Example**

#### **Determining Output Digital Delay Values**

The output digital delay is used to control phase relationships between outputs. The minimum delay step is ½ of a period of the incoming VCO signal. For this design example, the digital delay is used to place each device's SYSREF signal edges into a known phase relationship to its corresponding device clock, optimized for the set-up  $(t<sub>S</sub>)$ and hold time  $(t_H)$  requirements for that device. Assume that the optimum SYSREF edge location for each device occurs on the first falling clock edge before the desired SYSREF valid rising clock edge. In other words, SYSREF should change states ½ of a corresponding device clock period before the SYSREF valid device clock edge. Refer to [Figure 29](#page-43-0) for a visual example.

For EZSync multi-chip synchronization, the CONTROLLER output which drives the FOLLOWER VCO input (followerdriver) must output seven pulses before the FOLLOWER outputs begin. This means that any CONTROLLER outputs which should be aligned with the FOLLOWER outputs (follower-synchronous) must be delayed by the same amount of time as the seven pulses, leading to a delay offset for each of these follower-synchronous outputs  $(DDEL<sub>FS-OS</sub>)$ :

<span id="page-50-1"></span>
$$
DDEL_{FS-OS} = 14 \cdot M_{FD} + DDEL_{FD}
$$
 (17)

where  $M_{FD}$  and DDEL<sub>FD</sub> are the divider value and digital delay value, respectively, of the follower-driver. In most applications, DDEL $F_D$  will be set to 0.

In order to calculate each output's delay value for this design example, use the following procedure:

1. Delay all of the JESD204B/C device clocks by half of a period of the slowest JESD204B/C device clock. This delay setting is equivalent to the divide value of the slowest device clock since a one code digital delay equals half of a VCO cycle. Non-JESD204B/C clocks (such as the FPGA management clock) are not included in this calculation. This delay value defines the desired SYSREF valid clock edge. In this example, the slowest JESD204B/C clock is the FPGA device clock:

 $DDEL<sub>SYSvalid</sub> = M<sub>FPGA-CLK</sub> = 32$ 

 $DDEL_{ADC-CLK}$ <sup> $\leq$ </sup> = DDEL<sub>SYSvalid</sub> = 32

 $DDEL_{DAC-CLK}$ <sup> $\dot{}$ </sup> =  $DDEL_{SYSvalid}$  = 32

DDELFPGA-CLK´ = DDELSYSvalid = 32

2. For each device clock/SYSREF pair, subtract half a device clock period from DDEL to find the SYSREF delay. This is equivalent to subtracting the corresponding divide value of the device clock, i.e.

 $DDEL_{ADC-SYS}' = DDEL_{SYSvalid} - M_{ADC-CLK}$ 

 $DDEL_{ADC-SYS}$ <sup> $=$ </sup> = 32– 8 = 24

 $DDEL_{DAC-SYS}' = DDEL_{SYS}}$ <sub>alid</sub> – M<sub>DAC-CLK</sub>

DDEL $_{\text{DAC-SYS}}$ <sup> $\leq$ </sup> = 32– 1 = 31

 $DDEL_{FPGA-SYS}' = DDEL_{SYSvalid} - M_{FPGA-CIK}$ 

DDEL $FPRA-SYS$ <sup> $=$ </sup> $=$  32  $=$  32  $=$  0

3. Adjust for CONTROLLER vs FOLLOWER outputs. Any CONTROLLER output that is synchronous with the FOLLOWER must have the delay offset from [Equation 17](#page-50-1) added to its DDEL value. FOLLOWER outputs need no adjustment. For this example, the ADC CLKs and SYSREFs come from the CONTROLLER:

DDELADC-CLK = DDELADC-CLK + DDELFS-OS

DDELADC-CLK =  $32 + 14 = 46$ 

 $DDEL_{ADC-SYS} = DDEL_{ADC-SYS}' + DDEL_{FS-OS}$ 

 $DDEL_{ADC-SYS} = 24 + 14 = 38$ 

DDEL $_{\text{DAC-CI K}}$  = DDEL $_{\text{DAC-CI K}}$  + 0 = 32

 $DDEL_{DAC-SYS} = DDEL_{DAC-SYS} + 0 = 31$ 

DDEL $FPGA-CIK = DDELFFGA-CIK + 0 = 32$ 

 $DDEL_{FPGA-SYS} = DDEL_{FPGA-SYS}' + 0 = 0$ 

Even though CONTROLLER OUT9 is only passing through the SYNC/SRQ pulse, its digital delay should be set so that its edges occur at the same time as the latest occurring SYSREF in the overall system. This is to ensure that future SYSREF requests are aligned properly. Note that the delay offset from [Equation 17](#page-50-1) will need to be added as well since it is located on the CONTROLLER part. The latest occurring SYSREF is the DAC SYSREF, therefore:

 $DDEL<sub>OUT9</sub> = DDEL<sub>DAC-SYS</sub> + DDEL<sub>FS-OS</sub>$ 

 $DDEL<sub>OIII9</sub> = 31 + 14 = 45$ 

The follower-driver digital delay is set to 0 in this example:

 $DDEL_{FD} = DDEL_{OUT8} = 0$ 

[Table 27](#page-51-0) summarizes the DDEL settings for all outputs.

<span id="page-51-0"></span>



Now that the output divider and delays have been determined, the ICs can be programmed.

#### **Status Register Programming**

This example will use the STAT pin to alert the system whenever the LTC6952 generates a fault condition. For the CONTROLLER, program  $x[5]$ ,  $x[3]$ ,  $x[1] = 1$  to force the STAT pin high whenever any of the LOCK, VCOOK, or REFOK flags asserts:

CONTROLLER Reg01 = h2A

For the FOLLOWER, only the VCOOK flag is valid:

FOLLOWER Reg01 =  $h08$ 

#### **Power and FILT Register Programming**

For correct PLL operation on the CONTROLLER, all internal blocks should be enabled. Additionally, the REF and VCO input signals have a sufficient slew rate and power to not need the FILT or BST bits:

CONTROLLER Reg02 = h00

The FOLLOWER doesn't need the FILTV bit either:

FOLLOWER Reg02 =  $h$ 00

#### **Output Power-Down Programming**

During initial setup and synchronization, all used outputs should be set to full power. These bits will be used later to place the ICs in a lower power mode while waiting for SYSREF requests:

CONTROLLER Reg03 = h00

CONTROLLER Reg04 = h00

CONTROLLER Reg05 = h00

FOLLOWER Reg03 =  $h$ 03

FOLLOWER Reg04 =  $h$ 00

FOLLOWER Reg05 = h00

#### **RAO and PARSYNC Programming**

PARSYNC should be set to "0" for the CONTROLLER since this example is not a ParallelSync application. RAO should also be set to "0" unless a highly accurate reference inputto-clock output timing is required. Note that RAO for the LTC6953 FOLLOWER is not applicable.

#### **Lock Detect Programming (CONTROLLER Only)**

Next, determine the lock indicator window from  $f_{\text{PPD}}$ . From [Table 4](#page-17-0) we see that LKWIN = 0 with a  $t_{L}$ <sub>WW</sub> of 3ns. The LTC6952 will consider the loop "locked" as long as the phase coincidence at the PFD is within  $\pm 3$ ns, or 108 $^{\circ}$ as calculated below.

phase =  $360^\circ \cdot t_{LWW} \cdot t_{PFD}$  $= 360^{\circ} \cdot 3n \cdot 100M$ 

≈ 108°

Larger values of COUNTS lead to more accurate and stable lock indications at the expense of longer lock indication times. A COUNTS value of 2048 will work for this applica-tion. From [Table 5,](#page-18-0) LKCT $[1:0] = 3$  for 2048 counts.

#### **R and N Divider Programming**

The previously determined R and N divider values for the CONTROLLER are 1 and 40, respectively. R and N for the FOLLOWER are not applicable and can be set to 0. Using these values and the PARSYNC and lock detector values, registers 6 through 9 can be programmed for the CONTROLLER:

CONTROLLER Reg06 = h0C CONTROLLER Reg07 = h01 CONTROLLER Reg08 = h00

CONTROLLER Reg09 = h28

Note that registers 6 through 9 for the LTC6953 FOLLOWER are not applicable.

#### **Charge Pump Function and Current Programming**

Disable all the charge pump functions (CPMID, CPWIDE, CPRST, CPUP, CPDN, and CPINV), allowing the loop to lock. Using [Table 6](#page-18-1) with the previously selected  $I_{CP}$  of 11.2mA gives  $CP[4:0] = h13$ . The FOLLOWER charge pump settings are not applicable.

#### **SYNC and SYSREF Global Modes Programming**

Bit EZMD controls whether the IC is an EZSync standalone/ controller ("0") or follower ("1"). Bit SRQMD determines if the part is in synchronization mode ("0") or SYSREF request mode ("1"). SYSCT programs the number of pulses for any output in pulsed SYSREF mode (# pulses  $= 2^{SYSCT}$ , so SYSCT = 2 to achieve four pulses for this example). Combining this information with the previously determined charge pump controls, registers h0A and h0B can be programmed:

CONTROLLER Reg0A = h13 CONTROLLER Reg0B = h04 FOLLOWER Reg0A = N/A FOLLOWER Reg0B = h14

Note that the SSRQ bits will remain "0" for now, but will be used later during the synchronization and SYSREF request procedures.

#### **Output Divider, Delay and Function Programming**

Four registers for each output allow the outputs to be configured independently of each other. The first register controls the output divide ratio through two control words, MPx and MDx, as described in [Equation 1](#page-20-1).

The second register contains the control modes and the most significant bits of the digital delay control word. The third register contains the remainder of the digital delay control word, and the fourth register is the analog delay control.

Both the analog delay and the output invert (OINVx) bits can be used to correct PC board layout issues such as mismatched trace lengths and differential signal crossovers, respectively. *Note that the use of analog delay on clock signals will degrade jitter performance.* For this example, assume the PC board is laid out in an ideal manner and no output inversions or analog delays are needed. With this information, all of registers h0C through h37 for both CONTROLLER and FOLLOWER can be programmed to the values in [Table](#page-53-0) [28](#page-53-0) and [Table 29,](#page-53-1) calculated using the information in [Table](#page-49-0) [25](#page-49-0), [Table 26](#page-50-0) (with [Equation 1\)](#page-20-1), and [Table 27](#page-51-0).

<span id="page-53-0"></span>**Table 28. CONTROLLER Output Register Settings for EZSync Multi-Chip Design Example**

| ADDR             | Value            | ADDR | Value | ADDR | Value            |
|------------------|------------------|------|-------|------|------------------|
| hOC              | h9C              | h1C  | h9C   | h2C  | h00              |
| hOD              | hE0              | h1D  | hE0   | h2D  | h80              |
| hOE              | h26              | h1E  | h26   | h2E  | h00              |
| h0F              | h00              | h1F  | h00   | h2F  | h00              |
| <b>h10</b>       | h38              | h20  | h38   | h30  | h <sub>9</sub> C |
| <b>h11</b>       | h80              | h21  | h80   | h31  | hC0              |
| h12              | h <sub>2</sub> E | h22  | h2E   | h32  | h2D              |
| h13              | h00              | h23  | h00   | h33  | h00              |
| h14              | h9C              | h24  | h9C   | h34  | h99              |
| h15              | hE0              | h25  | hE0   | h35  | h00              |
| h16              | h26              | h26  | h26   | h36  | h00              |
| h17              | h00              | h27  | h00   | h37  | h00              |
| h18              | h38              | h28  | h38   |      |                  |
| h19              | h80              | h29  | h80   |      |                  |
| h1A              | h2E              | h2A  | h2E   |      |                  |
| h <sub>1</sub> B | h00              | h2B  | h00   |      |                  |



#### <span id="page-53-1"></span>**Table 29. FOLLOWER Output Register Settings for EZSync Multi-Chip Design Example**

#### **Synchronization**

The outputs in this example are now running at the desired frequency, but have random phase relationships with each other. Synchronization forces the outputs to run at known and repeatable phases and can be achieved in this example either externally, by driving the CONTROLLER's EZS SRQ<sup>±</sup> pins, or internally, with the CONTROLLER's SSRQ bit in Reg0B. Since the part was just programmed, set the SSRQ bit to "1" and hold the EZS\_SRQ<sup>±</sup> pins low:

#### CONTROLLER Reg0B = h05

**h1B** h00 **h2B** h00

After waiting a minimum of 1ms, set SSRQ back to "0":

#### CONTROLLER Reg0B = h04

Once the internal synchronization process completes, the outputs will be aligned as shown in [Figure 33](#page-54-0). Note that the internal divider behavior for the muted SYSREF outputs is shown as well as the actual outputs to demonstrate the phase alignment following synchronization. Also notice that all FOLLOWER outputs will have additional delay from the CONTROLLER outputs equal to the FOLLOWER's  $t_{\text{PD}}$ as described in the [Electrical Characteristics](#page-4-0).

#### **Putting the ICs into a Lower Power Mode (Optional)**

If desired, both ICs can be placed into lower power modes while awaiting a SYSREF request. This is achieved by setting PDx = 2 for all SYSREF-defined outputs. This powers down the output driver circuitry but leaves the internal divider running and in the correct phase relationship to the clocks.

#### **Performing a SYSREF Request**

To produce SYSREF pulses, write a "1" to SRQMD and take the parts out of low power mode (if used) by writing all the SYSREF output PDx bits to "0". Wait 50µs to allow



CONTROLLER Reg0B = h05

After waiting a minimum of 1ms, write Reg0B again:

CONTROLLER Reg0B = h04

Place the ICs back into low power mode if desired by writing a "0" to SRQMD and setting PDx = 2 for all SYSREF-defined outputs. After the rising edge of the SYSREF request, the SYSREF outputs will pulse four times and then return to a "0" state as shown in [Figure 34](#page-55-0). Note that the FOLLOWER SYSREF pulses may not start and stop at exactly the same time as the CONTROLLER's. This is not an issue, since the SYSREF edges will still be aligned correctly.



<span id="page-54-0"></span>**Figure 33. Outputs after Synchronization for the EZSync Multi-Chip Design Example (SRQMD=0)**

Rev<sub>0</sub>



**Figure 34. Outputs after SYSREF Request for the EZSync Multi-Chip Design Example (SRQMD=1)**

#### **JESD204B/C DESIGN EXAMPLE USING ParallelSync**

This design example consists of a system of eight JESD204B/C analog-to-digital converters (ADCs) and a JESD204B/C compatible FPGA. All of the ADCs and the FPGA require JESD204B/C subclass 1 device clocks and SYSREFs, and the FPGA requires an extra management clock. Additionally, the ADCs require low noise clocks of less than 100fs total RMS jitter. This leads to a total of 19 separate signals to generate, with frequencies listed below. For this example, the SYSREF frequencies for all devices are the same and should output four pulses upon a SYSREF request rising edge:

 $f_{ADC-CI K}$  = 294.912MHz  $f_{FPGA-Cl K}$  = 147.456MHz  $f_{FPGA-MGMT} = 98.304 MHz$  $f<sub>SYSRFF</sub> = 9.216 MHz$ 

<span id="page-55-0"></span>To determine which multi-chip configuration to use, we utilize the flowchart in [Figure 15](#page-28-0). This example has nine total JESD204B/C device clock/SYSREF pairs, eight of which need to be less than 100fs total jitter. We also need one additional non-low noise standalone clock for the FPGA. Therefore:

$$
TP = 9
$$
  
 
$$
LNP = 8
$$
  
 
$$
TS = 1
$$
  
 
$$
LNS = 0
$$

Based on these inputs, [Figure 15](#page-28-0) suggests using the ParallelSync Multi-Chip protocol with LTC6953 Reference Distribution topology shown in [Figure 14](#page-27-0), using one LTC6953 as the reference distribution chip (REF LTC6953) and two LTC6952s in parallel to generate the clocks (LTC6952 #1





and LTC6952 #2). [Figure 35](#page-56-0) shows a block diagram of the full system. Note that OUT0 of the reference LTC6953 is driving the REF± inputs of LTC6952 #1 and OUT1 is driving the EZS SRQ<sup>+</sup> pins of LTC6952 #1. Likewise, OUT2 of the reference LTC6953 is driving the REF± inputs of LTC6952 #2 and OUT3 is driving the EZS\_SRQ± pins of LTC6952 #2. All outputs in this configuration are low RMS jitter (~75fs ADC SNR Method).

#### <span id="page-56-0"></span>**Reference and VCO Assumptions**

For this example, assume the available reference is a 245.76MHz sine wave oscillator with 8dBm output power, and the VCOs are 2949.12MHz oscillators with a  $K<sub>VCO</sub>$ of 15MHz/V, output power of 6dBm, and phase noise of –112dBc/Hz at 10kHz.

 $f_{RFF} = 245.76 MHz$  $f_{VCO} = 2949.12 \text{MHz}$  $K<sub>VCO</sub> = 15MHz/V$ 

#### **Design Procedure**

The design procedure for ParallelSync is similar to EZSync:

- 1. Determine R and N divider values for all ICs
- 2. Determine the optimum loop bandwidth(s)
- 3. Select loop filter component values
- 4. Determine output modes for all ICs
- 5. Determine all M divider values
- 6. Determine all digital delay values
- 7. Program the ICs with the correct divider values, output delays, and other settings
- 8. Synchronize the reference distribution part (if necessary)
- 9. Synchronize the parallel LTC6952 outputs
- 10. Place the SYSREF outputs in a lower power mode until the next SYSREF request (optional, see Operations section)
- 11. Place ICs into SYSREF request mode (SRQMD=1) and send a SYSREF request when needed
- 12. Return IC into SYNC mode (SRQMD=0) and place the SYSREF outputs into a lower power mode for power savings (optional).

*Note that synchronization MUST be performed before a SYSREF request. The synchronization must be repeated only if the divider setting is changed, or if the divider is powered down.*

#### **Determining R and N Divider Values**

The reference LTC6953 does not have a PLL, so R and N do not apply. However, it can divide the incoming reference so that it falls below the 167MHz upper limit for the parallel parts' f<sub>PFD</sub>. In this example, the output dividers of the reference clock outputs of the reference LTC6953 can be set to 2, leading to an effective reference frequency of 122.88MHz for the parallel parts. Following the "Loop Filter Design" algorithm for the two parallel LTC6952s, R should be 1 noting that maximizing  $f_{\text{PFD}}$  in a data converter

application will minimize integrated jitter. Use [Equation 4](#page-36-4) to determine f $_{\text{PPD}}$  and [Equation 6](#page-36-5) to determine N:

$$
R = 1
$$
  
 
$$
f_{\text{PFD}} = f_{\text{REF}}/R = 122.88 \text{MHz}
$$
  
 
$$
N = f_{\text{VCO}}/f_{\text{PFD}} = 24
$$

#### **Selecting Loop Bandwidth**

The next step in the algorithm is choosing the open loop bandwidth for the parallel LTC6952s. The maximum BW should be at least 10x smaller than  $f_{\text{PFD}}$ . Most data converter applications will place the bandwidth at the optimal intersection of VCO noise and in-band noise. Narrower bandwidths or higher order loop filters can be used to lower spurious power. For this example, the third-order loop filter shown in [Figure 24](#page-36-0) will be used.

After inputting the external VCO phase noise and  $K<sub>VCD</sub>$ characteristics, the LTC6952Wizard reports the thermal noise optimized loop bandwidth is approximately 38kHz.

#### **Loop Filter Component Selection**

For the lowest in-band phase noise,  $I_{CP}$  should be set to the highest value possible that results in practical loop filter component values. Therefore,  $I_{CP}$  for our example is chosen to be 11.2mA. LTC6952Wizard uses [Equation](#page-36-6) [9](#page-36-6) to determine  $R_z$ :

$$
R_Z = 2 \cdot \pi \cdot 38k \cdot 24/(11.2m \cdot 15M)
$$

 $R_7 = 34.1 \Omega \approx 34$ 

The LTC6952Wizard uses [Equation 10](#page-37-2) through 13 to calculate  $C_1$ ,  $C_P$ ,  $C_2$ , and  $R_1$ :

$$
C_1 = 4/(\pi \cdot 38k \cdot 34) = 985nF \approx 1.0 \mu F
$$
  
\n
$$
C_P = 1/(12 \cdot \pi \cdot 38k \cdot 34) = 20.5nF \approx 22nF
$$
  
\n
$$
C_2 = 1/(18 \cdot \pi \cdot 38k \cdot 34) = 13.7nF \approx 15nF
$$
  
\n
$$
R_1 = 34\Omega
$$

Note that resistors are rounded to standard  $\pm 1\%$  values. and capacitors are rounded to standard ±10% values.

#### **Determining Output Modes**

All outputs can be programmed as clocks (MODE $x = 0$ ), SYSREFs (MODEx = 1 or 3), or SYNC/SRQ passthrough outputs (MODEx = 2) using each output's individual MODEx bits as described in [Table 13,](#page-23-0) [Table 14](#page-23-1), and [Table](#page-24-0) [15](#page-24-0). Any output can also be programmed to ignore SYNC and SYSREF requests by setting that output's SRQENx bit to "0". Noting that this design example calls for pulsed SYSREFs (MODEx  $=$  3) and that the FPGA management clock should always be free running  $(SRQENX = 0)$ , [Table 30](#page-58-0) summarizes each output's mode settings.

<span id="page-58-0"></span>



#### **Determining Output Divider Values**

Since the desired frequencies of each output are already known, the output divider values can be calculated using [Equation 7.](#page-36-2) Note that the reference LTC6953 EZS\_SRQ passthrough outputs' internal dividers should be set as shown in [Table 18](#page-27-1). The results are shown in [Table 31](#page-58-1).

| IC           | <b>OUTPUT</b>    | <b>PURPOSE</b>     | <b>Frequency</b><br>(MHz) | <b>Divide Value</b><br>(Mx) |
|--------------|------------------|--------------------|---------------------------|-----------------------------|
|              | OUT0             | LTC6952 #1 REF     | 122.88                    | $\overline{2}$              |
|              | OUT1             | LTC6952 #1 EZS-SRQ | 122.88                    | $\overline{2}$              |
|              | OUT <sub>2</sub> | LTC6952 #2 REF     | 122.88                    | $\overline{2}$              |
| REF LTC6953  | OUT3             | LTC6952 #2 EZS-SRQ | 122.88                    | $\overline{2}$              |
|              | OUT4-10          | Unused             | N/A                       | N/A                         |
|              | OUT0             | Unused             | N/A                       | N/A                         |
|              | OUT1             | ADCO SYSREF        | 9.216                     | 320                         |
|              | OUT <sub>2</sub> | ADCO CLK           | 294.912                   | 10                          |
|              | OUT3             | <b>ADC1 SYSREF</b> | 9.216                     | 320                         |
| $-106952$ #1 | OUT4             | ADC1 CLK           | 294.912                   | 10                          |
|              | OUT5             | ADC2 SYSREF        | 9.216                     | 320                         |
|              | OUT6             | ADC2 CLK           | 294.912                   | 10                          |
|              | OUT7             | <b>ADC3 SYSREF</b> | 9.216                     | 320                         |
|              | OUT8             | ADC3 CLK           | 294.912                   | 10                          |
|              | OUT9             | Unused             | N/A                       | N/A                         |
|              | OUT10            | FPGA MGMT CLK      | 98.304                    | 30                          |
|              | OUT0             | Unused             | N/A                       | N/A                         |
|              | OUT1             | <b>FPGA SYSREF</b> | 9.216                     | 320                         |
|              | OUT <sub>2</sub> | FPGA DEV CLK       | 147.456                   | 20                          |
|              | OUT3             | <b>ADC4 SYSREF</b> | 9.216                     | 320                         |
|              | OUT4             | ADC4 CLK           | 294.912                   | 10                          |
| $-106952#2$  | OUT5             | ADC5 SYSREF        | 9.216                     | 320                         |
|              | OUT6             | ADC5 CLK           | 294.912                   | 10                          |
|              | OUT7             | ADC6 SYSREF        | 9.216                     | 320                         |
|              | OUT8             | ADC6 CLK           | 294.912                   | 10                          |
|              | OUT9             | <b>ADC7 SYSREF</b> | 9.216                     | 320                         |
|              | OUT10            | ADC7 CLK           | 294.912                   | 10                          |

<span id="page-58-1"></span>**Table 31. Output Divide Settings for ParallelSync Example**

#### **Determining Output Digital Delay Values**

In order to calculate each parallel LTC6952 output's delay value for this design example, use the following procedure:

1. Delay all of the JESD204B/C device clocks by half of a period of the *slowest* JESD204B/C device clock. This delay setting is equal to the divide value of the slowest device clock because a one code digital delay equals half of a VCO cycle. Non-JESD204B/C clocks (such as the FPGA management clock) are not included in this calculation. This delay value defines the desired SYSREF valid clock edge. In this example, the slowest JESD204B/C clock is the FPGA device clock:

 $DDEL<sub>SYSvalid</sub> = M<sub>FPGACI K</sub> = 20$ 

 $DDEL_{ADC-CLK}$ <sup> $\leq$ </sup> = DDEL<sub>SYSvalid</sub> = 20

DDEL $FPRA-CIK = DDEL<sub>SYSvalid</sub> = 20$ 

2. For each device clock/SYSREF pair, subtract half a device clock period from DDEL to find the SYSREF delay. This is equivalent to subtracting the corresponding divide value of the device clock, i.e.

DDELADC-SYS´ = DDELSYSvalid – MADC-CLK  $DDEL_{ADC-SYS}' = 20 - 10 = 10$  $DDEL_{FPGA-SYS}' = DDEL_{SYSvalid} - M_{FPGA-CIK}$  $DDEL_{FPGA-SYS}$ <sup> $\leq$ </sup> = 20 – 20 = 0

3. Although not usually required, the outputs can be aligned to the incoming reference. To achieve this, additional digital delay is added to each parallel LTC6952 output to align it with the next reference edge. This delay can be calculated by [Equation 18](#page-59-0):

$$
DDEL_{REF-OS} = 2 \cdot N \cdot CELING(16/(2 \cdot N)) - 16 \qquad (18)
$$

where CEILING() means round up to the nearest integer. Remembering that the N value was previously calculated to be 24, the result of this equation is 32. Add 32 to all of the parallel LTC6952s DDEL values if reference alignment is desired. For this example, reference alignment is not necessary.

Even though OUT1 and OUT3 on the reference LTC6953 are only passing through the SYNC/SRQ pulse, their digital delays should be set so that its edges occur on the falling edge of their corresponding reference clocks. This is to ensure that the EZS\_SRQ signals into the parallel ICs have a proper setup and hold time relationship to the reference clock. Since the reference LTC6953 has its reference clock output dividers set to 2 and DDEL set to 0, the passthrough output DDELs should be set to 2 based on [Table 18.](#page-27-1)

All of the calculated digital delay values are shown in [Table 32](#page-59-1).

<span id="page-59-1"></span>



<span id="page-59-0"></span>Now that the output divider and delays have been determined, the ICs can be programmed.

#### **Status Register Programming**

This example will use the STAT pin to alert the system whenever the ICs generate a fault condition. For the two parallel LTC6952s, program  $x[5]$ ,  $x[3]$ ,  $x[1] = 1$ to force the STAT pin high whenever any of the LOCK, VCOOK, or REFOK flags asserts. The REF LTC6953 only needs  $x[3] = 1$  because it does not have a PLL:

REF LTC6953 Reg01 = h08

LTC6952  $#1$  Reg01 = h2A

LTC6952  $#2$  Reg01 = h2A

#### **Power and FILT Register Programming**

For correct PLL operation on the three ICs, all internal blocks should be enabled. Additionally, the REF and VCO input signals have sufficient slew rate and power to not need the FILT or BST bits:

REF LTC6953 Reg02 = h00

LTC6952  $#1$  Reg02 = h00

LTC6952  $#2$  Reg02 = h00

#### **Output Power-Down Programming**

During initial setup and synchronization, all used outputs and the SRQ circuitry should be set to full power. These bits will be used later to place the ICs in a lower power mode while waiting for SYSREF requests:

- REF LTC6953 Reg03 = h00 REF LTC6953 Reg04 = hFF REF LTC6953 Reg05 = h3F LTC6952  $#1$  Reg03 = h03 LTC6952  $#1$  Reg04 = h00 LTC6952 #1 Reg05 =  $h$ 0C LTC6952  $#2$  Reg03 = h03 LTC6952  $#2$  Reg04 = h00
- LTC6952  $#2$  Reg05 = h00

#### **RAO and PARSYNC Programming**

PARSYNC should be set to "1" for the two parallel LTC6952s. Also, set RAO to "1" for the two parallel LTC6952s as this will minimize chip-to-chip skew. A slight degradation of in-band PLL noise will result from setting RAO to "1".

#### **Lock Detect Programming**

Next, determine the lock indicator window from  $f_{\text{PFD}}$ . From [Table 4](#page-17-0) we see that LKWIN = 0 with a  $t_{LWW}$  of 3ns. The LTC6952 will consider the loop "locked" as long as the phase coincidence at the PFD is within ±3ns, or 133° as calculated below.

phase = 
$$
360^\circ \cdot t_{LWW} \cdot t_{PFD}
$$
  
=  $360^\circ \cdot 3n \cdot 122.88M$   
≈  $133^\circ$ 

Larger values of COUNTS lead to more accurate and stable lock indications at the expense of longer lock indication times. A COUNTS value of 2048 will work for this applica-tion. From [Table 5,](#page-18-0) LKCT $[1:0] = 3$  for 2048 counts.

#### **R and N Divider Programming**

For the reference LTC6953, the R and N values are irrelevant as there is no PLL. The previously determined R and N divider values for the two parallel LTC6952s are 1 and 24, respectively. Using these values and the RAO, PARSYNC, and lock detector values, registers 6 through 9 can be programmed for the parallel LTC6952s:

LTC6952 #1 Reg06 =  $hCC$ LTC6952 #1 Reg07 =  $h01$ LTC6952  $#1$  Reg08 = h00 LTC6952 #1 Reg09 =  $h18$ LTC6952  $#2$  Reg06 = hCC LTC6952  $#2$  Reg07 = h01 LTC6952  $#2$  Reg08 = h00 LTC6952  $#2$  Reg09 = h18

Note that registers 6 through 9 for the REF LTC6953 are not applicable.

#### **Charge Pump Function and Current Programming**

For the parallel LTC6952s, disable all the charge pump functions (CPMID, CPWIDE, CPRST, CPUP, CPDN, and CPINV), allowing the loop to lock. Using [Table 6](#page-18-1) with the previously selected  $I_{CP}$  of 11.2mA gives CP[4:0] = h13.

#### **SYNC and SYSREF Global Modes Programming**

Bit EZMD controls whether the IC is an EZSync standalone/ controller ("0") or follower ("1"). Since this example is a ParallelSync application, set bit EZMD to "0". Bit SRQMD determines if the part is in synchronization mode ("0") or SYSREF request mode ("1"). SYSCT programs the number of pulses for any output in pulsed SYSREF mode (# pulses  $= 2^{SYSCI}$ , so SYSCT = 2 to achieve four pulses for this example). Combining this information with the previously determined charge pump controls, registers h0A and h0B can be programmed:

- REF LTC6953 Reg0A =  $N/A$
- REF LTC6953 Reg0B = h04
- LTC6952  $#1$  Reg0A = h13
- LTC6952  $#1$  Reg0B = h04
- LTC6952  $#2$  Reg0A = h13
- LTC6952  $#2$  Reg0B = h04

Note that the SSRQ bits will remain "0".

#### **Output Divider, Delay and Function Programming**

Four registers for each output allow the outputs to be configured independently of each other. The first register controls the output divide ratio through two control words, MPx and MDx, as described in [Equation 1](#page-20-1).

The second register contains the control modes and the most significant bits of the digital delay control word. The third register contains the remainder of the digital delay control word, and the fourth register is the analog delay.

Both the analog delay and the output invert (OINVx) bits can be used to correct PC board layout issues such as mismatched trace lengths and differential signal crossovers, respectively. *Note that the use of analog delay on clock signals will degrade jitter performance*. For this example, assume the PC board is laid out in an ideal manner and no output inversions or analog delays are needed. With this information all of registers h0C through h37 for all ICs can be programmed using the information in [Table](#page-58-0) [30](#page-58-0), [Table 31](#page-58-1) (with [Equation 1\)](#page-20-1), and [Table 32](#page-59-1).

#### **Reference Synchronization**

In applications where the output divider values of the reference clock outputs are greater than one, it is necessary to synchronize the distributed reference signals before synchronizing the parallel LTC6952s. To do this, the SRQEN bits of the valid outputs on the reference distribution LTC6953 are set to "1", and SRQMD is set to "0". Set the SSRQ bit in Reg0B of the REF LTC6952 to perform the synchronization (or drive the EZS\_SRQ input to the high state):

REF LTC6953 Reg0B = h05

After waiting a minimum of 1ms, write Reg0B again (or drive the EZS\_SRQ input to the low state):

```
REF LTC6953 Reg0B = h04
```
*Note that synchronizing the REF LTC6953 will cause the parallel LTC6952s to lose lock temporarily. Allow sufficient lock time for the parallel LTC6952s before synchronizing them.*

At this point, the reference outputs are synchronized and must continue to run during the synchronization of the parallel parts. To ensure this, set the SRQEN bits of the two reference clock outputs to "0". Also set the SRQMD bit to "1" to allow passthrough retiming to the reference clocks.

REF LTC6953 Reg0D = h00 REF LTC6953 Reg15 = h00 REF LTC6953 Reg0B = h0C

#### **Parallel LTC6952 Synchronization**

The outputs of the parallel LTC6952s in this example are now running at the desired frequency, but have random phase relationships with each other. Synchronization forces the outputs to run at known and repeatable phases and can be achieved in this example either externally, by driving the REF LTC6953's EZS  $SRA<sup>±</sup>$  pins, or internally, with the REF LTC6953's SSRQ bit in Reg0B. For this example, use the SSRQ bit and hold the EZS  $SRQ^{\pm}$  pins low:

REF LTC6953 Reg0B = h05

After waiting a minimum of 1ms, write Reg0B again:

REF LTC6953 Reg0B = h04

Once the internal synchronization process completes, the outputs will be aligned as shown in [Figure 36](#page-62-0). Note that the internal divider behavior for the muted SYSREF outputs is shown as well as the actual outputs to demonstrate the phase alignment following synchronization.

#### **Putting the ICs into a Low Power Mode (Optional)**

If desired, the ICs can be placed into lower power modes while awaiting a SYSREF request. This is achieved by setting PDx = 2 for all SYSREF-defined outputs. This powers down the output driver circuitry but leaves the internal divider running and in the correct phase relationship to the clocks.



<span id="page-62-0"></span>**Figure 36. Outputs after Synchronization for the ParallelSync Design Example (SRQMD=0)**

#### **Performing a SYSREF Request**

To produce SYSREF pulses, write a "1" to SRQMD in both of the parallel LTC6952s and take the parts out of low power mode (if used) by writing all the SYSREF output PDx bits to "0". Wait 50µs to allow the circuitry to power up. Send the SYSREF request by writing a "1" to the REF LTC6952's SSRQ bit in Reg0B:

REF LTC6952 Reg0B = h05

After waiting a minimum of 1ms, write Reg0B again:

REF LTC6952 Reg0B = h04

If desired, the EZS\_SRQ<sup>+</sup> pins of the reference LTC6952 can be used instead of the SSRQ bit to request a SYSREF.

After the rising edge of the SYSREF request, the SYSREF outputs will pulse four times and then return to a "0" state as shown in [Figure 37](#page-63-0). Place the ICs back into low power mode if desired by writing a "0" to SRQMD in the parallel LTC6952s and setting PDx = 2 for all SYSREF defined outputs.

#### **REFERENCE SOURCE CONSIDERATIONS**

A high quality signal must be applied to the REF± inputs as they provide the frequency reference to the entire PLL. As mentioned previously, to achieve the part's in-band phase noise performance, apply a sine wave of at least 6dBm into 50 $\Omega$ , or a square wave of at least 0.5V<sub>P-P</sub>, with slew rate of at least 20V/µs.

The LTC6952 may be driven single-ended from CMOS levels (greater than  $2.7V_{P-P}$ ). Apply the reference signal at REF– , and bypass REF+ to GND with a 47pF capacitor. The BST bit must also be set to "0", according to guidelines given in [Table 2.](#page-16-2) Setting FILT to a "0" is recommended as the input is a square wave.

The LTC6952 achieves an in-band normalized phase noise floor  $L_{\text{NORM}} = -229 \text{dBc/Hz}$  typical. To calculate its equivalent input phase noise floor  $L_{\text{IN}}$ , use [Equation 19.](#page-63-1)

<span id="page-63-1"></span>
$$
L_{IN} = L_{NORM} + 10 \cdot \log_{10}(f_{REF})
$$
\n(19)

<span id="page-63-0"></span>For example, using a 10MHz reference frequency gives an input phase noise floor of –159dBc/Hz. The reference frequency source's phase noise must be at least 3dB better than this to prevent limiting the overall system performance.



#### **IN-BAND OUTPUT PHASE NOISE**

The in-band phase noise floor  $L_{\text{OUT}}$  produced at  $f_{\text{OUT}}$  may be calculated by using [Equation 20](#page-64-0).

 $L_{\text{OUT}} = L_{\text{NORM}} + 10 \cdot \log_{10}(\text{f}_{\text{PFD}})$  $+ 20 \cdot log_{10}(f_{\text{OUTx}}/f_{\text{PFD}})$ or  $L_{\text{OUT}} = L_{\text{NORM}} + 10 \cdot \log_{10}(f_{\text{PFD}})$  $+ 20 \cdot \log_{10}(N/Mx)$  (20) where  $L_{NORM}$  is  $-229$ dBc/Hz.

<span id="page-64-0"></span>As can be seen, for a given PFD frequency f $_{\text{PFD}}$ , the output in-band phase noise increases at a 20 dB-per-decade rate with the N divider count. So, for a given output frequency  $f_{\text{OUTx}}$ , f<sub>PFD</sub> should be as large as possible (or N should be as small as possible) while still satisfying the application's frequency step size requirements.

### **OUTPUT PHASE NOISE DUE TO 1/f NOISE**

In-band phase noise at very low offset frequencies may be influenced by the LTC6952's 1/f noise, depending upon  $f_{\text{PFD}}$ . Use the normalized in-band 1/f noise  $L_{1/f}$  of  $-277$ dBc/ Hz with [Equation 21](#page-64-1) to approximate the output 1/f phase noise at a given frequency offset  $f_{\text{OFFSFT}}$ :

$$
L_{OUT(1/f)} (f_{OFFSET}) = L_{1/f} + 20 \cdot log_{10}(f_{OUTx})
$$
  
- 10 \cdot log\_{10}(f\_{OFFSET}) \t(21)

Unlike the in-band noise floor  $L_{\text{OUT}}$ , the 1/f noise  $L_{\text{OUT}(1/f)}$ does not change with  $f_{\text{PFD}}$ , and is not constant over offset frequency. See [Figure 38](#page-64-2) for an example of in-band phase noise for  $f_{\text{PFD}}$  equal to 5MHz and 100MHz. The total phase noise will be the summation of  $L_{\text{OUT}}$  and  $L_{\text{OUT}}(1/f)$ .

#### **REFERENCE SIGNAL ROUTING, SPURIOUS, AND PHASE NOISE**

The charge pump operates at the PFD's comparison frequency  $f_{\text{PFD}}$ . The resultant output spurious energy is small and is further reduced by the loop filter before it modulates the VCO frequency.



<span id="page-64-2"></span>Figure 38. Theoretical In-Band Phase Noise, f<sub>OUTx</sub> = 4500MHz

However, improper PCB layout can degrade the LTC6952's inherent spurious performance. Care must be taken to prevent the reference signal  $f_{\text{REF}}$  from coupling onto the VCO's tune line, or into other loop filter signals. Example suggestions are the following.

- 1. Do not share power supply decoupling capacitors between same-voltage power supply pins.
- 2. Use separate ground vias for each power supply decoupling capacitor, especially those connected to  $V_{REF}^+$ ,  $V_D^+$ ,  $V_{OUT}^+$ ,  $V_{CP}^+$ , and  $V_{VCO}^+$ .
- 3. Physically separate the reference frequency signal from the loop filter and VCO.

#### <span id="page-64-1"></span>**REFERENCE SIGNAL AND EZS\_SRQ TIMING FOR ParallelSync MODE**

Setting PARSYNC to "1" requires tighter timing between the REF± inputs and the EZS\_SRQ input. The LTC6952 is designed to allow sine wave or square wave reference inputs at various levels and all settings of BST or FILT, and have consistent performance with respect to setup and hold times of the EZS\_SRQ input pulse. The parameters  $t_{SS}$  and  $t_{SH}$  are tested and specified for both CMOS and differential input levels applied to REF<sup> $±$ </sup> and EZS SRQ $<sup>±</sup>$ ,</sup> having the performance characteristics shown in [Figure 39](#page-65-0) for EZS  $SRQ<sup>±</sup>$  rising and [Figure 40](#page-65-1) for EZS  $SRQ<sup>±</sup>$  falling. For CMOS EZS\_SRQ signals,  $V_{\text{IH}} = 1.3V$  and  $V_{\text{IL}} = 0.6V$ . For differential EZS\_SRQ signals,  $V_{\text{IH}} = V_{\text{II}} = 50\%$  of the signal swing. The trip point for any type of  $REF^{\pm}$  input is always 50%.

Even if the reference input is a CMOS signal, it is still required to be a high quality signal and is best routed on 50Ω transmission lines. Because CMOS drivers typically are not capable of driving 50 $\Omega$ , it is recommended to put a resistor in series with the reference output before being applied to the transmission line, and loaded with  $50\Omega$  to GND as close to the LTC6952 as possible as shown in [Figure 25](#page-38-0). See "REFERENCE SOURCE CONSIDERATIONS" above. For production testing, the rise and fall times of the EZS  $SRA$  and REF<sup> $±$ </sup> signals are 1ns.



<span id="page-65-0"></span>**Figure 39. Rising EZS\_SRQ to REF Timing Detail**



<span id="page-65-1"></span>



**Figure 41. PCB Top Metal Layer Pin and Exposed Ground Pad Design. Pin 41 is Signal Ground and Connected Directly to the Exposed Pad Metal**

#### <span id="page-65-2"></span>**SUPPLY BYPASSING AND PCB LAYOUT GUIDELINES**

Care must be taken when creating a PCB layout to minimize power supply decoupling and ground inductances. All power supply  $V^+$  pins should be bypassed directly to the ground plane using either a 0.01µF or a 0.1µF ceramic capacitor as called out in the [Pin Functions](#page-12-0) section as close to the pin as possible. Multiple vias to the ground plane should be used for all ground connections, including to the power supply decoupling capacitors.

The package's exposed pad is a ground connection, and must be soldered directly to the PCB land. The PCB land pattern should have multiple thermal vias to the ground plane for both low ground inductance and also low thermal resistance (see [Figure 41](#page-65-2) for an example). An example of grounding for electrical and thermal performance can be found on the DC2609 layout.

#### **ADC CLOCKING AND JITTER REQUIREMENTS**

Adding noise directly to a clean signal clearly reduces its signal to noise ratio (SNR). In data acquisition applications, digitizing a clean signal with a noisy clock signal also degrades the SNR. This issue is best explained in the time domain using jitter instead of phase noise. For this discussion, assume that the jitter is white (flat with frequency) and of Gaussian distribution.

[Figure 42](#page-66-0) shows a sine wave signal entering a typical data acquisition circuit composed of an ADC, an input signal amplifier and a sampling clock. Also shown are three signal sampling scenarios for sampling the sine wave at its zero crossing.

In the first scenario, a perfect sine wave input is buffered by a noiseless amplifier to drive the ADC. Sampling is performed by a perfect, zero jitter clock. Without any added noise or sampling clock jitter, the ADC's digitized output value is very clearly determined and perfectly repeatable from cycle to cycle.

In the second scenario, a perfect sine wave input is buffered by a noisy amplifier to drive the ADC. Sampling is performed by a perfect, zero jitter clock. The added noise results in an uncertainty in the digitized value, causing an error term which degrades the SNR. The degraded SNR in this scenario, from adding noise to the signal, is expected.

In the third scenario, a perfect sine wave input is buffered by a noiseless amplifier to drive the ADC. Sampling is performed by a clock signal with added jitter. Note that as the signal is slewing, the jitter of the clock signal leads to an uncertainty in the digitized value and an error term just as in the previous scenario. Again, this error term degrades the SNR.

A real-world system will have both additive amplifier noise and sample clock jitter. Once the signal is digitized, determining the root cause of any SNR degradation – amplifier noise or sampling clock jitter – is essentially impossible.

Degradation of the SNR due to sample clock jitter only occurs if the analog input signal is slewing. If the analog input signal is stationary (DC) then it does not matter when in time the sampling occurs. Additionally, a faster slewing input signal yields a greater error (more noise) than a slower slewing input signal.



<span id="page-66-0"></span>**Figure 42. A Typical Data Acquisition Circuit Showing the Sampling Error Effects of a Noisy Amplifier and a Jittery Sampling Clock**

[Figure 43](#page-67-0) demonstrates this effect. Note how much larger the error term is with the fast slewing signal than with the slow slewing signal. To maintain the data converter's SNR performance, digitization of high input frequency signals requires a clock with much less jitter than applications with lower frequency input signals.



<span id="page-67-0"></span>**Figure 43. Fast and Slow Sine Wave Signals Sampled with a Jittery Clock**

It is important to note that the frequency of the analog input signal determines the sample clock's jitter requirement. The actual sample clock frequency does not matter. Many ADC applications that undersample high frequency signals have especially challenging sample clock jitter requirements.

The previous discussion was useful for gaining an intuitive feel for the SNR degradation due to sampling clock jitter.

Quantitatively, the actual sample clock jitter requirement for a given application is calculated as follows:

$$
t_{J(TOTAL)} = \frac{10^{-SNR_{dB}}}{2 \cdot \pi \cdot f_{SIG}}
$$
 (22)

Where f $_{\rm SIG}$  is the highest frequency signal to be digitized expressed in Hz,  $SNR_{dB}$  is the SNR requirement in decibels and  $t_{J(TOTAL)}$  is the total RMS jitter in seconds. The total jitter is the RMS sum of the ADC's aperture jitter and the sample clock jitter calculated as follows:

$$
t_{J(TOTAL)} = \sqrt{t_{J(CLK)}^{2} + t_{J(ADC)}^{2}}
$$
 (23)

Alternatively, for a given total jitter, the attainable SNR is calculated as follows:

$$
SNR_{dB} = -20\log_{10}\left(2 \cdot \pi \cdot f_{SIG} \cdot t_{J(TOTAL)}\right) \tag{24}
$$

These calculations assume a full-scale sine wave input signal. If the input signal is a complex, modulated signal with a moderate crest factor, the peak slew rate of the signal may be lower and the sample clock jitter requirement may be relaxed.

These calculations are also theoretical. They assume a noiseless ADC with infinite resolution. All realistic ADCs have both added noise and a resolution limit. The limitations of the ADC must be accounted for to prevent overspecifying the sampling clock.

[Figure 44](#page-67-1) plots the previous equations and provides a simple, quick way to estimate the sampling clock jitter requirement for a given input signal or the expected SNR performance for a given sample clock jitter.



<span id="page-67-2"></span><span id="page-67-1"></span>**Figure 44. SNR vs Input Signal Frequency vs Sample Clock Jitter**

#### **MEASURING CLOCK JITTER INDIRECTLY USING ADC SNR**

For some applications, integrating a clock generator's phase noise within a defined offset frequency range (i.e. 12kHz to 20MHz) is sufficient to calculate the clock's impact on the overall system performance. In these situations, the RMS jitter can be calculated from a phase noise measurement.

However, other applications require knowledge of the clock's phase noise at frequency offsets that exceed the capabilities of today's phase noise analyzers. This limitation makes it difficult to calculate jitter from a phase noise measurement.

The RMS jitter of an ADC clock source can be indirectly measured by comparing a jitter dominated SNR measurement to a non-jitter dominated SNR measurement. A jitter dominated SNR measurement (SNR $_{\text{IITTER}}$ ) is created by applying a low jitter, high frequency full-scale sinewave to the ADC analog input. A non-jitter dominated SNR measurement ( $SNR_{BASE}$ ) is created by applying a very low amplitude (or low frequency) sinewave to the ADC analog input. The total clock jitter  $(t_{J(TOTAL)})$  can be calculated using [Equation 25](#page-68-0).

$$
T_{J(TOTAL)} = \frac{10^{2} \text{log}_{10}\left[10^{-\frac{(\text{SNR}_{JITTER})}{10}} - 10^{-\frac{(\text{SNR}_{JASE})}{10}}\right]}{2\pi f_{IN}}
$$
(25)

Assuming the inherent aperture jitter of the ADC ( $t_{J(ADC)}$ ) is known, the jitter of the clock generator  $(t_{J(CLK)})$  is obtained using [Equation 23](#page-67-2).

#### **ADC SAMPLE CLOCK INPUT DRIVE REQUIREMENTS**

Modern high speed, high resolution ADCs are incredibly sensitive components able to match or exceed laboratory instrument performance in many regards. Noise or interfering signals on the analog signal input, the voltage reference or the sampling clock input can easily appear in the digitized data. To deliver the full performance of any ADC, the sampling clock input must be driven with a clean, low jitter signal.

[Figure 45](#page-68-1) shows a simplified version of a typical ADC sample clock input. In this case the input pins are labeled ENC± for Encode while some ADCs label the inputs CLK± for Clock. The input is composed of a differential limiting amplifier stage followed by a buffer that directly controls the ADC's track and hold stage.



<span id="page-68-1"></span>**Figure 45. Simplified Sample Clock Input Circuit**

The sample clock input amplifier also benefits from a fast slewing input signal as the amplifier has noise of its own. By slewing through the crossover region quickly, the amplifier noise creates less jitter than if the transition were slow.

<span id="page-68-0"></span>As shown in [Figure 45,](#page-68-1) the ADC's sample clock input is typically differential, with a differential sampling clock delivering the best performance. [Figure 45](#page-68-1) also shows the sample clock input having a different common mode input voltage than the LTC6952's CML outputs. Most ADC applications will require AC coupling to convert between the two common mode voltages.

#### **TRANSMISSION LINES AND TERMINATION**

Interconnection of high speed signaling with fast rise and fall times requires the use of transmission lines with properly matched termination. The transmission lines may be stripline, microstrip or any other design topology. A detailed discussion of transmission line design is beyond the scope of this data sheet. Any mismatch between the transmission line's characteristic impedance and the

terminating impedance results in a portion of the signal reflecting back toward the other end of the transmission line. In the extreme case of an open or short circuit termination, all of the signal is reflected back. This signal reflection leads to overshoot and ringing on the waveform. [Figure 46](#page-69-0)  shows the preferred method of far-end termination of the transmission line.



<span id="page-69-0"></span>Figure 46. Far-End Transmission Line Termination ( $Z_0 = 50\Omega$ )

#### **USING THE LTC6952 TO DRIVE DEVICE CLOCK INPUTS**

The LTC6952's CML outputs are designed to interface with standard CML or LVPECL devices while driving transmission lines with far-end termination. [Figure 47](#page-69-1) shows DC coupled and AC coupled output configurations for the CML outputs. Note that some receiver devices have the 100 $\Omega$ termination resistor internal to the part, in which case the external 100Ω resistor is unnecessary.



<span id="page-69-1"></span>**Figure 47. OUTx CML Connections to Device Clock Inputs (** $Z_0 = 50\Omega$ **)** 

#### **USING THE LTC6952 TO DRIVE DC COUPLED SYSREF INPUTS**

For JESD204B/C applications, the SYSREF signal would ideally be DC coupled from the LTC6952 to the data converter or FPGA as shown in [Figure 48](#page-69-2). This is possible for receiver devices that can accept a 2.3V common mode input signal. Note that some receiver devices have the 100Ω termination resistor internal to the part, in which case the external 100 $\Omega$  resistor is unnecessary.



<span id="page-69-2"></span>**Figure 48. OUTx CML DC Coupled Connections to SYSREF Inputs**

Use the following procedure to achieve correct JESD204B/C SYSREF behavior for DC coupled SYSREFs in any mode.

*These methods assume that the SYSREF outputs have already been synchronized and that the SYSREF output drivers have been disabled for power savings (PDx = 2).*

#### **DC Coupled SYSREFs (MODEx = 0, 1, or 3)**

- 1. Enable the LTC6952 SYSREF output drivers by setting  $PDX = 0$  and set SRQMD = 1.
- 2. Set the receiver device to accept SYSREFs.
- 3. Set SSRQ or the EZS\_SRQ inputs to "1" for at least 1ms, then set back to "0".
- 4. After the SYSREFs have been accepted by the receiver device, set the device to stop accepting SYSREFs.
- 5. Disable the LTC6952 SYSREF output drivers by setting  $PDx = 2$  and set SRQMD = 0.

#### **USING THE LTC6952 TO DRIVE AC COUPLED SYSREF INPUTS IN CONTINUOUS OR GATED MODE**

Some converters cannot accept a 2.3V common mode CML signal. In this situation, the SYSREF must be AC coupled. AC coupling complicates the usage of SYSREF since it is generally not continuously operational, leading to long settling time requirements before a SYSREF is requested. However, AC coupling on SYSREF can be accomplished by using the connections shown in [Figure](#page-70-0)  [49](#page-70-0) for continuous or gated SYSREF pulses (MODE $x = 0$ or 1). Note that some receiver devices have the 100 $\Omega$ termination resistor internal to the part, in which case the external 100Ω resistor is unnecessary for continuous or gated SYSREFs.



#### <span id="page-70-0"></span>**Figure 49. OUTx CML AC Coupled Connections to SYSREF Inputs for Continuous or Gated Mode Operation**

Settling time for continuous or gated SYSREF connections is determined by the AC coupling capacitors  $(C_{AC})$ , and both the differential and common mode input resistances of the receiver device  $(R<sub>DIFF</sub>$  and  $R<sub>CM</sub>)$ :

 $t_{\text{settleC}} \cong 10 \cdot (2R_{CM} + R_{\text{DIFF}}/2) \cdot C_{\text{AC}}$ 

Use the following procedure to achieve correct JESD204B/C SYSREF behavior for AC coupled continuous or gated SYSREFs.

*These methods assume that the SYSREF outputs have already been synchronized and that the SYSREF output drivers have been disabled for power savings (PDx = 2).*

#### **Continuous or Gated SYSREFs (MODEx = 0 or 1)**

- 1. Enable the LTC6952 SYSREF output drivers by setting  $PDX = 0$  and set SRQMD = 1.
- 2. If gated SYSREFs (MODEx  $= 1$ ) are being used, set SSRQ or the EZS\_SRQ inputs to "1".
- 3. Wait for a settling period of at least  $t_{\text{settleC}}$ .
- 4. Set the receiver device to accept SYSREFs.
- 5. After the SYSREFs have been accepted by the receiver device, set the device to stop accepting SYSREFs.
- 6. If gated SYSREFs (MODEx  $= 1$ ) are being used, set SSRQ or the EZS\_SRQ inputs to "0".
- 7. Disable the LTC6952 SYSREF output drivers by setting  $PDX = 2$  and set SRQMD = 0.

#### **USING THE LTC6952 TO DRIVE AC COUPLED SYSREF INPUTS IN PULSED MODE**

If AC coupling is required for pulsed SYSREF applications (MODEx = 3), the connections shown in [Figure 50](#page-70-1) can be used. *Note that some receiver devices have the 100Ω termination resistor internal to the part. In this situation, the use of AC coupled, pulsed SYSREFs is not recommended.*



<span id="page-70-1"></span>**Figure 50. OUTx CML AC Coupled Connections to SYSREF Inputs for Pulsed Mode Operation**

The purpose of  $R_1$  and  $R_2$  in [Figure 50](#page-70-1) is to force an offset at the SYSREF inputs equivalent to a CML logic "0" when the SYSREF output is not active. The resistors' values are determined by the supply voltage (VDD) and the receiver device's input common mode voltage ( $V_{CM}$ ) and differential input resistance ( $R_{\text{DIFF}}$ ). Use [Equation 26](#page-71-0) to calculate R1 and [Equation 27](#page-71-1) to calculate R2.

 $R_1 = R_{\text{DIFF}} \cdot [V_{\text{CM}}/0.44 - 0.5]$  (26)

$$
R_2 = R_{\text{DIFF}} \bullet [(VDD - V_{\text{CM}})/0.44 - 0.5] \tag{27}
$$

*For receiver devices with internal 100Ω terminations, the values of R<sub>1</sub> and R<sub>2</sub> can be very small and will affect the overall termination impedance, leading to undesirable impedance mismatch. For this reason, the use of pulsed SYSREFs (MODEx = 3) AC coupled into receiver parts with internal 100Ω terminations is not recommended.*

Settling time for pulsed SYSREF connections [\(Figure 50](#page-70-1)) is *approximately* determined by the AC coupling capacitors  $(C_{AC})$ , both the differential and common mode input resistance of the receiver device ( $R_{\text{DIFF}}$  and  $R_{\text{CM}}$ ), and resistors  $R_1$  and  $R_2$ :

 $t_{\text{settleP}} \approx 10 \cdot [R_{\text{DFV}} \cdot R_{\text{OS}}/(R_{\text{DFV}} + R_{\text{OS}})] \cdot C_{\text{AC}}$ 

where:

 $R_{DEV} = 2R_{CM} + R_{DIFF}/2$ 

 $R_{OS}$  = minimum( $R_1$ ,  $R_2$ )

For pulsed mode SYSREFs to work correctly with AC coupling, tsettleP must be greater than 1000/f<sub>SYSREF</sub>, where f<sub>SYSRFF</sub> is the frequency of the SYSREF pulses.

Use the following procedure to achieve correct JESD204B/C SYSREF behavior for AC coupled pulsed SYSREFs.

*These methods assume that the SYSREF outputs have already been synchronized and that the SYSREF output drivers have been disabled for power savings (PDx = 2).*

#### **Pulsed SYSREFs (MODEx = 3)**

- 1. Enable the LTC6952 SYSREF output drivers by setting  $PDx = 0$  and set SRQMD = 1.
- 2. Wait for a settling period of at least  $t_{\text{settleP}}$ .
- 3. Set the receiver device to accept SYSREFs.
- 4. Set SSRQ or the EZS\_SRQ inputs to "1" for at least 1ms, then set back to "0".
- 5. Set the receiver device to stop accepting SYSREFs.
- 6. Disable the LTC6952 SYSREF output drivers by setting  $PDx = 2$  and set SRQMD = 0

#### <span id="page-71-0"></span>**MEASURING DIFFERENTIAL SPURIOUS SIGNALS USING SINGLE-ENDED TEST EQUIPMENT**

<span id="page-71-1"></span>Using a spectrum analyzer to measure spurious signals on the single-ended output of a clock generation chip will give pessimistic results, particularly for outputs that approximate square waves. There are two reasons for this.

First, since the spurious energy is often an AC signal superimposed on the power supply, a differential output will reject the spurs to within the matching of the positive and negative outputs. Observing only one side of the differential output will provide no rejection.

Second, and most importantly, the spectrum analyzer will display all of the energy at its input, including amplitude modulation that occurs at the top and bottom pedestal voltage of the square wave. However, only amplitude modulation near a zero crossing will affect the clock.

The best way to remove this measurement error is to drive the clock generator output differentially into a limiting buffer on a separate clean power supply. One of the differential outputs of the limiting buffer can then connect to a spectrum analyzer to correctly measure the spurious energy. An example of this technique using the LTC6952 as the clock generator and an LTC6955 as the limiter is shown in [Figure 51.](#page-71-2)



<span id="page-71-2"></span>**Figure 51. Example of Spurious Measurement Technique**


**EZSync Multi-Chip Synchronization with Request Passthrough**

6952 TAO2

#### **LTC6952 and LTC6953 EZSync Cascaded Phase Noise SYSREF Alignment**





**ParallelSync Multi-Chip Synchronization with Request Passthrough: Schematics and Synchronization Procedure**



Initial Setup: Program LTC6952 and LTC6953 registers settings created from the LTC6952Wizard.

- Step 1: Synchronize Stage 1 Reference Signals
	- A) EZSync: toggle Stage 1 LTC6953 SSRQ bit
	- B) OPT: Fine Alignment, adjust Stage 1 ADEL bits
- Step 3: Send SYSREF Request
	- A) Power Up LTC6952 SYSREF outputs
	- B) Set LTC6952 SRQMD=1
	- C) SEND SYSREF, Toggle Stage 1 LTC6953 SSRQ bit
- Step 2: Synchronize Stage 2 Output Signals
	- A) Set Stage 1 LTC6953 SRQMD=1
	- B) ParallelSync, Toggle Stage 1 LTC6953 SSRQ bit
- Step 4: Optional Reduce Power
	- A) Power Down LTC6952 SYSREF outputs
	- B) Set Stage 1 LTC6953 & LTC6952 SRQMD=0

**ParallelSync Multi-Chip Synchronization with Request Passthrough: Measurement Results**





### **Step 1: Reference Alignment at Daughter Card Inputs Step 2: ParallelSYNC Multichip Clock Alignment**



**Step 3: SYSREF Alignment Step 3: SYSREF PULSES**



Stage 2 LTC6952 Phase Noise vs Stage 1 LTC6953 ADEL Setting  $f_{OUT} = 4GHz$ , Mx = 1



Rev 0

**Generation of up to 125 ADC Clock/SYSREF Pairs Using a Three Stage Synchronization Architecture: Schematics**



**Generation of up to 125 ADC Clock/SYSREF Pairs Using a Three Stage Synchronization Architecture: Synchronization Procedure and Measurement Results**

Initial Setup: Program LTC6952 and LTC6953 Registers Settings Created from the LTC6952Wizard.

- Step 1: Synchronize Stage 1&2 Reference Signals
	- A) EZSync: Toggle Stage 1 LTC6953 SSRQ Bit
		- B) OPT: Fine Alignment, Adjust Stage 2 ADEL Bits
- Step 2: Synchronize Stage 3 Output Signals
	- A) Set Stage 1&2 LTC6953 SRQMD=1
	- B) ParallelSync: Toggle Stage 1 LTC6953 SSRQ Bit
- Step 3: Send SYSREF Request
	- A) Power Up LTC6952 SYSREF Outputs
	- B) Set LTC6952 SRQMD=1
	- C) Send SYSREF: Toggle Stage 1 LTC6953 SSRQ Bit

#### Step 4: Optional Reduce Power

- A) Power Down LTC6952 SYSREF Outputs
- B) Set Stage 1&2 LTC6953 & LTC6952 SRQMD = 0



#### **Step 1: Reference Alignment**





#### **Step 3: SYSREF Alignment**



#### **Step 3: SYSREF Pulses**



#### **Stage 3 LTC6952 Phase Noise vs Stage 2 LTC6953 ADEL Setting**   $f_{\text{OUT}} = 4$ GHz, Mx = 1



77

**Generation of 7.25GHz, 52fs ADC SNR Jitter Clocks Using LTC6952 and LTC6955-1**



#### **LTC6955-1 & LTC6952 Phase Noise fVCO = 7.25GHz 7.25GHz JESD204B/C**



### **CLK to SYSREF Alignment Calibration Over Temperature**



## PACKAGE DESCRIPTION



subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications 79 Rev 0