

# 650MHz Gain of 1 Triple Video Buffer

# **FEATURES**

- 650MHz -3dB Small Signal Bandwidth
- 400MHz -3dB 2V<sub>P-P</sub> Large Signal Bandwidth
- 100MHz ±0.1dB Bandwidth
- High Slew Rate: 2500V/µs
- Fixed Gain of 1 Requires No External Resistors
- 90dB Channel Separation at 10MHz
- 60dB Channel Separation at 100MHz
- -82dBc 2nd Harmonic Distortion at 10MHz, 2V<sub>P-P</sub>
- -96dBc 3rd Harmonic Distortion at 10MHz, 2V<sub>P-P</sub>
- Low Supply Current: 8mA per Amplifier
- 6ns 0.1% Settling Time for 2V Step
- TTL Compatible Enable:  $I_{SS} \leq 100\mu A$  When Disabled
- Differential Gain of 0.022%, Differential Phase of 0.006°
- Wide Supply Range: ±2.25V (4.5V) to ±6V (12V)
- Available in 16-Lead SSOP Package

### **APPLICATIONS**

- RGB Buffers
- A/D Drivers
- LCD Projectors

### DESCRIPTION

The LT $^{\circ}$ 6554 is a high-speed triple video buffer with an internally fixed gain of 1. The individual buffers are optimized for performance with a 1k load and feature a  $2V_{P-P}$  full signal bandwidth of 400MHz, making them ideal for driving very high-resolution video signals. Separate power supply pins for each amplifier boost channel separation to 90dB, allowing the LT6554 to excel in many high-speed applications.

While the performance of the LT6554 is optimized for dual supply operation, it can also be used on a single supply as low as 4.5V. Using dual 5V supplies, each amplifier draws only 8mA. When disabled, the amplifiers draw less than  $100\mu A$  and the outputs become high impedance. Furthermore, the amplifiers are capable of turning on in less than 50ns, making them suitable for multiplexing and portable applications.

The LT6554 is manufactured on Linear Technology's proprietary low voltage complementary bipolar process and is available in the 16-lead SSOP package that fits in the same PCB area as an SO-8 package.

(T), LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# TYPICAL APPLICATION

Triple Video Buffer and A/D Driver



#### **Large Signal Transient Response**





# **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Total Supply Voltage (V+ to V <sup>-</sup> ) | 13.2V        |
|----------------------------------------------|--------------|
| Input Current (Note 2)                       | ±10mA        |
| Output Current (Continuous)                  | ±70mA        |
| EN to DGND Voltage (Note 2)                  | 5.5V         |
| Output Short-Circuit Duration (Note 3)       | Indefinite   |
| Operating Temperature Range (Note 4)         | 40°C to 85°C |
| Specified Temperature Range (Note 5) –       | 40°C to 85°C |
| Storage Temperature Range6                   | 5°C to 150°C |
| Junction Temperature                         | 150°C        |
| Lead Temperature (Soldering, 10 sec)         | 300°C        |
|                                              |              |

# PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_S = \pm 5V$ , $R_L = 1k$ , $C_L = 1.5pF$ , $V_{\overline{EN}} = 0.4V$ , $V_{AGND}$ , $V_{DGND} = 0V$ .

| SYMBOL                      | PARAMETER                               | CONDITIONS                                           |   | MIN   | TYP        | MAX        | UNITS    |
|-----------------------------|-----------------------------------------|------------------------------------------------------|---|-------|------------|------------|----------|
| V <sub>OS</sub>             | Offset Voltage                          | $V_{IN} = 0V$ , $V_{OS} = V_{OUT}$                   | • |       | 11         | ±35<br>±70 | mV<br>mV |
| I <sub>IN</sub>             | Input Current                           |                                                      | • |       | -17        | ±50        | μА       |
| e <sub>n</sub>              | Output Noise Voltage                    | f = 100kHz                                           |   |       | 20         |            | nV√Hz    |
| in                          | Input Noise Current                     | f = 100kHz                                           |   |       | 3.5        |            | pA√Hz    |
| R <sub>IN</sub>             | Input Resistance                        | $V_{IN} = \pm 1 V$                                   | • | 150   | 400        |            | kΩ       |
| C <sub>IN</sub>             | Input Capacitance                       | f = 100kHz                                           |   |       | 1          |            | pF       |
| PSRR                        | Power Supply Rejection Ratio            | V <sub>S</sub> (Total) = 4.5V to 12V (Note 6)        | • | 51    | 65         |            | dB       |
| I <sub>PSRR</sub>           | Input Current Power Supply<br>Rejection | V <sub>S</sub> (Total) = 4.5V to 12V (Note 6)        | • |       | 1          | ±5         | μΑ/V     |
| A <sub>V</sub> ERR          | Gain Error                              | V <sub>OUT</sub> = ±2V                               | • | -2.5  | -0.6       | 0          | %        |
| A <sub>V</sub> MATCH        | Gain Matching                           | Any One Channel to Another                           |   |       | ±0.03      |            | %        |
| $\overline{V_{\text{OUT}}}$ | Maximum Output Voltage Swing            |                                                      | • | ±3.75 | ±3.85      |            | V        |
| Is                          | Supply Current, Per Amplifier           | $R_L = \infty$ $R_L = \infty$                        | • |       | 8          | 10<br>13   | mA<br>mA |
|                             | Supply Current, Disabled, Total         | $V_{\overline{EN}} = 4V$ $V_{\overline{EN}} = Open$  | • |       | 22<br>0.5  | 100<br>100 | μA<br>μA |
| I <sub>EN</sub>             | Enable Pin Current                      | $V_{\overline{EN}} = 0.4V$ $V_{\overline{EN}} = V^+$ | • | -200  | -95<br>0.5 | 50         | μA<br>μA |
| I <sub>SC</sub>             | Output Short-Circuit Current            | $R_L = 0\Omega$ , $V_{IN} = \pm 2V$                  | • | ±50   | ±105       |            | mA       |
| SR                          | Slew Rate                               | 4V <sub>P-P</sub> Output Step (Note 9)               |   | 1700  | 2500       |            | V/µs     |
| –3dB BW                     | Small Signal –3dB Bandwidth             | V <sub>OUT</sub> = 200mV <sub>P-P</sub>              |   |       | 650        |            | MHz      |
| 0.1dB BW                    | Gain Flatness ±0.1dB Bandwidth          | $V_{OUT} = 200 \text{mV}_{P-P}$                      |   |       | 100        |            | MHz      |

LINEAR TECHNOLOGY

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_S = \pm 5V$ , $R_L = 1k$ , $C_L = 1.5pF$ , $V_{\overline{EN}} = 0.4V$ , $V_{AGND}$ , $V_{DGND} = 0V$ .

| SYMBOL        | PARAMETER                       | CONDITIONS                                                                                          | MIN | TYP        | MAX | UNITS      |
|---------------|---------------------------------|-----------------------------------------------------------------------------------------------------|-----|------------|-----|------------|
| LSBW          | Large Signal Bandwidth          | $V_{OUT} = 2V_{P-P}$ (Note 7)<br>$V_{OUT} = 4V_{P-P}$ (Note 7)                                      | 270 | 400<br>200 |     | MHz<br>MHz |
|               | All-Hostile Crosstalk           | f = 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub><br>f = 100MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> |     | -90<br>-60 |     | dB<br>dB   |
| ts            | Settling Time                   | 0.1% of V <sub>FINAL</sub> , V <sub>STEP</sub> = 2V                                                 |     | 6          |     | ns         |
| $t_R$ , $t_F$ | Small-Signal Rise and Fall Time | 10% to 90%, V <sub>OUT</sub> = 200mV <sub>P-P</sub>                                                 |     | 550        |     | ps         |
| dG            | Differential Gain               | (Note 8)                                                                                            |     | 0.022      |     | %          |
| dP            | Differential Phase              | (Note 8)                                                                                            |     | 0.006      |     | Deg        |
| HD2           | 2nd Harmonic Distortion         | f = 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub>                                                     |     | -82        |     | dBc        |
| HD3           | 3rd Harmonic Distortion         | f = 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub>                                                     |     | -96        |     | dBc        |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** This parameter is guaranteed to meet specified performance through design and characterization. It is not production tested.

**Note 3:** As long as output current and junction temperature are kept below the Absolute Maximum Ratings, no damage to the part will occur. Depending on the supply voltage, a heat sink may be required.

**Note 4:** The LT6554C is guaranteed functional over the operating temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.

**Note 5:** The LT6554C is guaranteed to meet specified performance from 0°C to 70°C. The LT6554C is designed, characterized and expected to meet specified performance from -40°C and 85°C but is not tested or QA sampled at these temperatures. The LT6554I is guaranteed to meet specified performance from -40°C to 85°C.

**Note 6:** The two supply voltage settings for power supply rejection are shifted from the typical  $\pm V_S$  points for ease of testing. The first measurement is taken at V<sup>+</sup> = 3V, V<sup>-</sup> = -1.5V to provide the required 3V headroom for the enable circuitry to function with  $\overline{EN}$ , DGND, AGND and all inputs connected to 0V. The second measurement is taken at V<sup>+</sup> = 8V, V<sup>-</sup> = -4V

**Note 7:** Large signal bandwidth is calculated from the slew rate: LSBW =  $SR/(\pi \cdot V_{P-P})$ 

**Note 8:** Differential gain and phase are measured using a Tektronix TSG120YC/NTSC signal generator and a Tektronix 1780R video measurement set. The resolution of this equipment is better than 0.05% and 0.05°. Nine identical amplifier stages were cascaded giving an effective resolution of better than 0.0056% and 0.0056°.

**Note 9:** Slew rate is 100% production tested on the G channel. Slew rate of the R and B channels is guaranteed through design and characterization.



# TYPICAL PERFORMANCE CHARACTERISTICS

#### Supply Current per Amplifier vs Temperature



#### Supply Current per Amplifier vs Supply Voltage



Supply Current per Amplifier vs EN Pin Voltage



Offset Voltage vs Temperature



Input Bias Current vs Input Voltage



EN Pin Current vs EN Pin Voltage



Output Voltage vs Input Voltage



Output Voltage Swing vs I<sub>LOAD</sub> (Output High)



6554 G08

Output Voltage Swing vs I<sub>LOAD</sub>





# TYPICAL PERFORMANCE CHARACTERISTICS























# TYPICAL PERFORMANCE CHARACTERISTICS

#### Maximum Capacitive Load vs Output Series Resistor



#### **Small Signal Transient Response**



#### Video Amplitude Transient Response



#### **Large Signal Transient Response**



#### **Large Signal Transient Response**



#### **Gain Error Distribution**



#### Gain Error Matching Distribution





# PIN FUNCTIONS

**EN** (**Pin 1**): Enable Control Pin. An internal pull-up resistor of 46k defines the pin's impedance and will turn the part off if the pin is unconnected. When the pin is pulled low, the part is enabled.

**DGND (Pin 2):** Digital Ground Reference for Enable Pin. This pin is normally connected to ground.

**INR (Pin 3):** Red Channel Input. This pin has a nominal impedance of  $400k\Omega$  and does not have any internal termination resistor.

**AGND (Pin 4):** Analog Ground for Isolation Between Red and Green Channel Inputs. The AGND pins have ESD protection and therefore should not be connected to potentials outside the power supply range.

**ING (Pin 5):** Green Channel Input. This pin has a nominal impedance of  $400k\Omega$  and does not have any internal termination resistor.

**AGND (Pin 6):** Analog Ground for Isolation Between Green and Blue Channel Inputs. The AGND pins have ESD protection and therefore should not be connected to potentials outside the power supply range.

**INB** (Pin 7): Blue Channel Input. This pin has a nominal impedance of  $400k\Omega$  and does not have any internal termination resistor.

**V**<sup>-</sup> (**Pin 8**): Negative Supply Voltage. V<sup>-</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**V**<sup>-</sup> (**Pin 9**): Negative Supply Voltage for Blue Channel Output Stage. V<sup>-</sup> pins are not internally connected to each

other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**OUTB (Pin 10):** Blue Channel Output. It is the buffered output of the blue channel input.

**V**<sup>+</sup> (**Pin 11**): Positive Supply Voltage for Blue and Green Channel Output Stages. V<sup>+</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**OUTG (Pin 12):** Green Channel Output. It is the buffered output of the green channel input.

**V**<sup>-</sup> (**Pin 13**): Negative Supply Voltage for Green and Red Channel Output Stages. V<sup>-</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**OUTR (Pin 14):** Red Channel Output. It is the buffered output of the red channel input.

**V+** (**Pin 15**): Positive Supply Voltage for Red Channel Output Stage. V+ pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**V<sup>+</sup>** (**Pin 16**): Positive Supply Voltage. V<sup>+</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.



## APPLICATIONS INFORMATION

#### **Power Supplies**

The LT6554 is optimized for  $\pm 5V$  supplies but can be operated on as little as  $\pm 2.25V$  or a single 4.5V supply and as much as  $\pm 6V$  or a single 12V supply. Internally, each supply is independent to improve channel isolation. **Do not leave any supply pins disconnected!** 

#### Enable/Shutdown

The LT6554 has a TTL compatible shutdown mode controlled by the  $\overline{EN}$  pin and referenced to the DGND pin. If the amplifier will be enabled at all times, the  $\overline{EN}$  pin can be connected directly to DGND. If the enable function is desired, either driving the pin above 2V or allowing the internal 46k pull-up resistor to pull the  $\overline{EN}$  pin to the top rail will disable the amplifier. When disabled, the output will become very high impedance. Supply current into the amplifier in the disabled state will be primarily through V+ and approximately equal to  $(V^+ - V_{\overline{EN}})/46k$ .

It is important that the two following constraints on the DGND pin and the  $\overline{\text{EN}}$  pin are always followed:

$$\begin{array}{l} V^+ - V_{DGND} \geq 3V \\ V_{\overline{EN}} - V_{DGND} \leq 5.5V \end{array}$$

Split supplies of  $\pm 3V$  to  $\pm 5.5V$  will satisfy these requirements with DGND connected to 0V.

In single supply applications above 5.5V, an additional resistor may be needed from the  $\overline{\text{EN}}$  pin to DGND if the pin is ever allowed to float. For example, on a 12V single supply, a 33k resistor to ground would protect the pin from floating too high while still allowing the internal pull-up resistor to disable the part.

On dual  $\pm 2.25 V$  supplies, connecting the  $\overline{EN}$  and DGND pins to  $V^-$  is the easiest way of ensuring that  $V^+ - V_{DGND}$  is more than 3V.

The DGND pin should not be pulled above the  $\overline{EN}$  pin since doing so will turn on an ESD protection diode. If the  $\overline{EN}$  pin voltage is forced a diode drop below the DGND pin, current should be limited to 10mA or less.

The enable/disable times of the LT6554 are fast when driven with a logic input. Turn on (from 50%  $\overline{\text{EN}}$  input to 50% output) typically occurs in less than 50ns. Turn off is slower, but is nonetheless below 300ns.

#### **Input Considerations**

The LT6554 input voltage range is from  $V^- + 1V$  to  $V^+ - 1V$  and is therefore larger than the output swing. The inputs can be driven beyond the point at which the output clips so long as input currents are limited to below  $\pm 10$ mA.

#### **Layout and Grounding**

It is imperative that care is taken in PCB layout in order to utilize the very high speed and very low crosstalk of the LT6554. Separate power and ground planes are highly recommended and trace lengths should be kept as short as possible. If input traces must be run over a distance of several centimeters, they should use a controlled impedance with either series or shunt terminations (nominally  $50\Omega$  or  $75\Omega$ ) to maintain signal fidelity.

Care should be taken to minimize capacitance on the LT6554's output traces by increasing spacing between traces and adjacent metal and by eliminating metal planes in underlying layers. To drive cable or traces longer than several centimeters, using the LT6553 with its fixed gain of +2 in conjunction with series and load termination resistors may provide better results.

A plot of LT6554 performance driving a 1k load with various trace lengths is shown in Figure 1. All data is from a 4-layer board with 2oz copper, 18mil of board layer thickness to the ground plane, a trace width of 12mils and spacing to adjacent metal of 18mils. The 0.2cm output trace places the 1k resistor as close to the part as possible, while the other curves show the load resistor consecutively further away. The worst case, 4cm, trace has almost 10pF of parasitic capacitance.

In order to counteract any peaking in the frequency response from driving a capacitive load, a series resistance can be inserted in the line at the output of the part to flatten the response. Figure 2 shows the frequency response with the same 4cm trace from Figure 1, now with a  $10\Omega$  series resistor inserted near the output pin of the LT6554. Note that using a  $10\Omega$  series resistor with a 1k load only decreases the output amplitude by 0.1dB or 1% and has a minimal effect on the bandwidth of the system. See the graph labeled "Maximum Capacitive Load vs Output Series Resistor" in the Typical Performance Characteristics section for more information.

LINEAR

## APPLICATIONS INFORMATION



Figure 1. Response vs Output Trace Length



Figure 2. Response vs Series Output Resistance

While the AGND pins on the LT6554 are not connected to the amplifier circuitry, tying them to ground or another "quiet" node significantly increases channel isolation and is always recommended. The AGND pins do have ESD protection and therefore should not be connected to potentials outside the power supply range.

Low ESL/ESR bypass capacitors should be placed as close to the positive and negative supply pins as possible. One 4700pF ceramic capacitor is recommended for both  $V^+$  and  $V^-$ . Additional 470pF ceramic capacitors with minimal trace length on each supply pin will further improve AC and transient response as well as channel isolation. For high current drive and large-signal transient applications, additional  $1\mu F$  to  $10\mu F$  tantalums should be added on each

supply. The smallest value capacitors should be placed closest to the package.

To maintain the LT6554's channel isolation, it is beneficial to shield parallel input and output traces using a ground plane or power supply traces. Vias between topside and backside metal are recommended to maintain a low inductance ground, especially between closely spaced signal traces.

#### **Single Supply Operation**

Figure 3 illustrates how to use the LT6554 with a single supply ranging from 4.5V to 12V. Since the output range is comparable to the input range, the DC bias point at the input can be set anywhere between the supplies that will prevent the AC-coupled signal from running into the output range limits. As shown, the DC input level is midsupply.

The only additional power dissipation in the single supply configuration is through the resistor bias string at the input and through any load resistance at the output. In many cases, the output can be used to directly drive other single supply devices without additional coupling and without any resistive load.

#### **ESD Protection**

The LT6554 has reverse-biased ESD protection diodes on all pins. If any pins are forced a diode drop above the positive supply or a diode drop below the negative supply, large currents may flow through these diodes. If the current is kept below 10mA, no damage to the device will occur.



Figure 3. Single Supply Configuration, One Channel Shown



## TYPICAL APPLICATION

#### **RGB Buffer Demo Board**

The DC794 Demo Board illustrates optimal routing. bypassing and termination using the LT6554 as an RGB video buffer. The schematic is shown in Figure 4. All inputs and outputs are routed to have a characteristic impedance of  $75\Omega$ . The  $75\Omega$  input shunt and output series terminations are connected as close to the part as possible. While the  $75\Omega$  back termination resistors at the outputs of the LT6554 minimize signal reflections in the output traces and isolate the part from any capacitive loading in those traces, they also contribute to gain error if the output is not terminated with high impedance. For example, if the output is terminated with a 1k load, the  $75\Omega$ back termination will cause a 7% gain error. Decreasing the value of the back termination resistors will decrease the signal attenuation but may compromise the AC response. However, connecting the LT6554 outputs to the output traces on the DC794 board without some series resistance is not recommended;  $10\Omega$  to  $20\Omega$  is generally sufficient.

A fourth signal trace is provided at the bottom of the DC794 demo board with dimensions identical to the

combined input and output of the other channels. This trace can be used for calibrating the effects of electrical delay and impedance mismatching and is not necessary in an end-user application. Jumpers and additional connectors are also included to allow for evaluation of the enable feature and single supply operation.

#### **RGB Video Selector/Cable Driver**

A video multiplexer can be implemented using the EN pins of parallel LT6554s as shown in Figure 5. In this application, the corresponding outputs are connected together and one LT6554 is switched on while the other is switched off. A fast inverter provides a complementary signal to ensure that only one set of R, G and B channels is buffered at any time.

Since the output impedance of a disabled LT6554 is very high, adding additional channels will not resistively load an enabled output. However, since the disabled LT6554 has around 6pF of capacitance, it may be desirable to resistively isolate the outputs of each channel to maintain flat frequency response as shown in the graph labeled "Maximum Capacitive Load vs Output Series Resistor" in the Typical Performance Characteristics section.



LINEAR

# SIMPLIFIED SCHEMATIC



# PACKAGE DESCRIPTION

#### GN Package 16-Lead Plastic SSOP (Narrow .150 Inch)

(Reference LTC DWG # 05-08-1641)









- 1. CONTROLLING DIMENSION: INCHES
- 2. DIMENSIONS ARE IN  $\frac{\text{INCHES}}{\text{(MILLIMETERS)}}$
- 3. DRAWING NOT TO SCALE
- \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE

GN16 (SSOP) 0502