

LT5560

### 0.01MHz to 4GHz Low Power Active Mixer

- **Up or Downconverting Applications**
- **Noise Figure: 9.3dB Typical at 900MHz Output**
- **Conversion Gain: 2.4dB Typical**
- **IIP3: 9dBm Typical at**  $I_{CC}$  **= 10mA**
- **Adiustable Supply Current: 4mA to 13.4mA**
- **Low LO Drive Level: –2dBm**
- **Single-Ended or Differential LO**
- **High Port-to-Port Isolation**
- Enable Control with Low Off-State Leakage Current
- Single 2.7V to 5V Supply
- Small 3mm  $\times$  3mm DFN Package

### **APPLICATIONS**

- Portable Wireless
- CATV/DBS Receivers
- WiMAX Radios
- PHS Basestations
- RF Instrumentation
- Microwave Data Links
- VHF/UHF 2-Way Radios

### **FEATURES DESCRIPTIO <sup>U</sup>**

The LT®5560 is a low power, high performance broadband active mixer. This double-balanced mixer can be driven by a single-ended LO source and requires only –2dBm of LO power. The balanced design results in low LO leakage to the output, while the integrated input amplifier provides excellent LO to IN isolation. The signal ports can be impedance matched to a broad range of frequencies, which allows the LT5560 to be used as an up- or down-conversion mixer in a wide variety of applications.

The LT5560 is characterized with a supply current of 10mA; however, the DC current is adjustable, which allows the performance to be optimized for each application with a single resistor. For example, when biased at its maximum supply current (13.4mA), the typical upconverting mixer IIP3 is +10.8dBm for a 900MHz output.

 $\sqrt{J}$ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### **TYPICAL APPLICATIO U**



### **IF<sub>OUT</sub>** and IM3 Levels **vs RF Input Power**



1

**(Note 1)**



### **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **DC ELECTRICAL CHARACTERISTICS**  $V_{CC} = 3V$ , EN = 3V, T<sub>A</sub> = 25°C, unless otherwise noted. Test circuit

**shown in Figure 1. (Note 3)**



# **AC ELECTRICAL CHARACTERISTICS (Notes 2 and 3)**





### AC ELECTRICAL CHARACTERISTICS  $V_{CC} = 3V$ , EN = 3V, T<sub>A</sub> = 25°C, P<sub>IN</sub> = -20dBm (-20dBm/tone for 2-tone

**IIP3 tests,** Δ**f = 1MHz), PLO = –2dBm, unless otherwise noted. Test circuits are shown in Figures 1, 2 and 3. (Notes 2 and 3)**



Upconverting Mixer Configuration: V<sub>CC</sub> = 3V, EN = 3V, T<sub>A</sub> = 25°C, P<sub>IN</sub> = -20dBm (-20dBm/tone for 2-tone IIP3 tests, Δf = 1MHz), P<sub>LO</sub> = **–2dBm, unless otherwise noted. High side LO for 450MHz tests, low side LO for 900MHz and 1900MHz tests. Test circuits are shown in Figures 1 and 3. (Notes 2, 3 and 5)**



Downconverting Mixer Configuration: V<sub>CC</sub> = 3V, EN = 3V, T<sub>A</sub> = 25°C, P<sub>IN</sub> = –20dBm (–20dBm/tone for 2-tone IIP3 tests, ∆f = 1MHz), **PLO = –2dBm, unless otherwise noted. High side LO for 450MHz tests, low side LO for 900MHz and 1900MHz tests. Test circuits are shown in Figures 2 and 3. (Notes 2, 3 and 5)**





5560

### AC ELECTRICAL CHARACTERISTICS Downconverting Mixer Configuration: V<sub>CC</sub> = 3V, EN = 3V, T<sub>A</sub> = 25°C,

**PIN = –20dBm (–20dBm/tone for 2-tone IIP3 tests,** Δ**f = 1MHz), PLO = –2dBm, unless otherwise noted. High side LO for 450MHz tests, low side LO for 900MHz and 1900MHz tests. Test circuits are shown in Figures 2 and 3. (Notes 2, 3 and 5)**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Each set of frequency conditions requires an appropriate test board. **Note 3:** Specifications over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 4:** Operation over a wider frequency range is possible with reduced performance. Consult the factory for information and assistance.

**Note 5:** SSB Noise Figure measurements are performed with a smallsignal noise source and bandpass filter on the RF input (downmixer) or output (upmixer), and no other RF input signal applied.

### **TYPICAL DC PERFORMANCE CHARACTERISTICS** (Test Circuit Shown in Figure 1)





### **TYPICAL AC PERFORMANCE CHARACTERISTICS** 900MHz Upconverting Mixer Application:

**VCC = 3V, ICC = 10mA, EN = 3V, TA = 25°C, fIN = 140MHz, PIN = –20dBm (–20dBm/tone for 2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 760MHz, PLO = –2dBm, output measured at 900MHz, unless otherwise noted. (Test circuit shown in Figure 1)** 





### **TYPICAL AC PERFORMANCE CHARACTERISTICS** 450MHz Upconverting Mixer Application:

**VCC = 3V, ICC = 10mA, EN = 3V, TA = 25°C, fIN = 70MHz, PIN = –20dBm (–20dBm/tone for 2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 520MHz, PLO = –2dBm, output measured at 450MHz, unless otherwise noted. (Test circuit shown in Figure 3)** 



1900MHz Upconverting Mixer Application: V<sub>CC</sub> = 3V, I<sub>CC</sub> = 10mA, EN = 3V, T<sub>A</sub> = 25°C, f<sub>IN</sub> = 140MHz, P<sub>IN</sub> = –20dBm (–20dBm/tone for **2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 1760MHz, PLO = –2dBm, output measured at 1900MHz, unless otherwise noted. (Test circuit shown in Figure 1)** 



RF<sub>OUT</sub>, IM3 and IM2 vs IF Input **Power (Two Input Tones)**





7

### **TYPICAL AC PERFORMANCE CHARACTERISTICS 1900MHz Upconverting Mixer Application:**

**VCC = 3V, ICC = 10mA, EN = 3V, TA = 25°C, fIN = 140MHz, PIN = –20dBm (–20dBm/tone for 2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 1760MHz, PLO = –2dBm, output measured at 1900MHz, unless otherwise noted. (Test circuit shown in Figure 1)** 



900MHz Downconverting Mixer Application: V<sub>CC</sub> = 3V, I<sub>CC</sub> = 10mA, EN = 3V, T<sub>A</sub> = 25°C, f<sub>IN</sub> = 900MHz, P<sub>IN</sub> = –20dBm (–20dBm/tone for **2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 760MHz, PLO = –2dBm, output measured at 140MHz, unless otherwise noted. (Test circuit shown in Figure 2)** 





### **TYPICAL AC PERFORMANCE CHARACTERISTICS 900MHz Downconverting Mixer Application:**

**VCC = 3V, ICC = 10mA, EN = 3V, TA = 25°C, fIN = 900MHz, PIN = –20dBm (–20dBm/tone for 2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 760MHz, PLO = –2dBm, output measured at 140MHz, unless otherwise noted. (Test circuit shown in Figure 2)** 



450MHz Downconverting Mixer Application: V<sub>CC</sub> = 3V, I<sub>CC</sub> = 10mA, EN = 3V, T<sub>A</sub> = 25°C, f<sub>IN</sub> = 450MHz, P<sub>IN</sub> = –20dBm (–20dBm/tone for **2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 520MHz, PLO = –2dBm, output measured at 70MHz, unless otherwise noted. (Test circuit shown in Figure 3)** 





### **TYPICAL AC PERFOR A CE CHARACTERISTICS U W 1900MHz Downconverting Mixer Application:**

**VCC = 3V, ICC = 10mA, EN = 3V, TA = 25°C, fIN = 1900MHz, PIN = –20dBm (–20dBm/tone for 2-tone IIP3 tests,** Δ**f = 1MHz), fLO = 1760MHz, PLO = –2dBm, output measured at 140MHz, unless otherwise noted. (Test circuit shown in Figure 2)** 



5560 G42



**LO-IN and LO-OUT Leakage vs LO Frequency**



**2** × **2 and 3** × **3 Spurs vs LO Input Power (Single Input Tone)**



# **PIN FUNCTIONS**

**LO– , LO+ (Pins 1, 8):** Differential Inputs for the Local Oscillator Signal. The LO input impedance is approximately 180Ω, thus external impedance matching is required. The LO pins are internally biased to approximately 1V below  $V_{CC}$ ; therefore, DC blocking capacitors are required. The LT5560 is characterized and production tested with a single-ended LO drive, though a differential LO drive can be used.

**EN (Pin 2):** Enable Pin. An applied voltage above 2V will activate the IC. For  $V_{FN}$  below 0.3V, the IC will be shut down. If the enable function is not required, then this pin should be connected to  $V_{CC}$ . The typical enable pin input current is  $25\mu A$  for EN = 3V. The enable pin should not be allowed to float because the mixer may not turn on reliably. Note that at no time should the EN pin voltage be allowed to exceed  $V_{CC}$  by more than 0.3V.

**IN+ , IN– (Pins 3, 4):** Differential Inputs. These pins should be driven with a differential signal for optimum performance.

Each pin requires a DC current path to ground. Resistance to ground will cause a decrease in the mixer current. With  $0\Omega$  resistance, approximately 6mA of DC current flows out of each pin. For lowest LO leakage to the output, the DC resistance from each pin to ground should be equal. An impedance transformation is required to match the differential input to the desired source impedance.

**OUT– , OUT+ (Pins 5, 6):** Differential Outputs. An impedance transformation may be required to match the outputs. These pins require a DC current path to  $V_{CC}$ .

**V<sub>CC</sub>** (Pin 7): Power Supply Pin for the Bias Circuits. Typical current consumption is 1.5mA. This pin should be externally bypassed with a 1nF chip capacitor.

**Exposed Pad (Pin 9):** PGND. Circuit Ground Return for the Entire IC. This must be soldered to the printed circuit board ground plane.



# **BLOCK DIAGRAM**





# **TEST CIRCUITS**



#### Component Values for  $f_{OUT} = 900 MHz$ ,  $f_{IN} = 140 MHz$  and  $f_{LO} = 760 MHz$



Note: C7 not used.

### Component Values for  $f_{OUT} = 1900MHz$ ,  $f_{IN} = 140MHz$  and  $f_{LO} = 1760MHz$



Note: C4 and C5 are not used.

#### **Figure 1. Test Schematic for 900MHz and 1900MHz Upconverting Mixer Applications with 140MHz Input**

### **TEST CIRCUITS**



#### Component Values for  $f_{IN}$  = 900MHz,  $f_{OUT}$  = 140MHz and  $f_{LO}$  = 760MHz



Note: C7 not used.

### Component Values for  $f_{IN}$  = 1900MHz,  $f_{OUT}$  = 140MHz and  $f_{LO}$  = 1760MHz



Note: C4 and C5 are not used.

#### **Figure 2. Test Schematic for 900MHz and 1900MHz Downconverting Mixer Applications with 140MHz Input**



# **TEST CIRCUITS**



#### Upconverting Mixer Component Values for  $f_{IN}$  = 70MHz,  $f_{OUT}$  = 450MHz and  $f_{LO}$  = 520MHz



Note: C11 is not used.

### Downconverting Mixer Component Values for  $f_{\text{IN}} = 450$ MHz,  $f_{\text{OUT}} = 70$ MHz and  $f_{\text{LO}} = 520$ MHz



Note: C1 and C10 not used.

**Figure 3. Test Schematic for 450MHz Upconverting Mixer and Downconverting Mixer Applications**

The LT5560 consists of a double-balanced mixer, a common-base input buffer amplifier, and bias/enable circuits. The IC has been designed for frequency conversion applications up to 4GHz, though operation over a wider frequency range may be possible with reduced performance. For best performance, the input and output should be connected differentially. The LO input can be driven by a single-ended source with either low side or high side LO operation. The LT5560 is characterized and production tested using a single-ended LO drive.

The quiescent DC current of the LT5560 can be adjusted from less than 4mA to approximately 13.5mA through the use of an external resistor. This functionality gives the user the ability to make application dependent trade-offs between IIP3 performance and DC current.

Three demo boards, as described in Table 1, are available depending on the desired application. The listed input and output frequency ranges are based on measured 12dB return loss bandwidths and the LO port frequency ranges are based on 10dB return loss bandwidths. The general circuit topologies are shown in Figures 1, 2 and 3 for DC963B, DC991A and DC1027A, respectively. The board layouts are shown in Figures 23, 24 and 25. The low frequency board, DC1027A, can be reconfigured for upconverting applications.



**Table 1. LT5560 Demo Board Descriptions**

Note: Consult factory for demo boards for UMTS, WLAN and other bands.

### **Signal Input Port**

Figure 4 shows a simplified schematic of the differential input signal port and an example topology for the external impedance matching circuit. Pins 3 and 4 each source up to 6mA of DC current. This current can be reduced by the addition of resistor R1 (adjustable mixer current is discussed in a later section). The DC ground path can be

provided through the center-tap of an input transformer, as shown, or through matching inductors or chokes connected from pins 3 and 4 to ground.



**Figure 4. Input Port with Lowpass External Matching Topology**

The lowpass impedance matching topology shown may be used to transform the differential input impedance at pins 3 and 4 to match that of the signal source. The differential input impedances for several frequencies are listed in Table 2.



#### **Table 2. Input Signal Port Differential Impedance**



The following example demonstrates the design of a lowpass impedance transformation network for a signal input at 900MHz.

The simplified input circuit is shown in Figure 5. For this example, the input transformer has a 1:1 impedance ratio, so  $R_S = 50\Omega$ . From Table 2, at 900MHz, the differential input impedance is:  $R_1 + jX_{INT} = 28.8 + j9.8\Omega$ . The internal reactance will be used as part of the impedance matching network. The matching circuit consists of additional external series inductance (L1 and L2) and a capacitance (C1) in parallel with the 50 $\Omega$  source impedance. The external capacitance and inductance are calculated below.

First, calculate the impedance transformation ratio  $(n)$ and the network Q:

$$
n = \frac{R_S}{R_L} = \frac{50}{28.8} = 1.74
$$

$$
Q=\sqrt{(n-1)}=0.858
$$

Next, the capacitance and inductance can be calculated as follows:

$$
X_C = \frac{R_S}{Q} = 58.3\Omega
$$
  
\n
$$
C1 = \frac{1}{\omega \cdot X_C} = 3.03pF
$$
  
\n
$$
X_L = R_L \cdot Q = 24.7\Omega
$$
  
\n
$$
X_{EXT} = X_L - X_{INT} = 14.9\Omega
$$
  
\n
$$
L1 = L2 = \frac{L_{EXT}}{2} = \frac{X_{EXT}}{2\omega} = 1.32nH
$$

 $2\omega$ 

The internal inductance has been accounted for by subtracting the internal reactance  $(X_{\text{INT}})$  from the total reactance  $(X<sub>l</sub>)$ . Small inductance values may be realized using highimpedance printed transmission lines instead of lumped inductors. The equations above provide good starting values, though the values may need to be optimized to account for layout and component parasitics.



**Figure 5. Small Signal Circuit for the Input Port**



Table 3 lists actual component values used on the LT5560 evaluation boards for impedance matching at various frequencies. The measured Input Return Loss vs Frequency performance is plotted for several of the cases in Figure 6.

| <b>CASE</b> | FREQ.<br>(MHz) | T1                 | C <sub>1</sub><br>(pF) | L1, L2<br>(nH) | <b>MATCH BW</b><br>(@12dB RL) |
|-------------|----------------|--------------------|------------------------|----------------|-------------------------------|
| 1           | 10             | WBC1-1TL 1:1       | 220                    | 180            | $6 - 18$                      |
| 2           | 70             | <b>WBC1-1TL1:1</b> | 39                     | 33             | 29-102                        |
| 3           | 140            | <b>WBC1-1TL1:1</b> | 22                     | 18             | 50-190                        |
| 4           | 240            | <b>WBC1-1TL1:1</b> | 15                     | 12             | 115-295                       |
| 5           | 4501           | <b>WBC1-1TL1:1</b> | <b>NA</b>              | 0              | 390-560                       |
| 6           | 900            | HHM1522B1 1:1      | 2.2                    | 0              | 710-1630                      |
| 7           | 1900           | HHM1526 2:1        |                        | 0              | 1660-2500                     |
| 8           | 2450           | HHM1520A2 2:1      | 1                      | 0              | 1640-2580                     |
| 9           | 3600           | HHM1583B1 2:1      | 0.5                    | 0              | 3330-3840                     |

**Table 3. Component Values for Input Matching**

Note 1: Series 5.6pF capacitor is used at the input (see Figure 3).



**Figure 6. Input Return Loss vs Frequency for Different Matching Values**

### **LO Input Port**

Figure 7 shows a simplified schematic of the LO input. The LO input connections drive the bases of the mixer transistors, while a 200Ω resistor across the inputs provides the impedance termination. The internal 1kΩ bias resistors are in parallel with the input resistor resulting in a net input DC resistance of approximately 180Ω. The pins are biased by an internally generated voltage at approximately 1V below  $V_{CC}$ ; thus external DC blocking capacitors are required. If desired, the LO inputs can be driven differentially. The required LO drive at the IC is  $240mV<sub>RMS</sub>$  (typ) which can come from a 50Ω source or a higher impedance such as PECL.



**Figure 7. LO Input Schematic**



Reactive matching from the LO source to the LO input is recommended to take advantage of the resulting voltage gain. To assist in matching, Table 4 lists the single-ended input impedances of the LO input port. Actual component values, for several LO frequencies, are listed in Table 5. Figure 8 shows the typical return loss response for each case.





**Table 5. Component Values for LO Input Matching**

| <b>CASE</b>    | FREQ.<br>(MHz) | C4<br>(pF) | L <sub>5</sub><br>(nH) | C7<br>(pF)     | C3, C5<br>(pF) | <b>MATCH BW</b><br>$(@12dB$ RL) |
|----------------|----------------|------------|------------------------|----------------|----------------|---------------------------------|
|                | 150            | 8.2        | 68                     |                | 1000           | 120-180                         |
| 2              | 250            | 4.7        | 47                     | $\overline{a}$ | 1000           | 195-300                         |
| 3              | 520            | 1.5        | 22                     | -              | 1000           | 390-605                         |
| $\overline{4}$ | 760            | 1          | 12                     |                | 100            | 590-890                         |
| 5              | 1200           |            | 6.8                    |                | 100            | 850-1430                        |
| 6              | 1760           |            | 4.7                    | 1              | $100^{1}$      | 1540-1890                       |
| 7              | 2900           |            |                        |                | 10             | 2690-3120                       |
| 8              | 3150           |            | 0                      |                | 10             | 2990-3480                       |

Note 1: C5 is not used at 1760MHz



**Figure 8. Typical LO Input Return Loss vs Frequency for Different Matching Values**



### **Signal Output Port**

A simplified schematic of the output circuit is shown in Figure 9. The output pins,  $OUT<sup>+</sup>$  and  $OUT<sup>-</sup>$ , are internally connected to the collectors of the mixer transistors. These pins must be biased at the supply voltage, which can be applied through a transformer center-tap, impedance matching inductors, RF chokes, or pull-up resistors. With external resistor R1 =  $3\Omega$  (Figures 1 to 3), each OUT pin draws about 4.5mA of supply current. For optimum performance, these differential outputs should be combined externally through a transformer or balun.

An equivalent small-signal model for the output is shown in Figure 10. The output impedance can be modeled as a 1.2kΩ resistor in parallel with a 0.7pF capacitor. For low frequency applications, the 0.7nH series bond-wire inductances can be ignored.

The external components, C2, L3 and L4, form a lowpass impedance transformation network to match the mixer output impedance to the input impedance of transformer T2. The values for these components can be estimated using the impedance parameters listed in Table 6 along with similar equations as used for the input matching network. As an example, at an output frequency of 140MHz and  $R_1 = 200\Omega$  (using a 4:1 transformer for T2),

$$
n = \frac{R_S}{R_L} = \frac{1082}{200} = 5.41
$$
  
\n
$$
Q = \sqrt{(n-1)} = 2.10
$$
  
\n
$$
X_C = \frac{R_S}{Q} = 515\Omega
$$
  
\n
$$
C = \frac{1}{\omega \cdot X_C} = 2.21pF
$$
  
\n
$$
C2 = C - C_{INT} = 1.51pF
$$
  
\n
$$
X_L = R_L \cdot Q = 420\Omega
$$
  
\n
$$
L3 = L4 = \frac{X_L}{2\omega} = 239nH
$$





**Figure 9. Output Port Schematic Figure 10. Output Port Small-Signal Model with External Matching**



**Table 6. Output Port Differential Impedance (Parallel Equivalent)**

In cases where the calculated value of C2 is less than the internal output capacitance, capacitor C10 can be used to improve the impedance match.

Table 7 lists actual component values used on the LT5560 evaluation boards for impedance matching at several frequencies. The measured output return loss vs frequency performance is plotted for several of the cases in Figure 11.

| <b>CASE</b> | FREQ.<br>(MHz) | T <sub>2</sub>    | C <sub>2</sub><br>(pF) | L3, L4<br>(nH) | C10<br>(pF)    | <b>MATCH</b><br><b>BW</b><br>$(@12dB$ RL) |
|-------------|----------------|-------------------|------------------------|----------------|----------------|-------------------------------------------|
| 1           | 10             | WBC16-1TL 16:1    |                        | 0              |                | $3 - 60$                                  |
| 2           | 70             | WBC16-1TL 16:1    |                        | 0              | $\overline{1}$ | $3 - 60$                                  |
| 3           | 140            | MABAES0061<br>4:1 | 1.5                    | 220            |                | 110-170                                   |
| 4           | 240            | MABAES0061<br>4:1 | 0.5                    | 120            |                | 175-300                                   |
| 5           | 380            | MABAES0061<br>4:1 |                        | 68             |                | 290-490                                   |
| 6           | 450            | MABAES0061<br>4:1 |                        | 68             | 1.5            | 360-540                                   |
| 7           | 900            | HHM1515B2 4:1     |                        | 27             | 2.2            | 850-940                                   |
| 8           | 1900           | HHM1525 1:1       |                        | 3.9            |                | 1820-2000                                 |

**Table 7. Component Values for Output Matching**

Note 1: A better 70MHz match can be realized by adding a shunt 180nH inductor at the C10 location.



**Figure 11. Output Return Loss vs Frequency for Different Matching Values**



### **Enable Interface**

Figure 12 shows a simplified schematic of the EN pin interface. The voltage necessary to turn on the LT5560 is 2V. To disable the chip, the enable voltage must be less than 0.3V. If the EN pin is allowed to float, the chip will tend to remain in its last operating state, thus it is not recommended that the enable function be used in this manner. If the shutdown function is not required, then the EN pin should be connected directly to  $V_{CC}$ .

The voltage at the EN pin should never exceed the power supply voltage ( $V_{CC}$ ) by more than 0.3V. If this should occur, the supply current could be sourced through the EN pin ESD diode, potentially damaging the IC.



**Figure 12. Enable Input Circuit**

### **Adjustable Supply Current**

The LT5560 offers a direct trade-off between power supply current and linearity. This capability allows the user to optimize the performance and power dissipation of the mixer for a particular application. The supply current can be adjusted by changing the value of resistor R1 at the center-tap of the input balun. For downconversion applications, a bypass capacitor in parallel with R1 may be desired to minimize noise figure. The bypass capacitor has a greater effect on noise figure at larger values of R1. In upmixer configurations, adding a capacitor across R1 has little effect.

Figure 13 shows the supply current as a function of R1. Note that the current will also be affected by parasitic resistance in the matching components. Figure 14 illustrates the effect of supply current on Gain, IIP3 and NF of a 900MHz upconverting mixer. The performance

vs current of a 900MHz downconverting mixer is plotted in Figure 15. In this example, a 1nF capacitor has been placed in parallel to R1 for best noise figure.



**Figure 13. Typical Supply Current vs R1 Value**



**Figure 14. 900MHz Upconverting Mixer Gain, Noise Figure and IIP3 vs Supply Current**



**Figure 15. 900MHz Downconverting Mixer Gain, Noise Figure and IIP3 vs Supply Current**

### **Application Examples**

The LT5560 may be used as an upconverting or downconverting mixer in a wide variety of applications, in addition to those identified in the datasheet. The following examples illustrate the versatility of the LT5560. (The component values for each case can be found in Tables 3, 5 and 7).

Figure 16 demonstrates gain, IIP3 and IIP2 performance versus RF Output Frequency for the LT5560 when used as a 240MHz upconverting mixer. The input frequency is 10MHz, with an LO frequency of 250MHz. The circuit uses the topology shown in Figure 1.



**Figure 16. LT5560 Performance in 240MHz Upconverting Mixer Application** 

The performance in a 140MHz downconverting mixer application is plotted in Figure 17. In this case the gain, IIP3 and NF are shown as a function of LO power with an IF output frequency of 10MHz. The circuit topology for this case is shown in Figure 3.



**Figure 17. LT5560 Performance in 140MHz Downconverting Mixer Application**

The LT5560 operation at higher frequencies is demonstrated in Figure 18, where the performance of a 3600MHz downconverting mixer is shown. The conversion gain, IIP3 and DSB NF are plotted for an RF input frequency range of 3300 to 3800MHz and an IF frequency of 450MHz. The circuit is the same topology as shown in Figure 2.



**Figure 18. LT5560 Performance as a 3600MHz Downconverting Mixer**



### **Lumped Element Matching**

The applications described so far have employed external transformers or hybrid baluns to realize single-ended to differential conversions and, in some cases, impedance transformations. An alternate approach is to use lumpedelement baluns to realize the input or output matching networks.

A lumped element balun topology is shown in Figure 19. The desired component values can be estimated using the equations below, where  $R_A$  and  $R_B$  are the terminating resistances on the unbalanced and balanced ports, respectively. Variable  $f_C$  is the desired center frequency. (The resistances of the LT5560 input and output can be found in Tables 2 and 6).

$$
L_0 = \frac{\sqrt{R_A \cdot R_B}}{2 \cdot \pi \cdot f_C}
$$

$$
C_0 = \frac{1}{2 \cdot \pi \cdot f_C \cdot \sqrt{R_A \cdot R_B}}
$$

The computed values are approximate, as they don't account for the effects of parasitics of the IC and external components.

Inductor  $L_{\text{DC}}$  is used to provide a DC path to ground or to  $V_{CC}$  depending on whether the circuit is used at the input or output of the LT5560. In some cases, it is desirable to make the value of  $L_{DC}$  as large as practical to minimize loading on the circuit; however, the value can also be optimized to tune the impedance match. The shunt inductor,  $L_0$ , provides the DC path for the other balanced port.

Capacitor  $C_{DC}$  may be required for DC blocking but can often be omitted if DC decoupling is not required.



**Figure 19. Lumped Element Balun**

In some applications,  $C_{DC}$  is useful for optimizing the impedance match.

The circuit shown on page 1 illustrates the use of lumped element baluns. In this example, the LT5560 is used to convert a 900MHz input signal down to 140MHz using a 760MHz  $L_0$  signal.

For the 900MHz input,  $R_A = 50\Omega$  and  $R_B = 28\Omega$  (from Table 2). The actual values used for  $C_0$  and  $L_0$  are 4.7pF and 6.8nH, which agree very closely with the calculated values of 4.7pF and 6.6nH. The 15nH shunt inductor, in this case, has been used to optimize the impedance match, while the 100pF cap provides DC decoupling.

At the 140MHz output, the values used for  $R_A$  and  $R_B$ are 50Ω and 1080Ω (from Table 6), respectively, which result in calculated values of  $C_0 = 4.9pF$  and  $L_0 = 265nH$ . These values are very close to the actual values of 4.7pF and 270nH. A shunt inductor  $(L_{DC})$  of 270nH is used here and the 33pF blocking cap has been used to optimize the impedance.



Measured IF<sub>OUT</sub> and IM3 levels vs RF input power for the mixer with lumped element baluns are shown on page 1. Additional performance parameters vs RF input frequency are plotted in Figure 20.



**Figure 20. Performance of 900MHz Downconverting Mixer with Lumped Element Baluns**

### **Low Frequency Applications**

At low IF frequencies, where transformers can be impractical due to their large size and cost, alternate methods can be used to achieve desired differential to single-ended conversions. The examples in Figures 21 and 22 use an op-amp to demonstrate performance with an output frequency of 450KHz. Pull-up resistors R3 and R4 are used at the open-collector IF outputs instead of large inductors. The op-amp provides gain and converts the mixer differential outputs to single-ended. At low frequencies, the LO port can be easily matched with a shunt resistor and a DC blocking cap. This IF interface circuit can be used for signals up to 1MHz.

Figure 21 shows an input match that uses a transformer to present a differential signal to the mixer. A possible alternative, shown in Figure 22, is to use a single-ended drive on one input pin, with the other pin grounded. This approach is more cost effective than the transformer, however, some performance is sacrificed. Another option is to use a lumped-element balun, which requires only one more component than the single-ended impedance match, but could provide better performance. Measured data for the examples below are summarized in Table 8.

#### **Table 8. Low-Frequency Performance**





**Figure 21. A 200MHz to 450KHz Downconverter with Active IF Interface**





**Figure 22. 90MHz Downconverter with a Low Cost Discrete Balun Input and a 450kHz Active IF Interface**



**Figure 23. Upconverting Mixer Evaluation Board (DC963B)—See Table 1** 



# **TYPICAL APPLICATIONS**



**Figure 24. Downconverting Mixer Evaluation Board (DC991A)—See Table 1** 



**Figure 25. HF/VHF/UHF Upconverting or Downconverting Mixer Evaluation Board (DC1027A)—See Table 1** 



### **PACKAGE DESCRIPTION**



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS



**DD8 Package 8-Lead Plastic DFN (3mm** × **3mm)** (Reference LTC DWG # 05-08-1698)

NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1)

2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON TOP AND BOTTOM OF PACKAGE

