### **General Description**

The DS3930 contains six 256-position nonvolatile (NV) potentiometers, 64 bytes of NV user EEPROM memory, and four programmable NV I/O pins. The six potentiometers all share a common low side. The potentiometers are separated into two groups of three  $50k\Omega$ potentiometers in parallel. Each group of three potentiometers shares a common high side and forms an equivalent resistance of  $16.6k\Omega$  (three  $50k\Omega$  potentiometers in parallel).

### **Applications**

**RF** Transceivers

Voltage References

Power Supply Calibration

Mobile Phones and PDAs

Fiber Optic Transceiver Modules

Portable Electronics

Radio Tuners

Small, Low-Cost Replacement for Mechanical Potentiometers

#### **Features**

- ♦ Six 256-Position NV Potentiometers
- ♦ Four General-Purpose NV I/O Pins
- ♦ 64 Bytes of User EEPROM Memory
- ♦ 0 to 5.5V on Any Potentiometer Terminal, Independent of Vcc
- All Six Potentiometers Share a Common Low Side
- ♦ Potentiometers Separated into Two Groups of Three Potentiometers, Each Sharing a Common **High Side**
- ♦ 2-Wire Serial Interface
- ♦ Wide Supply Range (2.7V to 5.5V)
- ♦ Up to Eight DS3930s Can Share the Same 2-Wire Bus

### **Ordering Information**

| PART            | PIN-PACKAGE |  |
|-----------------|-------------|--|
| <b>DS3930</b> E | 20 TSSOP    |  |

#### Pin Configuration



### Typical Operating Circuit



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage on VCC Relative to Ground                                                               | 0.5V to +6.0V                |
|-------------------------------------------------------------------------------------------------|------------------------------|
| Voltage on I/O <sub>0</sub> , I/O <sub>1</sub> , I/O <sub>2</sub> , I/O <sub>3</sub> , SDA, SCL | ., A0, A1, and A2            |
| Relative to Ground*                                                                             | $-0.5V$ to $(V_{CC} + 0.5V)$ |
| Voltage on LO <sub>0-5</sub> , W <sub>0-5</sub> , HI <sub>0-2</sub> , and HI <sub>3-5</sub>     |                              |
| Relative to Ground                                                                              | 0.5V to +6.0V                |
| Current Through Wo-5                                                                            | +1mA                         |

| Operating Temperature Range   | 40°C to +85°C            |
|-------------------------------|--------------------------|
| Programming Temperature Range | 0°C to +70°C             |
| Storage Temperature Range     | 55°C to +125°C           |
| Soldering Temperature         | See IPC/JEDEC J-STD-020A |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### RECOMMENDED DC OPERATING CONDITIONS

 $(T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C})$ 

| PARAMETER                                                                                                        | SYMBOL | CONDITIONS                       | MIN                       | TYP | MAX                       | UNITS |
|------------------------------------------------------------------------------------------------------------------|--------|----------------------------------|---------------------------|-----|---------------------------|-------|
| Supply Voltage                                                                                                   | Vcc    | (Note 1)                         | +2.7                      |     | +5.5                      | >     |
| Input Logic 1 (SDA, SCL, A0, A1, A2, I/O <sub>0</sub> , I/O <sub>1</sub> , I/O <sub>2</sub> , I/O <sub>3</sub> ) | VIH    |                                  | 0.7 x<br>V <sub>C</sub> C |     | V <sub>CC</sub> + 0.3     | V     |
| Input Logic 0 (SDA, SCL, A0, A1, A2, I/O <sub>0</sub> , I/O <sub>1</sub> , I/O <sub>2</sub> , I/O <sub>3</sub> ) | VIL    |                                  | -0.3                      |     | 0.3 x<br>V <sub>C</sub> C | V     |
| Wiper Current                                                                                                    | lw     |                                  | -1                        |     | +1                        | mA    |
| Potentiometer Terminals (LO <sub>0-5</sub> , W <sub>0-5</sub> , Hl <sub>0-2</sub> , and Hl <sub>3-5)</sub>       |        | V <sub>CC</sub> = +2.7V to +5.5V | -0.3                      |     | +5.5                      | V     |

#### DC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +2.7V to +5.5V;  $T_A$  = -40°C to +85°C, unless otherwise specified.)

| PARAMETER                                                                   | SYMBOL           | CONDITIONS       | MIN | TYP | MAX | UNITS |
|-----------------------------------------------------------------------------|------------------|------------------|-----|-----|-----|-------|
| Input Leakage                                                               | I <sub>Ι</sub> Γ |                  | -1  |     | +1  | μΑ    |
| Low-Level Output Voltage (SDA,                                              | V <sub>OL1</sub> | 3mA sink current | 0   |     | 0.4 | V     |
| I/O <sub>0</sub> , I/O <sub>1</sub> , I/O <sub>2</sub> , I/O <sub>3</sub> ) | V <sub>OL2</sub> | 6mA sink current | 0   |     | 0.6 | V     |
| I/O Capacitance                                                             | C <sub>I/O</sub> |                  |     |     | 10  | рF    |
| I/O Pullup Resistor Value                                                   | R <sub>I/O</sub> |                  | 3.5 | 5   | 7.0 | kΩ    |
| Standby Current                                                             | lo-my.           | 3V (Note 2)      |     | 160 | 300 |       |
|                                                                             | ISTBY            | 5V (Note 2)      |     | 195 | 350 | μΑ    |



<sup>\*</sup>This voltage must not exceed 6.0V.

#### **ANALOG RESISTOR CHARACTERISTICS**

( $V_{CC}$  = +2.7V to +5.5V;  $T_A$  = -40°C to +85°C, unless otherwise specified.)

| PARAMETER                              | SYMBOL | CONDITIONS                                                 | MIN  | TYP  | MAX  | UNITS  |
|----------------------------------------|--------|------------------------------------------------------------|------|------|------|--------|
| End-to-End Resistance                  |        | $T_A = +25^{\circ}C$ (three 50k $\Omega$ pots in parallel) | 13.2 | 16.5 | 19.8 | kΩ     |
| Wiper Resistance                       | Rw     |                                                            |      | 400  | 1000 | Ω      |
| Factory Default Wiper Setting          |        |                                                            |      | FF   |      | Hex    |
| Factory Default I/O Setting            |        |                                                            |      | 0F   |      | Hex    |
| POT-to-POT Matching                    |        |                                                            | -1   |      | +1   | LSB    |
| Differential Linearity                 |        |                                                            | -0.5 |      | +0.5 | LSB    |
| Integral Linearity                     |        |                                                            | -1   |      | +1   | LSB    |
| End-to-End Temperature<br>Coefficient  |        | 3 potentiometers in parallel                               | -250 | 0    | +250 | ppm/°C |
| Ratiometric Temperature<br>Coefficient |        |                                                            |      | 2    |      | ppm/°C |

#### **AC ELECTRICAL CHARACTERISTICS**

( $V_{CC}$  = +2.7V to +5.5V;  $T_A$  = -40°C to +85°C, unless otherwise specified.)

| PARAMETER                        | SYMBOL  | CONDITIONS    | MIN | TYP | MAX | UNITS |
|----------------------------------|---------|---------------|-----|-----|-----|-------|
| SCI Clock Fraguency (Note 2)     | foor    | Fast mode     | 0   |     | 400 | kHz   |
| SCL Clock Frequency (Note 3)     | fscl    | Standard mode | 0   |     | 100 | KIIZ  |
| Bus Free Time Between STOP       | to      | Fast mode     | 1.3 |     |     |       |
| and START Condition (Note 3)     | tBUF    | Standard mode | 4.7 |     |     | μs    |
| Hold Time (Repeated) START       | t       | Fast mode     | 0.6 |     |     |       |
| Condition (Notes 3 and 4)        | thd:STA | Standard mode | 4.0 |     |     | μs    |
| Law Daviad of COL Clask (Note 2) | b       | Fast mode     | 1.3 |     |     |       |
| Low Period of SCL Clock (Note 3) | tLOW    | Standard mode | 4.7 |     |     | μs    |
| High Period of SCL Clock         | t       | Fast mode     | 0.6 |     |     |       |
| (Note 3)                         | thigh   | Standard mode | 4.0 |     |     | μs    |

### **AC ELECTRICAL CHARACTERISTICS (continued)**

( $V_{CC} = +2.7V$  to +5.5V;  $T_A = -40$ °C to +85°C, unless otherwise specified.)

| PARAMETER                           | SYMBOL         | CONDITIONS    | MIN       | TYP | MAX  | UNITS |  |
|-------------------------------------|----------------|---------------|-----------|-----|------|-------|--|
| Data Hold Time (Notes 2, 5, 7)      |                | Fast mode     | 0         |     | 0.9  |       |  |
| Data Hold Time (Notes 3, 5, 7)      | thd:dat        | Standard mode | 0         |     | 0.9  | μs    |  |
| Data Catura Times (Nata 2)          | 4              | Fast mode     | 100       |     |      |       |  |
| Data Setup Time (Note 3)            | tsu:dat        | Standard mode | 250       |     |      | ns    |  |
| Stort Sotup Time (Note 2)           | too=.          | Fast mode     | 0.6       |     |      |       |  |
| tart Setup Time (Note 3) tsu:st     |                | Standard mode | 4.7       |     |      | μs    |  |
| Rise Time of Both SDA and SCL       | 4-             | Fast mode     | 20 + 0.10 | Св  | 300  |       |  |
| Signals (Note 7)                    | t <sub>R</sub> | Standard mode | 20 + 0.10 | Св  | 1000 | ns    |  |
| Fall Time of Both SDA and SCL       | +              | Fast mode     | 20 + 0.10 | Св  | 300  | 20    |  |
| Signals (Note 7)                    | tF             | Standard mode | 20 + 0.10 | Св  | 300  | ns    |  |
| Catura Time for CTOD Condition      |                | Fast mode     | 0.6       |     |      |       |  |
| Setup Time for STOP Condition tsu:s |                | Standard mode | 4.0       |     |      | μs    |  |
| Capacitive Load for Each Bus        | CB             | (Note 7)      |           |     | 400  | рF    |  |
| EEPROM Write Time                   | t <sub>W</sub> | (Note 8)      |           | 5   | 20   | ms    |  |

#### **EEPROM CHARACTERISTICS**

 $(V_{CC} = +2.7V \text{ to } +5.5V; T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise specified.})$ 

| PARAMETER | SYMBOL | CONDITIONS | MIN    | TYP | MAX | UNITS |
|-----------|--------|------------|--------|-----|-----|-------|
| Writes    |        | +70°C      | 50,000 |     |     |       |

- Note 1: All voltages are referenced to ground.
- **Note 2:** ISTBY specified for VCC equal 3.0V and 5.0V, SDA = SCL = VCC, and  $I/O_0 = I/O_1 = I/O_2 = I/O_3 = A0 = A1 = A2 = GND.$
- Note 3: A fast-mode device can be used in a standard-mode system, but the requirement t<sub>SU:DAT</sub> > 250ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>RMAX</sub> + t<sub>SU:DAT</sub> = 1000ns
  - +250ns = 1250ns before the SCL line is released.
- Note 4: After this period, the first clock pulse is generated.

  Note 5: After this period, the first clock pulse is generated.

  The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.
- Note 6: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH MIN</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.
- Note 7: CB—total capacitance of one bus line in picofarads, timing referenced to 0.9V<sub>CC</sub> and 0.1V<sub>CC</sub>.
- **Note 8:** EEPROM write begins after a STOP condition occurs.

### Typical Operating Characteristics

 $(V_{CC} = 5.0V; T_A = +25^{\circ}C, unless otherwise specified.)$ 



### Pin Description

| PIN | NAME              | FUNCTION                                                                                                         |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------|
| 1   | A0                | Address Input. The address input pins determine the 2-wire address of the device.                                |
| 2   | A1                | Address Input                                                                                                    |
| 3   | A2                | Address Input                                                                                                    |
| 4   | SDA               | 2-Wire Serial Data I/O. This pin is for serial data transfer to and from the device.                             |
| 5   | SCL               | 2-Wire Serial Clock Input. The serial clock input is used to clock data into and out of the device.              |
| 6   | I/O <sub>0</sub>  | General-Purpose NV I/O Pin                                                                                       |
| 7   | I/O <sub>1</sub>  | General-Purpose NV I/O Pin                                                                                       |
| 8   | I/O <sub>2</sub>  | General-Purpose NV I/O Pin                                                                                       |
| 9   | Vcc               | Supply Voltage                                                                                                   |
| 10  | GND               | Ground                                                                                                           |
| 11  | I/O <sub>3</sub>  | General-Purpose NV I/O Pin                                                                                       |
| 12  | W5                | Wiper Terminal of Potentiometer 5                                                                                |
| 13  | W <sub>4</sub>    | Wiper Terminal of Potentiometer 4                                                                                |
| 14  | W <sub>3</sub>    | Wiper Terminal of Potentiometer 3                                                                                |
| 15  | HI <sub>3-5</sub> | High-End Terminal of Potentiometers 3 to 5. This is the common high-side terminal of potentiometers 3, 4, and 5. |
| 16  | LO <sub>0-5</sub> | Low-End Terminal of the Potentiometers. This is the common low-side terminal of all six potentiometers.          |
| 17  | W <sub>2</sub>    | Wiper Terminal of Potentiometer 2                                                                                |
| 18  | W <sub>1</sub>    | Wiper Terminal of Potentiometer 1                                                                                |
| 19  | W <sub>0</sub>    | Wiper Terminal of Potentiometer 0                                                                                |
| 20  | HI <sub>0-2</sub> | High-End Terminal of Potentiometers 0 to 2. This is the common high-side terminal of potentiometers 0, 1, and 2. |





Figure 1. DS3930 Functional Diagram

### Detailed Description

The DS3930 contains six NV potentiometers with 64 bytes of NV user memory (EEPROM), and four programmable NV I/O pins. Figure 1 is a functional diagram of the DS3930.

#### **Potentiometers**

The six potentiometers share a common low side and are separated into two groups of three potentiometers, each group sharing a common high side. The six 256-position potentiometers are controllable using six 8-bit EEPROM registers through the 2-wire interface.



#### I/O Signals

The I/O pins can be used as general-purpose digital I/O signals. The I/O pins have CMOS outputs with an

#### Table 1. I/O Pin Truth Table

| PULLUP CTRL<br>(I/O CONTROL<br>REGISTER)<br>(BITS 7 TO 4) | I/O PIN SETTING<br>(I/O CONTROL<br>REGISTER)<br>(BITS 3 TO 0) | I/O PIN OUTPUT         |
|-----------------------------------------------------------|---------------------------------------------------------------|------------------------|
| 0                                                         | 0                                                             | 0                      |
| 0                                                         | 1                                                             | 1                      |
| 1                                                         | 0                                                             | 0                      |
| 1                                                         | 1                                                             | Pullup disabled (HI-Z) |

internal pullup resistor (see Figure 2). The I/O pins are configured with the I/O Control register (F6h) and monitored with the I/O State register (F7h). The I/O Control register controls the state of the internal pullup resistor (RI/O) with bits 7 to 4 and the I/O pin setting with bits 3 to 0 (see Table 1). The read-only values of the I/O State register contains the values of the I/O pin setting bits of the I/O Control register unless the I/O output is tri-stated. When the I/O is tri-stated the I/O State register will read high or low depending on the external source on the I/O pin. Since the I/O pins are controlled by EEP-ROM, the number of writes is limited.

**Memory** 

The memory map is shown in Table 2.

**Table 2. Memory Map** 

| ADDRESS    | BIT   | DEFAULT (HEX) | FUNCTION                                                               |
|------------|-------|---------------|------------------------------------------------------------------------|
| 00h to 3Fh |       | FF            | 64 bytes of general-purpose EEPROM                                     |
| 40h to EFh |       | FF            | Reserved                                                               |
| F0h        |       | FF            | Controls potentiometer 0                                               |
| F1h        |       | FF            | Controls potentiometer 1                                               |
| F2h        |       | FF            | Controls potentiometer 2                                               |
| F3h        |       | FF            | Controls potentiometer 3                                               |
| F4h        |       | FF            | Controls potentiometer 4                                               |
| F5h        |       | FF            | Controls potentiometer 5                                               |
| F6h        |       | 0F            | I/O Control                                                            |
|            | Bit 7 |               | Set to 0 to enable I/O <sub>3</sub> pullup, set to 1 to disable pullup |
|            | Bit 6 |               | Set to 0 to enable I/O <sub>2</sub> pullup, set to 1 to disable pullup |
|            | Bit 5 |               | Set to 0 to enable I/O <sub>1</sub> pullup, set to 1 to disable pullup |
|            | Bit 4 |               | Set to 0 to enable I/O <sub>0</sub> pullup, set to 1 to disable pullup |
|            | Bit 3 |               | Sets I/O <sub>3</sub> to 0 or 1                                        |
|            | Bit 2 |               | Sets I/O <sub>2</sub> to 0 or 1                                        |
|            | Bit 1 |               | Sets I/O <sub>1</sub> to 0 or 1                                        |
|            | Bit 0 |               | Sets I/O <sub>0</sub> to 0 or 1                                        |
| F7h        |       | 0X            | I/O State                                                              |
|            | Bit 7 |               | 0                                                                      |
|            | Bit 6 |               | 0                                                                      |
|            | Bit 5 |               | 0                                                                      |
|            | Bit 4 |               | 0                                                                      |
|            | Bit 3 |               | Contains state of I/O <sub>3</sub> pin (read only)                     |
|            | Bit 2 |               | Contains state of I/O <sub>2</sub> pin (read only)                     |
|            | Bit 1 |               | Contains state of I/O <sub>1</sub> pin (read only)                     |
|            | Bit 0 |               | Contains state of I/O <sub>0</sub> pin (read only)                     |
| F8h to FFh |       | FF            | Reserved                                                               |



Figure 2. I/O Cell

### 2-Wire Serial Port Operation

The 2-wire serial port interface supports a bidirectional data transmission protocol with device addressing. A device that sends data on the bus is defined as a transmitter, and a device receiving data as a receiver. The device that controls the message is called a "master." The devices that are controlled by the master are "slaves." The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the start and stop conditions. The DS3930 operates as a slave on the 2-wire bus. Connections to the bus are made through the open-drain I/O lines, SDA and SCL. The following I/O terminals control the 2-wire serial port: SDA, SCL, and A0. Timing diagrams for the 2-wire serial port can be

found in Figures 3 and 5. Timing information for the 2-wire serial port is provided in the *AC Electrical Characteristics* table for 2-wire serial communications.

The following bus protocol has been defined:

- Data transfer can be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high are interpreted as control signals.

Accordingly, the following bus conditions have been defined:

Bus Not Busy: Both data and clock lines remain high.

**Start Data Transfer:** A change in the state of the data line from high to low while the clock is high defines a start condition.

**Stop Data Transfer:** A change in the state of the data line from low to high while the clock line is high defines the stop condition.

**Data Valid:** The state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line can be changed during the low period of the clock signal. There is one clock pulse per bit of data. Figures 3 and 5 detail how data transfer is accomplished on the 2-wire bus. Depending upon the state of the R/W bit, two types of data transfer are possible.

Each data transfer is initiated with a start condition and



Figure 3. 2-Wire Data Transfer Protocol





Figure 4. Slave Address

terminated with a stop condition. The number of data bytes transferred between start and stop conditions is not limited and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

Within the bus specifications, a regular mode (100kHz clock rate) and a fast mode (400kHz clock rate) are defined. The DS3930 works in both modes.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the byte has been received. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable low during the high period of the acknowledge-related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line high to enable the master to generate the stop condition.

Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the command/control byte. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte.

Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the command/control byte) to the slave. The slave then returns an acknowledge bit. Next follows a number of data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received

byte, a not acknowledge can be returned.

The master device generates all serial clock pulses and the start and stop conditions. A transfer is ended with a stop condition or with a repeated start condition. Since a repeated start condition is also the beginning of the next serial transfer, the bus is not released.

The DS3930 can operate in the following three modes:

- Slave Receiver Mode: Serial data and clock are received through SDA and SCL, respectively. After each byte is received, an acknowledge bit is transmitted. Start and stop conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after the slave (device) address and direction bit have been received.
- 2) Slave Transmitter Mode: The first byte is received and handled as in the slave receiver mode. However, in this mode the direction bit indicates that the transfer direction is reversed. Serial data is transmitted on SDA by the DS3930 while the serial clock is input on SCL. Start and stop conditions are recognized as the beginning and end of a serial transfer.
- 3) Slave Address: This is the first byte received following the start condition from the master device. The slave address consists of a 4-bit control code. For the DS3930, this is set as 1010 binary for read/write operations. The next bits of the slave address are the device address (A2–A0). The last bit of the slave address (R/W) defines the operation to be performed. When set to a '1,' a read operation is selected, and when set to a '0,' a write operation is selected (see Figure 4).

Following the start condition, the DS3930 monitors the SDA bus checking the device type identifier being transmitted. Upon receiving the 1010 device identifier, the appropriate device address bit, and the read/write bit, the slave device outputs an acknowledge signal on the SDA line.





Figure 5. 2-Wire AC Characteristics



Figure 6. Example 2-Wire Transactions

### Applications Information Power Supply Decoupling

To achieve the best results when using the DS3930, decouple the power supply with a 0.1µF high-quality, ceramic, surface-mount capacitor. Surface-mount com-

ponents minimize lead inductance, which improves performance, and ceramic capacitors tend to have adequate high-frequency response for decoupling applications. The capacitor should be placed as close as possible to the V<sub>CC</sub> and GND pins.