

# **56F826**

Data Sheet *Preliminary Technical Data*

**56F800 16-bit Digital Signal Controllers**

DSP56F826 Rev. 14 01/2007



*freescale.com*





## **56F826 General Description**

- Up to 40 MIPS at 80MHz core frequency
- DSP and MCU functionality in a unified, C-efficient architecture
- Hardware DO and REP loops
- MCU-friendly instruction set supports both DSP and controller functions: MAC, bit manipulation unit, 14 addressing modes
- 31.5K  $\times$  16-bit words (64KB) Program Flash
- $512 \times 16$ -bit words (1KB) Program RAM
- $2K \times 16$ -bit words (4KB) Data Flash
- $4K \times 16$ -bit words (8KB) Data RAM
- $2K \times 16$ -bit words (4KB) BootFLASH
- Up to  $64K \times 16$ -bit words each of external memory expansion for Program and Data memory
- One Serial Port Interface (SPI)
- One additional SPI or two optional Serial Communication Interfaces (SCI)
- One Synchronous Serial Interface (SSI)
- One General Purpose Quad Timer
- $JTAG/OnCE^{TM}$  for debugging
- 100-pin LQFP Package
- 16 dedicated and 30 shared GPIO
- Time-of-Day (TOD) Timer



 **56F826 Block Diagram**

**56F826 Technical Data, Rev. 14**



## **Part 1 Overview**

## **1.1 56F826 Features**

### **1.1.1 Processing Core**

- Efficient 16-bit 56800 family controller engine with dual Harvard architecture
- As many as 40 Million Instructions Per Second (MIPS) at 80MHz core frequency
- Single-cycle  $16 \times 16$ -bit parallel Multiplier-Accumulator (MAC)
- Two 36-bit accumulators, including extension bits
- 16-bit bidirectional barrel shifter
- Parallel instruction set with unique processor addressing modes
- Hardware DO and REP loops
- Three internal address buses and one external address bus
- Four internal data buses and one external data bus
- Instruction set supports both DSP and controller functions
- Controller-style addressing modes and instructions for compact code
- Efficient C Compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/OnCE Debug Programming Interface

### **1.1.2 Memory**

- Harvard architecture permits as many as three simultaneous accesses to Program and Data memory
- On-chip memory including a low-cost, high-volume Flash solution
	- $-$  31.5K  $\times$  16-bit words of Program Flash
	- $-512 \times 16$ -bit words of Program RAM
	- $-2K \times 16$ -bit words of Data Flash
	- $-4K \times 16$ -bit words of Data RAM
	- $-2K \times 16$ -bit words of BootFLASH
- Off-chip memory expansion capabilities programmable for 0, 4, 8, or 12 wait states
	- As much as  $64K \times 16$ -bit Data memory
	- As much as  $64K \times 16$ -bit Program memory

### **1.1.3 Peripheral Circuits for 56F826**

- One General Purpose Quad Timer totalling 7 pins
- One Serial Peripheral Interface with 4 pins (or four additional GPIO lines)
- One Serial Peripheral Interface, or multiplexed with two Serial Communications Interfaces totalling 4 pins
- Synchronous Serial Interface (SSI) with configurable six-pin port (or six additional GPIO lines)



- Sixteen (16) dedicated General Purpose I/O (GPIO) pins
- Thirty (30) shared General Purpose I/O (GPIO) pins
- Computer-Operating Properly (COP) Watchdog timer
- Two external interrupt pins
- External reset pin for hardware reset
- JTAG/On-Chip Emulation (OnCE<sup>TM</sup>) for unobtrusive, processor speed-independent debugging
- Software-programmable, Phase Locked Loop-based frequency synthesizer for the controller core clock
- Fabricated in high-density EMOS with 5V-tolerant, TTL-compatible digital inputs
- One Time of Day module

### **1.1.4 Energy Information**

- Dual power supply, 3.3V and 2.5V
- Wait and Multiple Stop modes available

## **1.2 56F826 Description**

The 56F826 is a member of the 56800 core-based family of processors. It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution for general purpose applications. Because of its low cost, configuration flexibility, and compact program code, the 56F826 is well-suited for many applications. The 56F826 includes many peripherals that are especially useful for applications such as: noise suppression, ID tag readers, sonic/subsonic detectors, security access devices, remote metering, sonic alarms, POS terminals, feature phones.

The 56800 core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both DSP and MCU applications. The instruction set is also highly efficient for C/C++ Compilers to enable rapid development of optimized control applications.

The 56F826 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip Data RAM per instruction cycle. The 56F826 also provides two external dedicated interrupt lines, and up to 46 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration.

The 56F826 controller includes 31.5K words (16-bit) of Program Flash and 2K words of Data Flash (each programmable through the JTAG port) with 512 words of Program RAM, and 4K words of Data RAM. It also supports program execution from external memory.

The 56F826 incorporates a total of 2K words of Boot Flash for easy customer-inclusion of field-programmable software routines that can be used to program the main Program and Data Flash memory areas. Both Program and Data Flash memories can be independently bulk-erased or erased in page sizes of 256 words. The Boot Flash memory can also be either bulk- or page-erased.



This controller also provides a full set of standard programmable peripherals including one Synchronous Serial Interface (SSI), one Serial Peripheral Interface (SPI), the option to select a second SPI or two Serial Communications Interfaces (SCIs), and one Quad Timer. The SSI, SPI, and Quad Timer can be used as General Purpose Input/Outputs (GPIOs) if a timer function is not required.

## **1.3 Award-Winning Development Environment**

- Processor Expert<sup>TM</sup> (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system.
- The Code Warrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards will support concurrent engineering. Together, PE, Code Warrior and EVMs create a complete, scalable tools solution for easy, fast, and efficient development.

## **1.4 Product Documentation**

The four documents listed in **[Table 1-1](#page-5-0)** are required for a complete description and proper design with the 56F826. Documentation is available from local Freescale distributors, Freescale Semiconductor sales offices, Freescale Literature Distribution Centers, or online at **www.freescale.com**.

<span id="page-5-0"></span>

#### **Table 1-1 56F826 Chip Documentation**





## **1.5 Data Sheet Conventions**

This data sheet uses the following conventions:



1. Values for  $V_{IL}$ ,  $V_{OL}$ ,  $V_{IH}$ , and  $V_{OH}$  are defined by individual product specifications.



## **Part 2 Signal/Connection Descriptions**

## **2.1 Introduction**

<span id="page-7-0"></span>The input and output signals of the 56F826 are organized into functional groups, as shown in **[Table 2-1](#page-7-0)** and as illustrated in **[Figure 2-1.](#page-8-0) [Table 2-1](#page-9-0)** describes the signal or signals present on a pin.



#### **Table 2-1 Functional Group Pin Allocations**

1. Alternately, GPIO pins





\*Includes TCS pin, which is reserved for factory use and is tied to VSS

### **Figure 2-1 56F826 Signals Identified by Functional Group1**

<span id="page-8-0"></span><sup>1.</sup> Alternate pin functionality is shown in parentheses.



## **2.2 Signals and Package Information**

All inputs have a weak internal pull-up circuit associated with them. These pull-up circuits are always enabled. Exceptions:

- 1. When a pin is owned by GPIO, then the pull-up may be disabled under software control.
- 2. TCK has a weak pull-down circuit always active.

<span id="page-9-0"></span>

| <b>Signal</b><br><b>Name</b> | Pin No. | <b>Type</b>               | <b>Description</b>                                                                                                                                                               |  |  |  |
|------------------------------|---------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>DD</sub>              | 20      | $V_{DD}$                  | Power-These pins provide power to the internal structures of the chip, and are                                                                                                   |  |  |  |
| V <sub>DD</sub>              | 64      | $V_{DD}$                  | generally connected to a 2.5V supply.                                                                                                                                            |  |  |  |
| V <sub>DD</sub>              | 94      | $V_{DD}$                  |                                                                                                                                                                                  |  |  |  |
| <b>V<sub>DDA</sub></b>       | 59      | <b>V<sub>DDA</sub></b>    | Analog Power-This pin is a dedicated power pin for the analog portion of the<br>chip and should be connected to a low-noise 3.3V supply.                                         |  |  |  |
| V <sub>DDIO</sub>            | 5       | V <sub>DDIO</sub>         | Power In/Out—These pins provide power to the I/O structures of the chip, and                                                                                                     |  |  |  |
| V <sub>DDIO</sub>            | 30      | V <sub>DDIO</sub>         | are generally connected to a 3.3V supply.                                                                                                                                        |  |  |  |
| V <sub>DDIO</sub>            | 57      | V <sub>DDIO</sub>         |                                                                                                                                                                                  |  |  |  |
| V <sub>DDIO</sub>            | 80      | V <sub>DDIO</sub>         |                                                                                                                                                                                  |  |  |  |
| $V_{SS}$                     | 19      | $V_{SS}$                  | GND-These pins provide grounding for the internal structures of the chip. All                                                                                                    |  |  |  |
| $V_{SS}$                     | 63      | $V_{SS}$                  | should be attached to $V_{SS}$                                                                                                                                                   |  |  |  |
| $V_{SS}$                     | 95      | $V_{SS}$                  |                                                                                                                                                                                  |  |  |  |
| <b>V<sub>SSA</sub></b>       | 60      | $V_{SSA}$                 | Analog Ground-This pin supplies an analog ground.                                                                                                                                |  |  |  |
| V <sub>SSIO</sub>            | 6       | V <sub>SSIO</sub>         | GND In/Out-These pins provide grounding for the I/O ring on the chip. All                                                                                                        |  |  |  |
| V <sub>SSIO</sub>            | 31      | V <sub>SSIO</sub>         | should be attached to $V_{SS}$                                                                                                                                                   |  |  |  |
| V <sub>SSIO</sub>            | 58      | V <sub>SSIO</sub>         |                                                                                                                                                                                  |  |  |  |
| V <sub>SSIO</sub>            | 81      | V <sub>SSIO</sub>         |                                                                                                                                                                                  |  |  |  |
| <b>TCS</b>                   | 99      | Input/Output<br>(Schmitt) | TCS—This pin is reserved for factory use. It must be tied to $V_{SS}$ for normal use.<br>In block diagrams, this pin is considered an additional $V_{SS}$                        |  |  |  |
| <b>EXTAL</b>                 | 61      | Input                     | External Crystal Oscillator Input-This input should be connected to a 4MHz<br>external crystal or ceramic resonator. For more information, please refer to<br><b>Section 3.6</b> |  |  |  |

**Table 2-1 56F826 Signal and Package Information for the 100 Pin LQFP**







**Contract Contract Contract** 









**Contract Contract Contract** 









**Contract Contract Contract** 









## **Part 3 Specifications**

## **3.1 General Characteristics**

The 56F826 is fabricated in high-density CMOS with 5V-tolerant TTL-compatible digital inputs. The term *"*5V-tolerant" refers to the capability of an I/O pin, built on a 3.3V-compatible process technology, to withstand a voltage up to 5.5V without damaging the device. Many systems have a mixture of devices designed for 3.3V and 5V power supplies. In such systems, a bus may carry both 3.3V- and 5V-compatible I/O voltage levels. A standard 3.3V I/O is designed to receive a maximum voltage of  $3.3V \pm 10\%$  during normal operation without causing damage. This 5V-tolerant capability, therefore, offers the power savings of 3.3V I/O levels while being able to receive 5V levels without being damaged.

Absolute maximum ratings given in **[Table 3-1](#page-18-0)** are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device.

The 56F826 DC/AC electrical specifications are preliminary and are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed.

#### **CAUTION**

**This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.**



<span id="page-18-0"></span>

## **Table 3-1 Absolute Maximum Ratings**

1.  $V_{DD}$  must not exceed  $V_{DDIO}$ 

2.  $V_{DDIO}$  and  $V_{DDA}$  must not differ by more that 0.5V









#### **Table 3-3 Thermal Characteristics6**

#### **Notes:**

- 1. Theta-JA determined on 2s2p test boards is frequently lower than would be observed in an application. Determined on 2s2p thermal test board.
- 2. Junction to ambient thermal resistance, Theta-JA  $(R_{\theta JA})$  was simulated to be equivalent to the JEDEC specification JESD51-2 in a horizontal configuration in natural convection. Theta-JA was also simulated on a thermal test board with two internal planes (2s2p, where "s" is the number of signal layers and "p" is the number of planes) per JESD51-6 and JESD51-7. The correct name for Theta-JA for forced convection or with the non-single layer boards is Theta-JMA.
- 3. Junction to case thermal resistance, Theta-JC  $(R<sub>H/C</sub>)$ , was simulated to be equivalent to the measured values using the cold plate technique with the cold plate temperature used as the "case" temperature. The basic cold plate measurement technique is described by MIL-STD 883D, Method 1012.1. This is the correct thermal metric to use to calculate thermal performance when the package is being used with a heat sink.
- 4. Thermal Characterization Parameter, Psi-JT ( $\Psi_{\text{JT}}$ ), is the "resistance" from junction to reference point thermocouple on top center of case as defined in JESD51-2.  $\Psi_{IT}$  is a useful value to use to estimate junction temperature in steady state customer environments.
- 5. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 6. See Section 5.1 for more details on thermal design considerations.
- 7. TJ = Junction Temperature TA = Ambient Temperature



## **3.2 DC Electrical Characteristics**

#### **Table 3-4 DC Electrical Characteristics**

<span id="page-20-0"></span>Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ ,  $V_{DD} = 2.25 - 2.75V$ ,  $T_A = -40^{\circ}$  to  $+85^{\circ}C$ ,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 







#### **Table 3-4 DC Electrical Characteristics (Continued)**

Operating Conditions:  $V_{SSIO} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ ,  $V_{DD} = 2.25 - 2.75V$ ,  $T_A = -40^\circ$  to  $+85^\circ$ C,  $C_L \le 50p$ F,  $f_{op} = 80MHz$ 

1. Schmitt Trigger inputs are: EXTBOOT, IRQA, IRQB, RESET, TCS, TCK, TRST, TMS, TDI and RXD1

2. Analog inputs are: ANA[0:7], XTAL and EXTAL. Specification assumes ADC is not sampling.

- 3. PWM pin output source current measured with 50% duty cycle.
- 4. PWM pin output sink current measured with 50% duty cycle.
- 5.  $I_{DDT} = I_{DD} + I_{DDA}$  (Total supply current for  $V_{DD} + V_{DDA}$ )

<span id="page-21-0"></span>6. Run (operating) I<sub>DD</sub> measured using 4MHz clock source. All inputs 0.2V from rail; outputs unloaded. All ports configured as inputs; measured with all modules enabled.

7. Wait  $I_{DD}$  measured using external square wave clock source ( $f_{osc}$  = 4MHz) into XTAL; all inputs 0.2V from rail; no DC loads; less than 50pF on all outputs. C<sub>L</sub> = 20pF on EXTAL; all ports configured as inputs; EXTAL capacitance linearly affects wait I<sub>DD</sub>; measured with PLL enabled.

8. This low-voltage interrupt monitors the V<sub>DDIO</sub> power supply. If V<sub>DDIO</sub> drops below V<sub>EIO</sub>, an interrupt is generated. Functionality of the device is guaranteed under transient conditions when  $V_{DDIO} \geq V_{EIO}$  (between the minimum specified  $V_{DDIO}$  and the point when the  $V_{FIO}$  interrupt is generated).

9. This low-voltage interrupt monitors the V<sub>DD</sub> power supply. If V<sub>DDIO</sub> drops below V<sub>EIC</sub>, an interrupt is generated. Functionality of the device is guaranteed under transient conditions when  $V_{DD} \geq V_{EIC}$  (between the minimum specified  $V_{DD}$  and the point when the  $V<sub>EIC</sub>$  interrupt is generated).

10. Power–on reset occurs whenever the V<sub>DD</sub> power supply drops below V<sub>POR</sub>. While power is ramping up, this signal remains active for as long as  $V_{DD}$  is below  $V_{POR}$  no matter how long the ramp-up rate is.









### **3.3 Supply Voltage Sequencing and Separation Cautions**

**[Figure 3-2](#page-22-0)** shows two situations to avoid in sequencing the  $V_{DD}$  and  $V_{DDIO}$ ,  $V_{DDA}$  supplies.



<span id="page-22-0"></span>**Notes:** 1. V<sub>DD</sub> rising before V<sub>DDIO</sub>, V<sub>DDA</sub> 2.  $V_{DDIO}$ ,  $V_{DDA}$  rising much faster than  $V_{DD}$ 

#### **Figure 3-2 Supply Voltage Sequencing and Separation Cautions**



 $V_{DD}$  should not be allowed to rise early (1). This is usually avoided by running the regulator for the  $V_{DD}$ supply (2.5V) from the voltage generated by the 3.3V V<sub>DDIO</sub> supply, see **[Figure 3-3](#page-23-2)**. This keeps V<sub>DD</sub> from rising faster than  $V_{DDIO}$ .

 $V<sub>DD</sub>$  should not rise so late that a large voltage difference is allowed between the two supplies (2). Typically this situation is avoided by using external discrete diodes in series between supplies, as shown in **[Figure 3-3](#page-23-2)**. The series diodes forward bias when the difference between  $V_{DDIO}$  and  $V_{DD}$  reaches approximately 1.4, causing  $V_{DD}$  to rise as  $V_{DDIO}$  ramps up. When the  $V_{DD}$  regulator begins proper operation, the difference between supplies will typically be 0.8V and conduction through the diode chain reduces to essentially leakage current. During supply sequencing, the following general relationship should be adhered to:

 $V_{\text{DDIO}} \geq V_{\text{DD}} \geq (V_{\text{DDIO}} - 1.4V)$ 

In practice,  $V_{DDA}$  is typically connected directly to  $V_{DDIO}$  with some filtering.



**Figure 3-3 Example Circuit to Control Supply Sequencing**

## <span id="page-23-2"></span><span id="page-23-0"></span>**3.4 AC Electrical Characteristics**

Timing waveforms in **[Section 3.4](#page-23-0)** are tested using the  $V_{II}$  and  $V_{II}$  levels specified in the DC Characteristics table. The levels of  $V_{\text{IH}}$  and  $V_{\text{IL}}$  for an input signal are shown in **[Figure 3-4](#page-23-1)**.



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

### **Figure 3-4 Input Signal Measurement References**

<span id="page-23-1"></span>**[Figure 3-5](#page-24-0)** shows the definitions of the following signal states:

- Active state, when a bus or signal is driven, and enters a low impedance state
- Tri-stated, when a bus or signal is placed in a high impedance state
- Data Valid state, when a signal level has reached  $V_{\text{OL}}$  or  $V_{\text{OH}}$
- Data Invalid state, when a signal level is in transition between  $V_{OL}$  and  $V_{OH}$







**Figure 3-5 Signal States**

## <span id="page-24-0"></span>**3.5 Flash Memory Characteristics**



#### **Table 3-5 Flash Memory Truth Table**

1. X address enable, all rows are disabled when  $XE = 0$ 

2. Y address enable, YMUX is disabled when  $YE = 0$ 

3. Sense amplifier enable

4. Output enable, tri-state Flash data out bus when  $OE = 0$ 

5. Defines program cycle

6. Defines erase cycle

7. Defines mass erase cycle, erase whole block

8. Defines non-volatile store cycle

#### **Table 3-6 IFREN Truth Table**





#### **Table 3-7 Flash Timing Parameters**



Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0-3.6$ V,  $T_A = -40^{\circ}$  to +85 $^{\circ}$ C,  $C_L \le 50p$ F

The following parameters should only be used in the Manual Word Programming Mode



1. One cycle is equal to an erase program and read.

2. Thv is the cumulative high voltage programming time to the same row before next erase. The same address cannot be programmed twice before next erase.

3. Parameters are guaranteed by design in smart programming mode and must be one cycle or greater.

\*The Flash interface unit provides registers for the control of these parameters.







<span id="page-26-0"></span>

<span id="page-26-1"></span>**Figure 3-7 Flash Erase Cycle**





**Figure 3-8 Flash Mass Erase Cycle**

## <span id="page-27-1"></span><span id="page-27-0"></span>**3.6 External Clock Operation**

The 56F826 system clock can be derived from a crystal or an external system clock signal. To generate a reference frequency using the internal oscillator, a reference crystal must be connected between the EXTAL and XTAL pins.

### **3.6.1 Crystal Oscillator**

The internal oscillator is also designed to interface with a parallel-resonant crystal resonator in the frequency range specified for the external crystal in **[Table 3-9.](#page-30-0)** A recommended crystal oscillator circuit is shown in **[Figure 3-9](#page-28-0)**. Follow the crystal supplier's recommendations when selecting a crystal, because crystal parameters determine the component values required to provide maximum stability and reliable start-up. The crystal and associated components should be mounted as close as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time.The internal 56F82x oscillator circuitry is designed to have no external load capacitors present. As shown in **[Figure 3-9](#page-28-0),** no external load capacitors should be used.

The 56F80x components internally are modeled as a parallel resonant oscillator circuit to provide a capacitive load on each of the oscillator pins (XTAL and EXTAL) of 10pF to 13pF over temperature and process variations. Using a typical value of internal capacitance on these pins of 12pF and a value of 3pF



as a typical circuit board trace capacitance the parallel load capacitance presented to the crystal is 9pF as determined by the following equation:

$$
CL = \frac{CL1 \cdot CL2}{CL1 + CL2} + Cs = \frac{12 \cdot 12}{12 + 12} + 3 = 6 + 3 = 9pF
$$

This is the value load capacitance that should be used when selecting a crystal and determining the actual frequency of operation of the crystal oscillator circuit.



**Figure 3-9 Connecting to a Crystal Oscillator Circuit**

### <span id="page-28-0"></span>**3.6.2 Ceramic Resonator**

It is also possible to drive the internal oscillator with a ceramic resonator, assuming the overall system design can tolerate the reduced signal integrity. A typical ceramic resonator circuit is shown in **[Figure 3-10](#page-28-1)**. Refer to supplier's recommendations when selecting a ceramic resonator and associated components. The resonator and components should be mounted as close as possible to the EXTAL and XTAL pins. The internal 56F82x oscillator circuitry is designed to have no external load capacitors present. As shown in **[Figure 3-10](#page-28-1)**, no external load capacitors should be used.





<span id="page-28-1"></span>**Note:** Freescale recommends only two terminal ceramic resonators vs. three terminal resonators (which contain an internal bypass capacitor to ground).



### <span id="page-29-0"></span>**3.6.3 External Clock Source**

The recommended method of connecting an external clock is given in **[Figure 3-11](#page-29-1)**. The external clock source is connected to XTAL and the EXTAL pin is held  $V_{DDA}/2$ .



#### **Figure 3-11 Connecting an External Clock Signal**

#### **Table 3-8 External Clock Operation Timing Requirements**

<span id="page-29-1"></span>Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ ,  $V_{DD} = 2.25 - 2.75V$ ,  $T_A = -40^{\circ}$  to  $+85^{\circ}C$ ,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 



1. See **[Figure 3-11](#page-29-1)** for details on using the recommended connection of an external clock driver.

2. When using Time of Day (TOD), maximum external frequency is 6MHz.

3. The high or low pulse width must be no smaller than 6.25ns or the chip will not function.

4. Parameters listed are guaranteed by design.



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

#### **Figure 3-12 External Clock Timing**



### **3.6.4 Phase Locked Loop Timing**

#### **Table 3-9 PLL Timing**

<span id="page-30-0"></span>Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDAA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^\circ$  to +85 $^\circ$ C,  $C_L \le 50p$ F,  $f_{op} = 80MHz$ 



1. An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 4MHz input crystal.

2. ZCLK may not exceed 80MHz. For additional information on ZCLK and f<sub>out</sub>/2, please refer to the OCCS chapter in the User Manual.  $ZCLK = f_{op}$ 

3. This is the minimum time required after the PLL set-up is changed to ensure reliable operation.

## **3.7 External Bus Asynchronous Timing**

#### **Table 3-10 External Bus Asynchronous Timing1, 2**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ ,  $V_{DD} = 2.25 - 2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50p$ F,  $f_{op} = 80MHz$ 





## **Table 3-10 External Bus Asynchronous Timing1, 2 (Continued)**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 



1. Timing is both wait state- and frequency-dependent. In the formulas listed, WS = the number of wait states and

 $T =$  Clock Period. For 80MHz operation,  $T = 12.5$ ns.

2. Parameters listed are guaranteed by design.

To calculate the required access time for an external memory for any frequency < 80Mhz, use this formula:

Top = Clock period @ desired operating frequency

WS = Number of wait states

Memory Access Time = (Top\*WS) + (Top- 11.5)





**Note:** During read-modify-write instructions and internal instructions, the address lines do not change state.

**Figure 3-13 External Bus Asynchronous Timing**



## **3.8 Reset, Stop, Wait, Mode Select, and Interrupt Timing**

### **Table 3-11 Reset, Stop, Wait, Mode Select, and Interrupt Timing1, 5**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 



1. In the formulas, T = clock cycle. For an operating frequency of 80MHz, T = 12.5ns.

2. Circuit stabilization delay is required during reset when using an external clock or crystal oscillator in two cases:

- After power-on reset
- When recovering from Stop state

3. The minimum is specified for the duration of an edge-sensitive IRQA interrupt required to recover from the Stop state. This is not the minimum required so that the IRQA interrupt is accepted.

- 4. The interrupt instruction fetch is visible on the pins only in Mode 3.
- 5. Parameters listed are guaranteed by design.





**Figure 3-14 Asynchronous Reset Timing**

<span id="page-34-0"></span>

**Figure 3-15 External Interrupt Timing (Negative-Edge-Sensitive)**

<span id="page-34-1"></span>

<span id="page-34-2"></span>**Figure 3-16 External Level-Sensitive Interrupt Timing**





**Figure 3-17 Interrupt from Wait State Timing**

<span id="page-35-0"></span>

<span id="page-35-1"></span>



<span id="page-35-2"></span>**Figure 3-19 Recovery from Stop State Using IRQA Interrupt Service**



## **3.9 Serial Peripheral Interface (SPI) Timing**

### **Table 3-12 SPI Timing1**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 



1. Parameters are guaranteed by design.

![](_page_37_Picture_0.jpeg)

![](_page_37_Figure_1.jpeg)

![](_page_37_Figure_2.jpeg)

<span id="page-37-0"></span>![](_page_37_Figure_3.jpeg)

<span id="page-37-1"></span>**Figure 3-21 SPI Master Timing (CPHA = 1)**

**56F826 Technical Data, Rev. 14**

![](_page_38_Picture_0.jpeg)

![](_page_38_Figure_1.jpeg)

![](_page_38_Figure_2.jpeg)

![](_page_38_Figure_3.jpeg)

<span id="page-38-0"></span>![](_page_38_Figure_4.jpeg)

<span id="page-38-1"></span>**Figure 3-23 SPI Slave Timing (CPHA = 1)**

![](_page_39_Picture_0.jpeg)

## **3.10 Synchronous Serial Interface (SSI) Timing**

### **Table 3-13 SSI Master Mode1 Switching Characteristics**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 

![](_page_39_Picture_197.jpeg)

1. Master mode is internally generated clocks and frame syncs

2. Max clock frequency is IP\_clk/4 = 40MHz / 4 = 10MHz for an 80MHz part.

![](_page_40_Picture_0.jpeg)

3. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP=0 in SCR2 and RSCKP=0 in SCSR) and a non-inverted frame sync (TFSI=0 in SCR2 and RFSI=0 in SCSR). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS in the tables and in the figures.

- 4. 50% duty cycle
- 5. bl = bit length; wl = word length

![](_page_40_Figure_5.jpeg)

**Figure 3-24 Master Mode Timing Diagram**

![](_page_41_Picture_0.jpeg)

### **Table 3-14 SSI Slave Mode1 Switching Characteristics**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 

![](_page_41_Picture_183.jpeg)

![](_page_42_Picture_0.jpeg)

### **Table 3-14 SSI Slave Mode1 Switching Characteristics**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 

![](_page_42_Picture_92.jpeg)

1. Slave mode is externally generated clocks and frame syncs

2. Max clock frequency is  $IP$ \_clk/4 = 40MHz / 4 = 10MHz for an 80MHz part.

3. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP=0 in SCR2 and RSCKP=0 in SCSR) and a non-inverted frame sync (TFSI=0 in SCR2 and RFSI=0 in SCSR). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS in the tables and in the figures.

4. 50% duty cycle

5. bl = bit length; wl = word length

![](_page_43_Picture_0.jpeg)

![](_page_43_Figure_1.jpeg)

**Figure 3-25 Slave Mode Clock Timing**

## **3.11 Quad Timer Timing**

### **Table 3-15 Timer Timing1, 2**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to  $+85^{\circ}C$ ,  $C_L \le 50p$ F,  $f_{op} = 80MHz$ 

![](_page_43_Picture_174.jpeg)

1. In the formulas listed,  $T =$  clock cycle. For 80MHz operation,  $T = 12.5$ ns.

2. Parameters listed are guaranteed by design.

**56F826 Technical Data, Rev. 14**

![](_page_44_Picture_0.jpeg)

![](_page_44_Figure_2.jpeg)

**Figure 3-26 Quad Timer Timing**

## **3.12 Serial Communication Interface (SCI) Timing**

### **Table 3-16 SCI Timing4**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ ,  $V_{DD} = 2.25 - 2.75V$ ,  $T_A = -40^{\circ}$  to  $+85^{\circ}C$ ,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 

![](_page_44_Picture_140.jpeg)

1.  $f_{MAX}$  is the frequency of operation of the system clock in MHz.

2. The RXD pin in SCI0 is named RXD0 and the RXD pin in SCI1 is named RXD1.

3. The TXD pin in SCI0 is named TXD0 and the TXD pin in SCI1 is named TXD1.

4. Parameters listed are guaranteed by design.

![](_page_44_Figure_12.jpeg)

**Figure 3-27 RXD Pulse Width**

![](_page_45_Picture_0.jpeg)

![](_page_45_Figure_1.jpeg)

**Figure 3-28 TXD Pulse Width**

## **3.13 JTAG Timing**

#### **Table 3-17 JTAG Timing1, 3**

Operating Conditions:  $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ ,  $V_{DDA} = V_{DDIO} = 3.0-3.6V$ ,  $V_{DD} = 2.25-2.75V$ ,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ ,  $f_{op} = 80MHz$ 

![](_page_45_Picture_161.jpeg)

1. Timing is both wait state and frequency dependent. For the values listed, T = clock cycle. For 80MHz operation, T = 12.5ns.

2. TCK frequency of operation must be less than 1/8 the processor rate.

3. Parameters listed are guaranteed by design.

![](_page_45_Figure_10.jpeg)

![](_page_45_Figure_11.jpeg)

![](_page_46_Picture_1.jpeg)

![](_page_46_Figure_2.jpeg)

![](_page_47_Picture_0.jpeg)

## **Part 4 Packaging**

## **4.1 Package and Pin-Out Information 56F826**

This section contains package and pin-out information for the 100-pin LQFP configuration of the 56F826.

![](_page_47_Figure_4.jpeg)

**Figure 4-1 Top View, 56F826 100-pin LQFP Package**

![](_page_48_Picture_1.jpeg)

| Pin No.                 | <b>Signal</b><br><b>Name</b>        | Pin No. | <b>Signal Name</b> | Pin No. | <b>Signal Name</b>                                 | Pin No. | <b>Signal</b><br><b>Name</b> |
|-------------------------|-------------------------------------|---------|--------------------|---------|----------------------------------------------------|---------|------------------------------|
| $\mathbf{1}$            | <b>TMS</b>                          | 26      | $\overline{RD}$    | 51      | <b>SRD</b>                                         | 76      | GPIOD <sub>2</sub>           |
| $\overline{2}$          | <b>TDI</b>                          | 27      | <b>WR</b>          | 52      | <b>SRFS</b>                                        | 77      | GPIOD3                       |
| $\mathsf 3$             | <b>TDO</b>                          | 28      | $\overline{DS}$    | 53      | <b>SRCK</b>                                        | 78      | GPIOD4                       |
| $\overline{\mathbf{4}}$ | <b>TRST</b>                         | 29      | $\overline{PS}$    | 54      | <b>STD</b>                                         | 79      | GPIOD5                       |
| 5                       | V <sub>DDIO</sub>                   | 30      | V <sub>DDIO</sub>  | 55      | <b>STFS</b>                                        | 80      | V <sub>DDIO</sub>            |
| $\,6\,$                 | V <sub>SSIO</sub>                   | 31      | V <sub>SSIO</sub>  | 56      | <b>STCK</b>                                        | 81      | V <sub>SSIO</sub>            |
| $\overline{7}$          | A15                                 | 32      | <b>IRQA</b>        | 57      | V <sub>DDIO</sub>                                  | 82      | GPIOD6                       |
| 8                       | A14                                 | 33      | <b>IRQB</b>        | 58      | $V_{\rm SSIO}$                                     | 83      | GPIOD7                       |
| $\boldsymbol{9}$        | A13                                 | 34      | D <sub>0</sub>     | 59      | <b>V<sub>DDA</sub></b>                             | 84      | <b>SCLK</b>                  |
| 10                      | A12                                 | 35      | D <sub>1</sub>     | 60      | <b>V<sub>SSA</sub></b>                             | 85      | <b>MOSI</b>                  |
| 11                      | A11                                 | 36      | D <sub>2</sub>     | 61      | <b>EXTAL</b>                                       | 86      | <b>MISO</b>                  |
| 12                      | A10                                 | 37      | D <sub>3</sub>     | 62      | <b>XTAL</b>                                        | 87      | $\overline{\text{ss}}$       |
| 13                      | A <sub>9</sub>                      | 38      | D <sub>4</sub>     | 63      | $\ensuremath{\mathsf{V}}_\ensuremath{\mathsf{SS}}$ | 88      | TA <sub>3</sub>              |
| 14                      | A <sub>8</sub>                      | 39      | D <sub>5</sub>     | 64      | V <sub>DD</sub>                                    | 89      | TA <sub>2</sub>              |
| 15                      | A7                                  | 40      | D <sub>6</sub>     | 65      | <b>CLKO</b>                                        | 90      | TA <sub>1</sub>              |
| 16                      | A <sub>6</sub>                      | 41      | D7                 | 66      | GPIOB0                                             | 91      | TA0                          |
| 17                      | A <sub>5</sub>                      | 42      | D <sub>8</sub>     | 67      | GPIOB1                                             | 92      | RXD1                         |
| 18                      | A4                                  | 43      | D <sub>9</sub>     | 68      | GPIOB <sub>2</sub>                                 | 93      | TXD1                         |
| 19                      | $\ensuremath{\mathsf{V}}_\text{SS}$ | 44      | D <sub>10</sub>    | 69      | GPIOB3                                             | 94      | V <sub>DD</sub>              |
| 20                      | <b>V<sub>DD</sub></b>               | 45      | <b>RESET</b>       | 70      | GPIOB4                                             | 95      | $V_{SS}$                     |
| 21                      | A <sub>3</sub>                      | 46      | D <sub>11</sub>    | 71      | GPIOB5                                             | 96      | RXD0                         |
| 22                      | A2                                  | 47      | D12                | 72      | GPIOB6                                             | 97      | TXD <sub>0</sub>             |
| 23                      | A <sub>1</sub>                      | 48      | D <sub>13</sub>    | 73      | GPIOB7                                             | 98      | $\overline{DE}$              |
| 24                      | A <sub>0</sub>                      | 49      | D14                | 74      | GPIOD0                                             | 99      | <b>TCS</b>                   |
| 25                      | <b>EXTBOOT</b>                      | 50      | D15                | 75      | GPIOD1                                             | 100     | <b>TCK</b>                   |

**Table 4-1 56F826 Pin Identification by Pin Number**

![](_page_49_Picture_0.jpeg)

![](_page_49_Figure_1.jpeg)

**DETAIL AD**

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.<br>3. DATUM PLANE-AB- IS LOCATED AT BOTTOI 3. DATUM PLANE -AB- IS LOCATED AT BOTTOM
- OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
- 4. DATUMS -T-, -U-, AND -Z- TO BE DETERMINED AT DATUM PLANE -AB-. 5. DIMENSIONS S AND V TO BE DETERMINED
- AT SEATING PLANE -AC-.
- 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -AB-.
- 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.350 (0.014). DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD IS 0.070 (0.003).
- $\sqrt{8}$ . MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076 (0.003).
- 9. EXACT SHAPE OF EACH CORNER MAY VARY FROM DEPICTION.

![](_page_49_Picture_440.jpeg)

#### **CASE 842F-01**

#### **Figure 4-2 100-pin LQPF Mechanical Information**

Please see **www.freescale.com** for the most current case outline.

**56F826 Technical Data, Rev. 14**

![](_page_50_Picture_1.jpeg)

## **Part 5 Design Considerations**

### **5.1 Thermal Design Considerations**

An estimation of the chip junction temperature,  $T_J$ , in  $\rm{°C}$  can be obtained from the equation:

**Equation 1:**  $T_J = T_A + (P_D \times R_{\theta JA})$ 

Where:

 $T_A$  = ambient temperature °C  $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W  $P_D$  = power dissipation in package

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

**Equation 2:**  $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

Where:

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W  $R_{\text{BIC}}$  = package junction-to-case thermal resistance  $\text{C/W}$  $R_{\text{HCA}}$  = package case-to-ambient thermal resistance °C/W

 $R<sub>BJC</sub>$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on the PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system-level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from  $R<sub>H</sub>$  do not satisfactorily answer whether the thermal performance is adequate, a system-level model may be appropriate.

#### **Definitions:**

A complicating factor is the existence of three common definitions for determining the junction-to-case thermal resistance in plastic packages:

- Measure the thermal resistance from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink. This is done to minimize temperature variation across the surface.
- Measure the thermal resistance from the junction to where the leads are attached to the case. This definition is approximately equal to a junction-to-board thermal resistance.

![](_page_51_Picture_0.jpeg)

• Use the value obtained by the equation  $(T_J - T_T)/P_D$ , where  $T_T$  is the temperature of the package case determined by a thermocouple.

The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

## **5.2 Electrical Design Considerations**

#### **CAUTION**

**This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.**

Use the following list of considerations to assure correct operation:

- Provide a low-impedance path from the board power supply to each  $V_{DD}$ ,  $V_{DDIO}$  and  $V_{DDA}$  pin on the controller, and from the board ground to each  $V_{SS}V_{SSIO}$  and  $V_{SSA}$  (GND) pin.
- The minimum bypass requirement is to place  $0.1 \mu$ F capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the  $V_{DD}/V_{SS}$  pairs, including  $V_{DDA}/V_{SSA}$  and  $V_{DDIO}/V_{SSIO}$ . Ceramic and tantalum capacitors tend to provide better performance tolerances.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip  $V_{DD}$  V<sub>DDIO</sub> and  $V_{DDA}$  and  $V_{SS}$ ,  $V_{SSIO}$  and  $V_{SSA}$  (GND) pins are less than 0.5 inch per capacitor lead.
- Bypass the  $V_{DD}$  and  $V_{SS}$  layers of the PCB with approximately 100 $\mu$ F, preferably with a high-grade capacitor such as a tantalum capacitor.

![](_page_52_Picture_0.jpeg)

- Because the controller's output signals have fast rise and fall times, PCB trace lengths should be minimal.
- Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the  $V_{DD}$  and  $V_{SS}$  circuits.
- Take special care to minimize noise levels on the VREF,  $V_{\text{DNA}}$  and  $V_{SSA}$  pins.
- When using Wired-OR mode on the SPI or the  $\overline{IRQx}$  pins, the user must provide an external pull-up device.
- Designs that utilize the TRST pin for JTAG port or OnCE module functionality (such as development or debugging systems) should allow a means to assert  $\overline{\text{TRST}}$  whenever  $\overline{\text{RESET}}$  is asserted, as well as a means to assert TRST independently of RESET. TRST must be asserted at power up for proper operation. Designs that do not require debugging functionality, such as consumer products, TRST should be tied low.
- Because the Flash memory is programmed through the JTAG/OnCE port, designers should provide an interface to this port to allow in-circuit Flash programming.

![](_page_53_Picture_0.jpeg)

## **Part 6 Ordering Information**

**[Table 6-1](#page-53-0)** lists the pertinent information needed to place an order. Consult a Freescale Semiconductor sales office or authorized distributor to determine availability and to order parts.

<span id="page-53-0"></span>![](_page_53_Picture_75.jpeg)

### **Table 6-1 56F826 Ordering Information**

\*This package is RoHS compliant.

![](_page_54_Picture_0.jpeg)

Electrical Design Considerations