# EFM32 Giant Gecko Series 1 Family EFM32GG12 Family Data Sheet The EFM32 Giant Gecko Series 1 MCUs are the world's most energy-friendly microcontrollers, featuring new connectivity interfaces and user interface features. EFM32GG12 includes a powerful 32-bit ARM® Cortex®-M4 and provides robust security via a unique cryptographic hardware engine supporting AES, ECC, SHA, and True Random Number Generator (TRNG). New features include an SD/MMC/SDIO controller, Octal/Quad-SPI memory controller, CAN bus controller, PDM interface, highly robust capacitive sensing, enhanced alpha blending graphics engine, and LESENSE/PCNT enhancements for smart energy meters. These features, combined with ultra-low current active mode and short wake-up time from energy-saving modes, make EFM32GG12 microcontrollers well suited for any battery-powered application, as well as other systems requiring high performance and low-energy consumption. #### Example applications: - · Smart energy meters - · Industrial and factory automation - · Home automation and security - Mid- and high-tier wearables - · IoT devices - ARM Cortex-M4 at 72 MHz - · Ultra low energy operation - 76 μA/MHz in Energy Mode 0 (EM0) - 1.8 μA EM2 Deep Sleep current (RTCC running with state and RAM retention) - · Octal/Quad-SPI memory interface w/ XIP - SD/MMC/SDIO Host Controller - PDM Microphone/Sensor Interface - · Dual CAN 2.0 Bus Controller - · Crystal-free low-energy USB - Hardware cryptographic engine supports AES, ECC, SHA, and TRNG - · Robust capacitive touch sense - Footprint compatible with select EFM32 packages - 5 V tolerant I/O #### 1. Feature List The EFM32GG12 highlighted features are listed below. #### ARM Cortex-M4 CPU Platform - · High performance 32-bit processor @ up to 72 MHz - · DSP instruction support and Floating Point Unit - · Memory Protection Unit - · Wake-up Interrupt Controller ### Flexible Energy Management System - 76 µA/MHz in Active Mode (EM0) - 1.8 µA EM2 Deep Sleep current (16 kB RAM retention and RTCC running from LFRCO) - Integrated DC-DC Buck Converter - Up to 1024 kB Flash Program Memory - · Dual-bank with read-while-write support - 192 kB RAM Data Memory - Includes ECC (SEC-DED) #### · Octal/Quad-SPI Flash Memory Interface - Supports 3 V and 1.8 V memories - 1/2/4/8-bit data bus - · Quad-SPI Execute In Place (XIP) #### · Communication Interfaces - Low-energy Universal Serial Bus (USB) with Device and Host support - · Fully USB 2.0 compliant - · On-chip PHY and embedded 5 V to 3.3 V regulator - · Crystal-free Device mode operation - Patent-pending Low-Energy Mode (LEM) - SD/MMC/SDIO Host Controller - SD v3.01, SDIO v3.0 and MMC v4.51 - 1/4/8-bit bus width - · Up to 2× CAN Bus Controller - Version 2.0A and 2.0B up to 1 Mbps - 5× Universal Synchronous/Asynchronous Receiver/Transmitter - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S/LIN - · Triple buffered full/half-duplex operation with flow control - Ultra high speed (36 MHz) operation on one instance - · 2× Universal Asynchronous Receiver/Transmitter - 2× Low Energy UART - Autonomous operation with DMA in Deep Sleep Mode - 2× I<sup>2</sup>C Interface with SMBus support - · Address recognition in EM3 Stop Mode #### Up to 95 General Purpose I/O Pins - Configurable push-pull, open-drain, pull-up/down, input filter, drive strength - · Configurable peripheral I/O locations - 5 V tolerance on select pins - · Asynchronous external interrupts - · Output state retention and wake-up from Shutoff Mode - Up to 12 Channel DMA Controller - Up to 16 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling - External Bus Interface for up to 4x256 MB of external memory mapped space - · TFT Controller with Direct Drive - · Per-pixel alpha-blending engine #### Hardware Cryptography - AES 128/256-bit keys - ECC B/K163, B/K233, P192, P224, P256 - SHA-1 and SHA-2 (SHA-224 and SHA-256) - True Random Number Generator (TRNG) #### · Hardware CRC Engine Single-cycle computation with 8/16/32-bit data and 16-bit (programmable)/32-bit (fixed) polynomial #### Security Management Unit (SMU) · Fine-grained access control for on-chip peripherals # Integrated Low-energy LCD Controller with up to 8×36 segments - Voltage boost, contrast and autonomous animation - · Patented low-energy LCD driver #### Backup Power Domain - RTCC and retention registers in a separate power domain, available down to energy mode EM4H - Operation from backup battery when main power absent/ insufficient #### Ultra Low-Power Precision Analog Peripherals - 2× 12-bit 1 Msamples/s Analog to Digital Converter (ADC) - · On-chip temperature sensor - 2× 12-bit 500 ksamples/s Digital to Analog Converter (VDAC) - Digital to Analog Current Converter (IDAC) - Up to 3× Analog Comparator (ACMP) - Up to 4× Operational Amplifier (OPAMP) - Robust current-based capacitive sensing with wake-ontouch (CSEN) - Up to 83 GPIO pins are analog-capable. Flexible analog peripheral-to-pin routing via Analog Port (APORT) - · Supply Voltage Monitor #### Timers/Counters - · 4× 16-bit Timer/Counter - 3 or 4 Compare/Capture/PWM channels - · Dead-Time Insertion on two timer instances - · 2× 32-bit Timer/Counter - 3 or 4 Compare/Capture/PWM channels - · Dead-Time Insertion on one timer instance - 32-bit Real Time Counter and Calendar (RTCC) - 24-bit Real Time Counter (RTC) - 32-bit Ultra Low Energy CRYOTIMER for periodic wakeup from any Energy Mode - 2× 16-bit Low Energy Timer for waveform generation - 3× 16-bit Pulse Counter with asynchronous operation - 2× Watchdog Timer with dedicated RC oscillator # · Low Energy Sensor Interface (LESENSE) - · Autonomous sensor monitoring in Deep Sleep Mode - Wide range of sensors supported, including LC sensors and capacitive buttons - · Up to 16 inputs #### Ultra Efficient Power-on Reset and Brown-Out Detector #### Debug Interface - · 2-pin Serial Wire Debug interface - · 1-pin Serial Wire Viewer - · 4-pin JTAG interface - · Embedded Trace Macrocell (ETM) # Pre-Programmed Bootloader #### · Wide Operating Range - 1.8 V to 3.8 V single power supply - Integrated DC-DC, down to 1.8 V output with up to 200 mA load current for system - Standard (-40 °C to 85 °C T<sub>AMB</sub>) and Extended (-40 °C to 125 °C T<sub>J</sub>) temperature grades available #### Packages - QFN64 (9x9 mm) - TQFP64 (10x10 mm) - TQFP100 (14x14 mm) - BGA112 (10x10 mm) - BGA120 (7x7 mm) # 2. Ordering Information Table 2.1. Ordering Information | Ordering Code | Flash<br>(kB) | RAM<br>(kB) | DC-DC Converter | USB | QSPI | SDIO | ГСБ | GPIO | Package | Temp Range | |---------------------------|---------------|-------------|-----------------|-----|------|------|-----|------|---------|---------------| | EFM32GG12B810F1024GL120-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 95 | BGA120 | -40 to +85°C | | EFM32GG12B810F1024IL120-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 95 | BGA120 | -40 to +125°C | | EFM32GG12B830F512GL120-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 95 | BGA120 | -40 to +85°C | | EFM32GG12B830F512IL120-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 95 | BGA120 | -40 to +125°C | | EFM32GG12B810F1024GL112-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 89 | BGA112 | -40 to +85°C | | EFM32GG12B810F1024IL112-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 89 | BGA112 | -40 to +125°C | | EFM32GG12B830F512GL112-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 89 | BGA112 | -40 to +85°C | | EFM32GG12B830F512IL112-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 89 | BGA112 | -40 to +125°C | | EFM32GG12B810F1024GQ100-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 81 | QFP100 | -40 to +85°C | | EFM32GG12B810F1024IQ100-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 81 | QFP100 | -40 to +125°C | | EFM32GG12B830F512GQ100-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 81 | QFP100 | -40 to +85°C | | EFM32GG12B830F512IQ100-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 81 | QFP100 | -40 to +125°C | | EFM32GG12B810F1024GM64-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 51 | QFN64 | -40 to +85°C | | EFM32GG12B810F1024GQ64-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 48 | QFP64 | -40 to +85°C | | EFM32GG12B810F1024IM64-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 51 | QFN64 | -40 to +125°C | | EFM32GG12B810F1024IQ64-A | 1024 | 192 | Yes | Yes | Yes | Yes | Yes | 48 | QFP64 | -40 to +125°C | | EFM32GG12B830F512GM64-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 51 | QFN64 | -40 to +85°C | | EFM32GG12B830F512GQ64-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 48 | QFP64 | -40 to +85°C | | EFM32GG12B830F512IM64-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 51 | QFN64 | -40 to +125°C | | EFM32GG12B830F512IQ64-A | 512 | 192 | Yes | Yes | Yes | Yes | Yes | 48 | QFP64 | -40 to +125°C | | EFM32GG12B510F1024GL120-A | 1024 | 192 | Yes | No | No | No | Yes | 95 | BGA120 | -40 to +85°C | | EFM32GG12B510F1024IL120-A | 1024 | 192 | Yes | No | No | No | Yes | 95 | BGA120 | -40 to +125°C | | EFM32GG12B530F512GL120-A | 512 | 192 | Yes | No | No | No | Yes | 95 | BGA120 | -40 to +85°C | | EFM32GG12B530F512IL120-A | 512 | 192 | Yes | No | No | No | Yes | 95 | BGA120 | -40 to +125°C | | EFM32GG12B510F1024GL112-A | 1024 | 192 | Yes | No | No | No | Yes | 92 | BGA112 | -40 to +85°C | | EFM32GG12B510F1024IL112-A | 1024 | 192 | Yes | No | No | No | Yes | 92 | BGA112 | -40 to +125°C | | EFM32GG12B530F512GL112-A | 512 | 192 | Yes | No | No | No | Yes | 92 | BGA112 | -40 to +85°C | | EFM32GG12B530F512IL112-A | 512 | 192 | Yes | No | No | No | Yes | 92 | BGA112 | -40 to +125°C | | EFM32GG12B510F1024GQ100-A | 1024 | 192 | Yes | No | No | No | Yes | 81 | QFP100 | -40 to +85°C | | EFM32GG12B510F1024IQ100-A | 1024 | 192 | Yes | No | No | No | Yes | 81 | QFP100 | -40 to +125°C | | | | | DC-DC Converter | | | | | | | | |---------------------------|---------------|-------------|-----------------|-----|------|------|-----|------|---------|---------------| | | | | ၁၁ ၁ | | | | | | | | | Ordering Code | Flash<br>(kB) | RAM<br>(kB) | DC-E | USB | QSPI | SDIO | ГСР | GPIO | Package | Temp Range | | EFM32GG12B530F512GQ100-A | 512 | 192 | Yes | No | No | No | Yes | 81 | QFP100 | -40 to +85°C | | EFM32GG12B530F512IQ100-A | 512 | 192 | Yes | No | No | No | Yes | 81 | QFP100 | -40 to +125°C | | EFM32GG12B510F1024GM64-A | 1024 | 192 | Yes | No | No | No | Yes | 54 | QFN64 | -40 to +85°C | | EFM32GG12B510F1024GQ64-A | 1024 | 192 | Yes | No | No | No | Yes | 51 | QFP64 | -40 to +85°C | | EFM32GG12B510F1024IM64-A | 1024 | 192 | Yes | No | No | No | Yes | 54 | QFN64 | -40 to +125°C | | EFM32GG12B510F1024IQ64-A | 1024 | 192 | Yes | No | No | No | Yes | 51 | QFP64 | -40 to +125°C | | EFM32GG12B530F512GM64-A | 512 | 192 | Yes | No | No | No | Yes | 54 | QFN64 | -40 to +85°C | | EFM32GG12B530F512GQ64-A | 512 | 192 | Yes | No | No | No | Yes | 51 | QFP64 | -40 to +85°C | | EFM32GG12B530F512IM64-A | 512 | 192 | Yes | No | No | No | Yes | 54 | QFN64 | -40 to +125°C | | EFM32GG12B530F512IQ64-A | 512 | 192 | Yes | No | No | No | Yes | 51 | QFP64 | -40 to +125°C | | EFM32GG12B410F1024GL120-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 93 | BGA120 | -40 to +85°C | | EFM32GG12B410F1024IL120-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 93 | BGA120 | -40 to +125°C | | EFM32GG12B430F512GL120-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 93 | BGA120 | -40 to +85°C | | EFM32GG12B430F512IL120-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 93 | BGA120 | -40 to +125°C | | EFM32GG12B410F1024GL112-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 87 | BGA112 | -40 to +85°C | | EFM32GG12B410F1024IL112-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 87 | BGA112 | -40 to +125°C | | EFM32GG12B430F512GL112-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 87 | BGA112 | -40 to +85°C | | EFM32GG12B430F512IL112-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 87 | BGA112 | -40 to +125°C | | EFM32GG12B410F1024GQ100-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 83 | QFP100 | -40 to +85°C | | EFM32GG12B410F1024IQ100-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 83 | QFP100 | -40 to +125°C | | EFM32GG12B430F512GQ100-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 83 | QFP100 | -40 to +85°C | | EFM32GG12B430F512IQ100-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 83 | QFP100 | -40 to +125°C | | EFM32GG12B410F1024GM64-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 53 | QFN64 | -40 to +85°C | | EFM32GG12B410F1024GQ64-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 50 | QFP64 | -40 to +85°C | | EFM32GG12B410F1024IM64-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 53 | QFN64 | -40 to +125°C | | EFM32GG12B410F1024IQ64-A | 1024 | 192 | No | Yes | Yes | Yes | Yes | 50 | QFP64 | -40 to +125°C | | EFM32GG12B430F512GM64-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 53 | QFN64 | -40 to +85°C | | EFM32GG12B430F512GQ64-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 50 | QFP64 | -40 to +85°C | | EFM32GG12B430F512IM64-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 53 | QFN64 | -40 to +125°C | | EFM32GG12B430F512IQ64-A | 512 | 192 | No | Yes | Yes | Yes | Yes | 50 | QFP64 | -40 to +125°C | | EFM32GG12B310F1024GL112-A | 1024 | 192 | No | No | No | No | Yes | 90 | BGA112 | -40 to +85°C | | EFM32GG12B330F512GL112-A | 512 | 192 | No | No | No | No | Yes | 90 | BGA112 | -40 to +85°C | | EFM32GG12B310F1024GQ100-A | 1024 | 192 | No | No | No | No | Yes | 86 | QFP100 | -40 to +85°C | | EFM32GG12B330F512GQ100-A | 512 | 192 | No | No | No | No | Yes | 86 | QFP100 | -40 to +85°C | | Ordering Code | Flash<br>(kB) | RAM<br>(kB) | DC-DC Converter | USB | QSPI | SDIO | ГСБ | GPIO | Package | Temp Range | |--------------------------|---------------|-------------|-----------------|-----|------|------|-----|------|---------|---------------| | EFM32GG12B110F1024GM64-A | 1024 | 192 | No | No | No | No | No | 56 | QFN64 | -40 to +85°C | | EFM32GG12B110F1024GQ64-A | 1024 | 192 | No | No | No | No | No | 53 | QFP64 | -40 to +85°C | | EFM32GG12B110F1024IM64-A | 1024 | 192 | No | No | No | No | No | 56 | QFN64 | -40 to +125°C | | EFM32GG12B110F1024IQ64-A | 1024 | 192 | No | No | No | No | No | 53 | QFP64 | -40 to +125°C | | EFM32GG12B130F512GM64-A | 512 | 192 | No | No | No | No | No | 56 | QFN64 | -40 to +85°C | | EFM32GG12B130F512GQ64-A | 512 | 192 | No | No | No | No | No | 53 | QFP64 | -40 to +85°C | | EFM32GG12B130F512IM64-A | 512 | 192 | No | No | No | No | No | 56 | QFN64 | -40 to +125°C | | EFM32GG12B130F512IQ64-A | 512 | 192 | No | No | No | No | No | 53 | QFP64 | -40 to +125°C | Figure 2.1. Ordering Code Key # **Table of Contents** | 1. | Feature List | 2 | |----|------------------------------------------------------------------------|----| | 2. | Ordering Information | 4 | | 3. | System Overview | 11 | | | 3.1 Introduction | 11 | | | 3.2 Power | 12 | | | 3.2.1 Energy Management Unit (EMU) | | | | 3.2.2 DC-DC Converter | 12 | | | 3.2.3 5 V Regulator | | | | 3.2.4 EM2 and EM3 Power Domains | 13 | | | 3.3 General Purpose Input/Output (GPIO) | 13 | | | 3.4 Clocking | 13 | | | 3.4.1 Clock Management Unit (CMU) | 13 | | | 3.4.2 Internal and External Oscillators | 14 | | | 3.5 Counters/Timers and PWM | 14 | | | 3.5.1 Timer/Counter (TIMER) | 14 | | | 3.5.2 Wide Timer/Counter (WTIMER) | | | | 3.5.3 Real Time Counter and Calendar (RTCC) | | | | 3.5.4 Low Energy Timer (LETIMER) | | | | 3.5.5 Ultra Low Power Wake-up Timer (CRYOTIMER) | | | | 3.5.6 Pulse Counter (PCNT) | | | | 3.5.7 Watchdog Timer (WDOG) | | | | 3.6 Communications and Other Digital Peripherals | | | | 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART). | | | | 3.6.2 Universal Asynchronous Receiver/Transmitter (UART) | | | | 3.6.4 Inter-Integrated Circuit Interface (I <sup>2</sup> C) | | | | 3.6.5 External Bus Interface (EBI) | | | | 3.6.6 Quad-SPI Flash Controller (QSPI) | | | | 3.6.7 SDIO Host Controller (SDIO) | | | | 3.6.8 Universal Serial Bus (USB) | | | | 3.6.9 Controller Area Network (CAN) | | | | 3.6.10 Peripheral Reflex System (PRS) | | | | 3.6.11 Low Energy Sensor Interface (LESENSE) | 16 | | | 3.6.12 Pulse Density Modulation (PDM) Interface | 16 | | | 3.7 Security Features | 17 | | | 3.7.1 General Purpose Cyclic Redundancy Check (GPCRC) | 17 | | | 3.7.2 Crypto Accelerator (CRYPTO) | | | | 3.7.3 True Random Number Generator (TRNG) | | | | 3.7.4 Security Management Unit (SMU) | 17 | | | 3.8 Analog | | | | 3.8.1 Analog Port (APORT) | | | | 3.8.2 Analog Comparator (ACMP) | | | | 3.8.3 Analog to Digital Converter (ADC) | 17 | | | 3.8.4 Capacitive Sense (CSEN). 3.8.5 Digital to Analog Current Converter (IDAC). 3.8.6 Digital to Analog Converter (VDAC). 3.8.7 Operational Amplifiers. 3.8.8 Liquid Crystal Display Driver (LCD). 3.9 Reset Management Unit (RMU). | 16<br>16<br>16<br>16 | 8<br>8<br>8<br>8 | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------| | | 3.10.1 Processor Core | 19<br>19 | 9 | | | 3.11 Memory Map | | | | 4. | . Electrical Specifications | . 2 | 3 | | | 4.1 Electrical Characteristics 4.1.1 Absolute Maximum Ratings 4.1.2 Operating Conditions 4.1.3 Thermal Characteristics 4.1.4 DC-DC Converter 4.1.5 5V Regulator 4.1.6 Backup Supply Domain 4.1.7 Current Consumption 4.1.8 Wake Up Times 4.1.9 Brown Out Detector (BOD) 4.1.10 Oscillators 4.1.11 Flash Memory Characteristics 4.1.12 General-Purpose I/O (GPIO) 4.1.13 Voltage Monitor (VMON) 4.1.14 Analog to Digital Converter (ADC) 4.1.15 Analog Comparator (ACMP) 4.1.16 Digital to Analog Converter (VDAC) | 2·2·2·3·3·3·4·4·4·55· | 3 4 5 7 8 0 1 2 9 0 1 8 9 1 2 4 | | | 4.1.17 Current Digital to Analog Converter (IDAC) 4.1.18 Capacitive Sense (CSEN) 4.1.19 Operational Amplifier (OPAMP) 4.1.20 LCD Driver 4.1.21 Pulse Counter (PCNT) 4.1.22 Analog Port (APORT) 4.1.23 I2C 4.1.24 USART SPI 4.1.25 External Bus Interface (EBI) 4.1.26 Serial Data I/O Host Controller (SDIO) 4.1.27 Quad SPI (QSPI) 4.1.28 PDM | 60<br>60<br>60<br>60<br>60<br>71<br>75<br>75<br>75<br>100 | 024788925438 | | | 4.2 Typical Performance Curves | | 9 | | | 7.4.4 DV-UV VVIIVGIIGI | 1.13 | ٠, | | 5. | Pin Definitions | 117 | |----|--------------------------------------------|-----| | | 5.1 EFM32GG12B8xx in BGA120 Device Pinout | 117 | | | 5.2 EFM32GG12B5xx in BGA120 Device Pinout | 120 | | | 5.3 EFM32GG12B4xx in BGA120 Device Pinout | 123 | | | 5.4 EFM32GG12B8xx in BGA112 Device Pinout | 126 | | | 5.5 EFM32GG12B5xx in BGA112 Device Pinout | 129 | | | 5.6 EFM32GG12B4xx in BGA112 Device Pinout | 132 | | | 5.7 EFM32GG12B3xx in BGA112 Device Pinout | 135 | | | 5.8 EFM32GG12B8xx in QFP100 Device Pinout | 138 | | | 5.9 EFM32GG12B5xx in QFP100 Device Pinout | 141 | | | 5.10 EFM32GG12B4xx in QFP100 Device Pinout | 144 | | | 5.11 EFM32GG12B3xx in QFP100 Device Pinout | 147 | | | 5.12 EFM32GG12B8xx in QFP64 Device Pinout | 150 | | | 5.13 EFM32GG12B5xx in QFP64 Device Pinout | 152 | | | 5.14 EFM32GG12B4xx in QFP64 Device Pinout | 154 | | | 5.15 EFM32GG12B1xx in QFP64 Device Pinout | 156 | | | 5.16 EFM32GG12B8xx in QFN64 Device Pinout | 158 | | | 5.17 EFM32GG12B5xx in QFN64 Device Pinout | 160 | | | 5.18 EFM32GG12B4xx in QFN64 Device Pinout | 162 | | | 5.19 EFM32GG12B1xx in QFN64 Device Pinout | 164 | | | 5.20 GPIO Functionality Table | 166 | | | 5.21 Alternate Functionality Overview | 178 | | | 5.22 Analog Port (APORT) Client Maps | 204 | | 6. | BGA120 Package Specifications | 216 | | | 6.1 BGA120 Package Dimensions | 216 | | | 6.2 BGA120 PCB Land Pattern | 218 | | | 6.3 BGA120 Package Marking | 220 | | 7. | BGA112 Package Specifications | 221 | | | 7.1 BGA112 Package Dimensions | 221 | | | 7.2 BGA112 PCB Land Pattern | 223 | | | 7.3 BGA112 Package Marking | | | 8. | TQFP100 Package Specifications | 226 | | | 8.1 TQFP100 Package Dimensions | | | | 8.2 TQFP100 PCB Land Pattern | | | | 8.3 TQFP100 Package Marking | | | 9. | TQFP64 Package Specifications | | | | 9.1 TQFP64 Package Dimensions | | | 11. R | Revision History. ................................23 | 39 | |-------|------------------------------------------------------|----| | 10. | .3 QFN64 Package Marking | 38 | | 10. | .2 QFN64 PCB Land Pattern | 36 | | 10. | .1 QFN64 Package Dimensions | 34 | | 10. C | QFN64 Package Specifications | }4 | | 9.3 | B TQFP64 Package Marking | 33 | | 9.2 | P. TQFP64 PCB Land Pattern | 32 | # 3. System Overview #### 3.1 Introduction The Giant Gecko Series 1 product family is well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the MCU system. The detailed functional description can be found in the Giant Gecko Series 1 Reference Manual. A block diagram of the Giant Gecko Series 1 family is shown in Figure 3.1 Detailed EFM32GG12 Block Diagram on page 11. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information. Figure 3.1. Detailed EFM32GG12 Block Diagram #### 3.2 Power The EFM32GG12 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. A 5 V regulator is available on some OPNs, allowing the device to be powered directly from 5 V power sources, such as USB. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor. The EFM32GG12 device family includes support for internal supply voltage scaling, as well as two different power domain groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption. AVDD and VREGVDD need to be 1.8 V or higher for the MCU to operate across all conditions; however the rest of the system will operate down to 1.62 V, including the digital supply and I/O. This means that the device is fully compatible with 1.8 V components. Running from a sufficiently high supply, the device can use the DC-DC to regulate voltage not only for itself, but also for other PCB components, supplying up to a total of 200 mA. #### 3.2.1 Energy Management Unit (EMU) The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the DC-DC regulator and the Voltage Monitor (VMON). The VMON is used to monitor multiple supply voltages. It has multiple channels which can be programmed individually by the user to determine if a sensed supply has fallen below a chosen threshold. #### 3.2.2 DC-DC Converter The DC-DC buck converter covers a wide range of load currents and provides up to 90% efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 200 mA to the device and surrounding PCB components. Protection features include programmable current limiting, short-circuit protection, and dead-time protection. The DC-DC converter may also enter bypass mode when the input voltage is too low for efficient operation. In bypass mode, the DC-DC input supply is internally connected directly to its output through a low resistance switch. Bypass mode also supports in-rush current limiting to prevent input supply voltage droops due to excessive output current transients. #### 3.2.3 5 V Regulator A 5 V input regulator is available, allowing the device to be powered directly from 5 V power sources such as the USB VBUS line. The regulator is available in all energy modes, and outputs 3.3 V to be used to power the USB PHY and other 3.3 V systems. Two inputs to the regulator allow for seamless switching between local and external power sources. #### 3.2.4 EM2 and EM3 Power Domains The EFM32GG12 has three independent peripheral power domains for use in EM2 and EM3. Two of these domains are dynamic and can be shut down to save energy. Peripherals associated with the two dynamic power domains are listed in Table 3.1 EM2 and EM3 Peripheral Power Subdomains on page 13. If all of the peripherals in a peripheral power domain are unused, the power domain for that group will be powered off in EM2 and EM3, reducing the overall current consumption of the device. Other EM2, EM3, and EM4-capable peripherals and functions not listed in the table below reside on the primary power domain, which is always on in EM2 and EM3. Table 3.1. EM2 and EM3 Peripheral Power Subdomains | Peripheral Power Domain 1 | Peripheral Power Domain 2 | |---------------------------|---------------------------| | ACMP0 | ACMP1 | | PCNT0 | PCNT1 | | ADC0 | PCNT2 | | LETIMER0 | CSEN | | LESENSE | VDAC0 | | APORT | LEUART0 | | - | LEUART1 | | - | LETIMER1 | | - | I2C0 | | - | I2C1 | | - | IDAC | | - | ADC1 | | - | ACMP2 | | - | LCD | | - | RTC | #### 3.3 General Purpose Input/Output (GPIO) EFM32GG12 has up to 95 General Purpose Input/Output pins. GPIO are organized on three independent supply rails, allowing for interface to multiple logic levels in the system simultaneously. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts. #### 3.4 Clocking #### 3.4.1 Clock Management Unit (CMU) The Clock Management Unit controls oscillators and clocks in the EFM32GG12. Individual enabling and disabling of clocks to all peripherals is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators. #### 3.4.2 Internal and External Oscillators The EFM32GG12 supports two crystal oscillators and fully integrates five RC oscillators, listed below. - A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 4 to 50 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature. - A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes. - An integrated high frequency RC oscillator (HFRCO) is available for the MCU system. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range. When crystal accuracy is not required, it can be operated in free-running mode at a number of factory-calibrated frequencies. A digital phase-locked loop (DPLL) feature allows the HFRCO to achieve higher accuracy and stability by referencing other available clock sources such as LFXO and HFXO. - An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire Viewer port with a wide frequency range. - An integrated universal high frequency RC oscillator (USHFRCO) is available for timing the USB, SDIO and QSPI peripherals. The USHFRCO can be syncronized to the host's USB clock to allow the USB to operate in device mode without the additional cost of an external crystal. - An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required. - An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes. #### 3.5 Counters/Timers and PWM #### 3.5.1 Timer/Counter (TIMER) TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only. #### 3.5.2 Wide Timer/Counter (WTIMER) WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER\_0 only. # 3.5.3 Real Time Counter and Calendar (RTCC) The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes down to EM4H. #### 3.5.4 Low Energy Timer (LETIMER) The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC. #### 3.5.5 Ultra Low Power Wake-up Timer (CRYOTIMER) The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation. #### 3.5.6 Pulse Counter (PCNT) The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The peripheral may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. # 3.5.7 Watchdog Timer (WDOG) The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS. #### 3.6 Communications and Other Digital Peripherals #### 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O interface. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting: - ISO7816 SmartCards - IrDA - I<sup>2</sup>S #### 3.6.2 Universal Asynchronous Receiver/Transmitter (UART) The Universal Asynchronous Receiver/Transmitter is a subset of the USART peripheral, supporting full duplex asynchronous UART communication with hardware flow control and RS-485. #### 3.6.3 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption. # 3.6.4 Inter-Integrated Circuit Interface (I<sup>2</sup>C) The $I^2C$ interface enables communication between the MCU and a serial $I^2C$ bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the $I^2C$ peripheral allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes. #### 3.6.5 External Bus Interface (EBI) The External Bus Interface provides access to external parallel interface devices. The interface is memory mapped into the address bus of the Cortex-M4. This enables seamless access from software without manually manipulating the I/O settings each time a read or write is performed. The data and address lines are multiplexed in order to reduce the number of pins required to interface to external devices. Timing is adjustable to meet specifications of the external devices. The interface is limited to asynchronous devices. The EBI contains a TFT controller which can drive a TFT via an RGB interface. The TFT controller supports programmable display and port sizes and offers accurate control of frequency and setup and hold timing. Direct Drive is supported for TFT displays which do not have their own frame buffer. In that case TFT Direct Drive can transfer data from either on-chip memory or from an external memory device to the TFT at low CPU load. Automatic alpha-blending and masking is also supported for transfers through the EBI interface. #### 3.6.6 Quad-SPI Flash Controller (QSPI) The QSPI provides access to to a wide range of flash devices with wide I/O busses. The I/O and clocking configuration is flexible and supports many types of devices. Up to 8-bit wide interfaces are supported. The QSPI handles opcodes, status flag polling, and timing configuration automatically. The external flash memory is mapped directly to internal memory to allow random access to any word in the flash and direct code execution. An integrated instruction cache minimizes latency and allows efficient code execution. Execute in Place (XIP) is supported for devices with this feature. Large data chunks can be transferred with DMA as efficiently as possible with high throughput and minimimal bus load, utilizing an integrated 1 kB SRAM FIFO. #### 3.6.7 SDIO Host Controller (SDIO) The SDIO is an SD3.01 / SDIO3.0 / eMMC4.51-compliant Host Controller interface for transferring data to and from SD/MMC/SDIO devices. The module conforms to the SD Host Controller Standard Specification Version 3.00. The Host Controller handles SDIO/SD/MMC Protocol at the transmission level, packing data, adding cyclic redundancy check (CRC), Start/End bits, and checking for transaction format correctness. #### 3.6.8 Universal Serial Bus (USB) The USB is a full-speed/low-speed USB 2.0 compliant host/device controller. The USB can be used in device and host-only configurations, while a clock recovery mechanism allows crystal-less operation in device mode. The USB block supports both full speed (12 MBit/s) and low speed (1.5 MBit/s) operation. When operating as a device, a special Low Energy Mode ensures the current consumption is optimized, enabling USB communications on a strict power budget. The USB device includes an internal dedicated Descriptor-Based Scatter/Gather DMA and supports up to 6 OUT endpoints and 6 IN endpoints, in addition to endpoint 0. The on-chip PHY includes internal pull-up and pull-down resistors, as well as voltage comparators for monitoring the VBUS voltage and A/B device identification using the ID line. #### 3.6.9 Controller Area Network (CAN) The CAN peripheral provides support for communication at up to 1 Mbps over CAN protocol version 2.0 part A and B. It includes 32 message objects with independent identifier masks and retains message RAM in EM2. Automatic retransmittion may be disabled in order to support Time Triggered CAN applications. #### 3.6.10 Peripheral Reflex System (PRS) The Peripheral Reflex System provides a communication network between different peripherals without software involvement. Peripherals producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals, which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripheral to act autonomously without waking the MCU core, saving power. #### 3.6.11 Low Energy Sensor Interface (LESENSE) The Low Energy Sensor Interface LESENSE<sup>TM</sup> is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators, ADC, and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable finite state machine which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget. #### 3.6.12 Pulse Density Modulation (PDM) Interface The PDM module provides a serial interface and decimation filter for Pulse Density Modulation (PDM) microphones, isolated Sigmadelta ADCs, digital sensors and other PDM or sigma delta bit stream peripherals. A programmable Cascaded Integrator Comb (CIC) filter is used to decimate the incoming bit streams. PDM supports multiple channels of stereo or mono input data and DMA transfer. #### 3.7 Security Features #### 3.7.1 General Purpose Cyclic Redundancy Check (GPCRC) The GPCRC block implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application. #### 3.7.2 Crypto Accelerator (CRYPTO) The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. Giant Gecko Series 1 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), and SHA-1 and SHA-2 (SHA-224 and SHA-256). Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM. Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233. The CRYPTO peripheral allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations. #### 3.7.3 True Random Number Generator (TRNG) The TRNG is a non-deterministic random number generator based on a full hardware solution. The TRNG is validated with NIST800-22 and AIS-31 test suites as well as being suitable for FIPS 140-2 certification (for the purposes of cryptographic key generation). #### 3.7.4 Security Management Unit (SMU) The Security Management Unit (SMU) allows software to set up fine-grained security for peripheral access, which is not possible in the Memory Protection Unit (MPU). Peripherals may be secured by hardware on an individual basis, such that only priveleged accesses to the peripheral's register interface will be allowed. When an access fault occurs, the SMU reports the specific peripheral involved and can optionally generate an interrupt. #### 3.8 Analog #### 3.8.1 Analog Port (APORT) The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog peripherals on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs. #### 3.8.2 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold. #### 3.8.3 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential. #### 3.8.4 Capacitive Sense (CSEN) The CSEN peripheral is a dedicated Capacitive Sensing block for implementing touch-sensitive user interface elements such a switches and sliders. The CSEN peripheral uses a charge ramping measurement technique, which provides robust sensing even in adverse conditions including radiated noise and moisture. The peripheral can be configured to take measurements on a single port pin or scan through multiple pins and store results to memory through DMA. Several channels can also be shorted together to measure the combined capacitance or implement wake-on-touch from very low energy modes. Hardware includes a digital accumulator and an averaging filter, as well as digital threshold comparators to reduce software overhead. #### 3.8.5 Digital to Analog Current Converter (IDAC) The IDAC can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The full-scale current is programmable between $0.05~\mu A$ and $64~\mu A$ with several ranges consisting of various step sizes. # 3.8.6 Digital to Analog Converter (VDAC) The Digital to Analog Converter (VDAC) can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The opamps are used in conjunction with the VDAC, to provide output buffering. One opamp is used per single-ended channel, or two opamps are used to provide differential outputs. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3. # 3.8.7 Operational Amplifiers The opamps are low power amplifiers with a high degree of flexibility targeting a wide variety of standard opamp application areas, and are available down to EM3. With flexible built-in programming for gain and interconnection they can be configured to support multiple common opamp functions. All pins are also available externally for filter configurations. Each opamp has a rail to rail input and a rail to rail output. They can be used in conjunction with the VDAC peripheral or in stand-alone configurations. The opamps save energy, PCB space, and cost as compared with standalone opamps because they are integrated on-chip. #### 3.8.8 Liquid Crystal Display Driver (LCD) The LCD driver is capable of driving a segmented LCD display with up to 8x36 segments. A voltage boost function enables it to provide the LCD display with higher voltage than the supply voltage for the device. A patented charge redistribution driver can reduce the LCD module supply current by up to 40%. In addition, an animation feature can run custom animations on the LCD display without any CPU intervention. The LCD driver can also remain active even in Energy Mode 2 and provides a Frame Counter interrupt that can wake-up the device on a regular basis for updating data. #### 3.9 Reset Management Unit (RMU) The RMU is responsible for handling reset of the EFM32GG12. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset. #### 3.10 Core and Memory #### 3.10.1 Processor Core The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system: - · ARM Cortex-M4 RISC processor with FPU achieving 1.25 Dhrystone MIPS/MHz - · Memory Protection Unit (MPU) supporting up to 8 memory segments - Embedded Trace Macrocell (ETM) for real-time trace and debug - · Up to 1024 kB flash program memory - · Dual-bank memory with read-while-write support - Up to 192 kB RAM data memory - · Configuration and event handling of all modules - 2-pin Serial-Wire or 4-pin JTAG debug interface #### 3.10.2 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep. #### 3.10.3 Linked Direct Memory Access Controller (LDMA) The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented. #### 3.10.4 Bootloader All devices come pre-programmed with a UART bootloader. This bootloader resides in flash and can be erased if it is not needed. More information about the bootloader protocol and usage can be found in *AN0003: UART Bootloader*. Application notes can be found on the Silicon Labs website (www.silabs.com/32bit-appnotes) or within Simplicity Studio in the [**Documentation**] area. # 3.11 Memory Map The EFM32GG12 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration. Figure 3.2. EFM32GG12 Memory Map — Core Peripherals and Code Space Figure 3.3. EFM32GG12 Memory Map — Peripherals # 3.12 Configuration Summary The features of the EFM32GG12 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining peripherals support full configuration. **Table 3.2. Configuration Summary** | Module | Configuration | Pin Connections | |---------|-----------------------------|---------------------------------| | USART0 | IrDA, SmartCard | US0_TX, US0_RX, US0_CLK, US0_CS | | USART1 | I <sup>2</sup> S, SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | IrDA, SmartCard, High-Speed | US2_TX, US2_RX, US2_CLK, US2_CS | | USART3 | I <sup>2</sup> S, SmartCard | US3_TX, US3_RX, US3_CLK, US3_CS | | USART4 | I <sup>2</sup> S, SmartCard | US4_TX, US4_RX, US4_CLK, US4_CS | | TIMER0 | with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | - | TIM1_CC[3:0] | | TIMER2 | with DTI | TIM2_CC[2:0], TIM2_CDTI[2:0] | | TIMER3 | - | TIM3_CC[2:0] | | WTIMER0 | with DTI | WTIM0_CC[2:0], WTIM0_CDTI[2:0] | | WTIMER1 | - | WTIM1_CC[3:0] | # 4. Electrical Specifications #### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the following conditions, unless stated otherwise: - Typical values are based on $T_{AMB}$ =25 °C and $V_{DD}$ = 3.3 V, by production test and/or technology characterization. - Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise. Refer to 4.1.2.1 General Operating Conditions for more details about operational supply and temperature limits. #### 4.1.1 Absolute Maximum Ratings Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at <a href="http://www.silabs.com/support/quality/pages/default.aspx">http://www.silabs.com/support/quality/pages/default.aspx</a>. **Table 4.1. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|------------------------|----------------------------------------|------|-----|--------------------------------|--------| | Storage temperature range | T <sub>STG</sub> | | -50 | _ | 150 | °C | | Voltage on supply pins other than VREGI and VBUS | $V_{\text{DDMAX}}$ | | -0.3 | _ | 3.8 | V | | Voltage ramp rate on any supply pin | V <sub>DDRAMPMAX</sub> | | _ | _ | 1 | V / µs | | DC voltage on any GPIO pin | V <sub>DIGPIN</sub> | 5V tolerant GPIO pins <sup>1 2 3</sup> | -0.3 | _ | Min of 5.25<br>and IOVDD<br>+2 | V | | | | LCD pins <sup>3</sup> | -0.3 | _ | Min of 3.8<br>and IOVDD<br>+2 | V | | | | Standard GPIO pins | -0.3 | _ | IOVDD+0.3 | V | | Total current into VDD power lines | I <sub>VDDMAX</sub> | Source | _ | _ | 200 | mA | | Total current into VSS ground lines | I <sub>VSSMAX</sub> | Sink | _ | _ | 200 | mA | | Current per I/O pin | I <sub>IOMAX</sub> | Sink | _ | _ | 50 | mA | | | | Source | _ | _ | 50 | mA | | Current for all I/O pins | I <sub>IOALLMAX</sub> | Sink | _ | _ | 200 | mA | | | | Source | _ | _ | 200 | mA | | Junction temperature | TJ | -G grade devices | -40 | _ | 105 | °C | | | | -I grade devices | -40 | _ | 125 | °C | | Voltage on regulator supply pins VREGI and VBUS | V <sub>VREGI</sub> | | -0.3 | _ | 5.5 | V | - 1. When a GPIO pin is routed to the analog block through the APORT, the maximum voltage = IOVDD. - 2. Valid for IOVDD in valid operating range or when IOVDD is undriven (high-Z). If IOVDD is connected to a low-impedance source below the valid operating range (e.g. IOVDD shorted to VSS), the pin voltage maximum is IOVDD + 0.3 V, to avoid exceeding the maximum IO current specifications. - 3. To operate above the IOVDD supply rail, over-voltage tolerance must be enabled according to the GPIO\_Px\_OVTDIS register. Pins with over-voltage tolerance disabled have the same limits as Standard GPIO. # 4.1.2 Operating Conditions When assigning supply sources, the following requirements must be observed: - VREGVDD must be greater than or equal to AVDD, DVDD and all IOVDD supplies. - VREGVDD = AVDD - DVDD ≤ AVDD - IOVDD ≤ AVDD # 4.1.2.1 General Operating Conditions **Table 4.2. General Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|------------------------|-----------------------------------------------------|------|-----|----------------------|------| | Operating ambient tempera- | T <sub>A</sub> | -G temperature grade | -40 | 25 | 85 | °C | | ture range <sup>1</sup> | | -I temperature grade | -40 | 25 | 125 | °C | | AVDD supply voltage <sup>2</sup> | V <sub>AVDD</sub> | | 1.8 | 3.3 | 3.8 | V | | VREGVDD operating supply | V <sub>VREGVDD</sub> | DCDC in regulation | 2.4 | 3.3 | 3.8 | V | | voltage <sup>2 3</sup> | | DCDC in bypass, 50mA load | 1.8 | 3.3 | 3.8 | V | | | | DCDC not in use. DVDD externally shorted to VREGVDD | 1.8 | 3.3 | 3.8 | V | | VREGVDD current | I <sub>VREGVDD</sub> | DCDC in bypass, T ≤ 85 °C | _ | _ | 200 | mA | | | | DCDC in bypass, T > 85 °C | _ | _ | 100 | mA | | DVDD operating supply voltage | V <sub>DVDD</sub> | | 1.62 | _ | V <sub>VREGVDD</sub> | V | | IOVDD operating supply voltage | V <sub>IOVDD</sub> | All IOVDD pins <sup>4</sup> | 1.62 | _ | V <sub>VREGVDD</sub> | V | | DECOUPLE output capacitor <sup>5 6</sup> | C <sub>DECOUPLE</sub> | | 0.75 | 1.0 | 2.75 | μF | | HFCORECLK frequency | f <sub>CORE</sub> | VSCALE2, MODE = WS3 | _ | _ | 72 | MHz | | | | VSCALE2, MODE = WS2 | _ | _ | 54 | MHz | | | | VSCALE2, MODE = WS1 | _ | _ | 36 | MHz | | | | VSCALE2, MODE = WS0 | _ | _ | 18 | MHz | | | | VSCALE0, MODE = WS2 | _ | _ | 20 | MHz | | | | VSCALE0, MODE = WS1 | _ | _ | 14 | MHz | | | | VSCALE0, MODE = WS0 | _ | _ | 7 | MHz | | HFCLK frequency | f <sub>HFCLK</sub> | VSCALE2 | _ | _ | 72 | MHz | | | | VSCALE0 | _ | _ | 20 | MHz | | HFSRCCLK frequency | fHFSRCCLK | VSCALE2 | _ | _ | 72 | MHz | | | | VSCALE0 | _ | _ | 20 | MHz | | HFBUSCLK frequency | f <sub>HFBUSCLK</sub> | VSCALE2 | _ | _ | 50 | MHz | | | | VSCALE0 | _ | _ | 20 | MHz | | HFPERCLK frequency | fHFPERCLK | VSCALE2 | _ | _ | 50 | MHz | | | | VSCALE0 | _ | _ | 20 | MHz | | HFPERBCLK frequency | f <sub>HFPERBCLK</sub> | VSCALE2 | _ | _ | 72 | MHz | | | | VSCALE0 | _ | _ | 20 | MHz | | HFPERCCLK frequency | fHFPERCCLK | VSCALE2 | | _ | 50 | MHz | | | | VSCALE0 | | _ | 20 | MHz | | Parameter | Symbol | Test Condition | Min | Typ | Max | Unit | |-----------|--------|----------------|-----|-------|-----|------| | | | | | - 7 P | | | #### Note: - 1. The maximum limit on $T_A$ may be lower due to device self-heating, which depends on the power dissipation of the specific application. $T_A$ (max) = $T_J$ (max) (THETA $_{JA}$ x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for $T_J$ and THETA $_{JA}$ . - 2. VREGVDD must be tied to AVDD. Both VREGVDD and AVDD minimum voltages must be satisfied for the part to operate. - 3. The minimum voltage required in bypass mode is calculated using $R_{BYP}$ from the DCDC specification table. Requirements for other loads can be calculated as $V_{DVDD\ min}+I_{LOAD}*R_{BYP\ max}$ . - 4. When the CSEN peripheral is used with chopping enabled (CSEN\_CTRL\_CHOPEN = ENABLE), IOVDD must be equal to AVDD. - 5. The system designer should consult the characteristic specs of the capacitor used on DECOUPLE to ensure its capacitance value stays within the specified bounds across temperature and DC bias. - 6. VSCALE0 to VSCALE2 voltage change transitions occur at a rate of 10 mV / usec for approximately 20 usec. During this transition, peak currents will be dependent on the value of the DECOUPLE output capacitor, from 35 mA (with a 1 $\mu$ F capacitor) to 70 mA (with a 2.7 $\mu$ F capacitor). #### 4.1.3 Thermal Characteristics Table 4.3. Thermal Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------|----------------------------------|-----------------------------------|-----|------|-----|------| | Thermal resistance, QFN64 | THETA <sub>JA_QFN64</sub> | 4-Layer PCB, Air velocity = 0 m/s | _ | 17.8 | _ | °C/W | | Package | | 4-Layer PCB, Air velocity = 1 m/s | _ | 15.4 | _ | °C/W | | | | 4-Layer PCB, Air velocity = 2 m/s | _ | 13.8 | _ | °C/W | | Thermal resistance, TQFP64 | THE- | 4-Layer PCB, Air velocity = 0 m/s | _ | 33.9 | _ | °C/W | | Package | TA <sub>JA_TQFP64</sub> | 4-Layer PCB, Air velocity = 1 m/s | _ | 32.1 | _ | °C/W | | | | 4-Layer PCB, Air velocity = 2 m/s | _ | 30.1 | _ | °C/W | | Thermal resistance, | THE-<br>TA <sub>JA_TQFP100</sub> | 4-Layer PCB, Air velocity = 0 m/s | _ | 44.1 | _ | °C/W | | TQFP100 Package | | 4-Layer PCB, Air velocity = 1 m/s | _ | 37.7 | _ | °C/W | | | | 4-Layer PCB, Air velocity = 2 m/s | _ | 35.5 | _ | °C/W | | Thermal resistance, BGA112 | THE- | 4-Layer PCB, Air velocity = 0 m/s | _ | 42.0 | _ | °C/W | | Package | TA <sub>JA_BGA112</sub> | 4-Layer PCB, Air velocity = 1 m/s | _ | 37.0 | _ | °C/W | | | | 4-Layer PCB, Air velocity = 2 m/s | _ | 35.3 | _ | °C/W | | Thermal resistance, BGA120 | THE- | 4-Layer PCB, Air velocity = 0 m/s | _ | 47.9 | _ | °C/W | | Package | TA <sub>JA_BGA120</sub> | 4-Layer PCB, Air velocity = 1 m/s | _ | 41.8 | _ | °C/W | | | | 4-Layer PCB, Air velocity = 2 m/s | _ | 39.6 | _ | °C/W | # 4.1.4 DC-DC Converter Test conditions: L\_DCDC=4.7 $\mu$ H (Murata LQH3NPN4R7MM0L), C\_DCDC=4.7 $\mu$ F (Samsung CL10B475KQ8NQNC), V\_DCDC\_I=3.3 V, V\_DCDC\_O=1.8 V, I\_DCDC\_LOAD=50 mA, Heavy Drive configuration, F\_DCDC\_LN=7 MHz, unless otherwise indicated. Table 4.4. DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------|------| | Input voltage range | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA | 1.8 | _ | V <sub>VREGVDD</sub> _ | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4 | _ | V <sub>VREGVDD</sub><br>MAX | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA | 2.6 | _ | V <sub>VREGVDD</sub> _ | V | | Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> | | 1.8 | _ | V <sub>VREGVDD</sub> | V | | Regulation DC accuracy | ACC <sub>DC</sub> | Low Noise (LN) mode, 1.8 V target output | 1.7 | _ | 1.9 | V | | Regulation window <sup>2</sup> | WIN <sub>REG</sub> | Low Power (LP) mode,<br>LPCMPBIASEMxx³ = 0, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 75 μA | 1.63 | _ | 2.2 | V | | | | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 10 mA | 1.63 | _ | 2.1 | V | | Steady-state output ripple | V <sub>R</sub> | | _ | 3 | _ | mVpp | | Output voltage under/over-<br>shoot | Vov | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA | _ | 25 | 60 | mV | | | | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA | _ | 45 | 90 | mV | | | | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode | _ | 200 | _ | mV | | | | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode | _ | 40 | _ | mV | | | | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode | _ | 100 | _ | mV | | DC line regulation | V <sub>REG</sub> | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V | _ | 0.1 | _ | % | | DC load regulation | I <sub>REG</sub> | Load changes between 0 mA and 100 mA in CCM mode | _ | 0.1 | _ | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|-----------------------|--------------------------------------------------------------|-----|-----|-----|------| | Max load current | I <sub>LOAD_MAX</sub> | Low noise (LN) mode, Heavy<br>Drive <sup>4</sup> , T ≤ 85 °C | _ | _ | 200 | mA | | | | Low noise (LN) mode, Heavy<br>Drive <sup>4</sup> , T > 85 °C | _ | _ | 100 | mA | | | | Low noise (LN) mode, Medium Drive <sup>4</sup> | _ | _ | 100 | mA | | | | Low noise (LN) mode, Light Drive <sup>4</sup> | _ | _ | 50 | mA | | | | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0 | _ | _ | 75 | μA | | | | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3 | _ | _ | 10 | mA | | DCDC nominal output capacitor <sup>5</sup> | C <sub>DCDC</sub> | 25% tolerance | 1 | 4.7 | 4.7 | μF | | DCDC nominal output inductor | L <sub>DCDC</sub> | 20% tolerance | 4.7 | 4.7 | 4.7 | μH | | Resistance in Bypass mode | R <sub>BYP</sub> | | _ | 1.2 | 2.5 | Ω | - 1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, $V_{VREGVDD}$ . - 2. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits. - 3. LPCMPBIASEMxx refers to either LPCMPBIASEM234H in the EMU\_DCDCMISCCTRL register or LPCMPBIASEM01 in the EMU\_DCDCLOEM01CFG register, depending on the energy mode. - 4. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=NFETCNT=15. - 5. Output voltage under/over-shoot and regulation are specified with $C_{DCDC}$ 4.7 $\mu$ F. Different settings for DCDCLNCOMPCTRL must be used if $C_{DCDC}$ is lower than 4.7 $\mu$ F. See Application Note AN0948 for details. # 4.1.5 5V Regulator $V_{VREGI}$ = 5 V, $V_{VREGO}$ = 3.3 V, $C_{VREGI}$ = 10 $\mu$ F, $C_{VREGO}$ = 4.7 $\mu$ F, unless otherwise specified. Table 4.5. 5V Regulator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|-----------------------|--------------------------------------------------------------------|-----|------|------|-------| | VREGI or VBUS input volt- | V <sub>VREGI</sub> | Regulating output | 2.7 | _ | 5.5 | V | | age range | | Bypass mode enabled | 2.7 | _ | 3.8 | V | | VREGO output voltage | V <sub>VREGO</sub> | Regulating output, 3.3 V setting <sup>1</sup> | 3.1 | 3.3 | 3.5 | V | | | | EM4S open-loop output, I <sub>OUT</sub> < 100 μA | 1.8 | _ | 3.8 | V | | Voltage output step size | V <sub>VREGO_SS</sub> | | _ | 0.1 | _ | V | | Resistance in Bypass Mode | R <sub>BYP</sub> | Bypass mode enabled | _ | 1.2 | 2.5 | Ω | | Output current | I <sub>OUT</sub> | EM0 or EM1, V <sub>VREGI</sub> > V <sub>VREGO</sub> + 0.6 V | _ | _ | 200 | mA | | | | EM0 or EM1, V <sub>VREGI</sub> > V <sub>VREGO</sub> + 0.3 V | _ | _ | 100 | mA | | | | EM2, EM3, or EM4H, V <sub>VREGI</sub> > V <sub>VREGO</sub> + 0.6 V | _ | _ | 2 | mA | | | | EM2, EM3, or EM4H, V <sub>VREGI</sub> > V <sub>VREGO</sub> + 0.3 V | _ | _ | 0.5 | mA | | | | EM4S | _ | _ | 20 | μA | | Load regulation | LR <sub>VREGO</sub> | EM0 or EM1 | _ | 0.10 | _ | mV/mA | | | | EM2, EM3, or EM4H | _ | 2.5 | _ | mV/mA | | DC power supply rejection | PSR <sub>DC</sub> | | _ | 40 | _ | dB | | VREGI or VBUS bypass capacitance | C <sub>VREGI</sub> | | _ | 10 | _ | μF | | VREGO bypass capacitance | C <sub>VREGO</sub> | | 1 | 4.7 | 10 | μF | | Supply current consumption | I <sub>VREGI</sub> | EM0 or EM1, No load | _ | 29 | _ | μA | | | | EM2, EM3, or EM4H, No load | _ | 270 | _ | nA | | | | EM4S, No load | _ | 70 | _ | nA | | VREGI and VBUS detection high threshold | V <sub>DET_H</sub> | | 0.9 | 1.15 | _ | V | | VREGI and VBUS detection low threshold | V <sub>DET_L</sub> | | _ | 1.07 | 1.45 | V | | Current monitor transfer ratio | IMON <sub>XF</sub> | Translation of current through VREGO path to voltage at ADC input | _ | 0.35 | _ | mA/mV | <sup>1.</sup> Output may be disturbed during DCDC mode transitions from BYPASS or OFF mode to LOWNOISE mode. Perturbation on VRE-GO can temporarily bring VREGO up beyond 3.5 V during these DCDC mode transitions. Refer to the EFM32GG12 Errata document, item EMU\_E219 for more details. # 4.1.6 Backup Supply Domain Table 4.6. Backup Supply Domain | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|---------------------------------------------------|------|------|------|------| | Backup supply voltage range | V <sub>BU_VIN</sub> | | 1.8 | _ | 3.8 | V | | PWRRES resistor | R <sub>PWRRES</sub> | EMU_BUCTRL_PWRRES = RES0 | 3400 | 3900 | 4400 | Ω | | | | EMU_BUCTRL_PWRRES = RES1 | 1450 | 1800 | 2150 | Ω | | | | EMU_BUCTRL_PWRRES = RES2 | 1000 | 1350 | 1700 | Ω | | | | EMU_BUCTRL_PWRRES = RES3 | 525 | 815 | 1100 | Ω | | Output impedance between BU_VIN and BU_VOUT <sup>1</sup> | R <sub>BU_VOUT</sub> | EMU_BUCTRL_VOUTRES = STRONG | 35 | 110 | 185 | Ω | | | | EMU_BUCTRL_VOUTRES = MED | 475 | 775 | 1075 | Ω | | | | EMU_BUCTRL_VOUTRES = WEAK | 5600 | 6500 | 7400 | Ω | | Supply current | I <sub>BU_VIN</sub> | BU_VIN not powering backup domain, 25 °C | _ | 11 | 70 | nA | | | | BU_VIN powering backup domain, 25 °C <sup>2</sup> | _ | 550 | 2500 | nA | - 1. BU\_VOUT and BU\_STAT signals are not available in all package configurations. Check the device pinout for availability. - 2. Additional current required by backup circuitry when backup is active. Includes supply current of backup switches and backup regulator. Does not include supply current required for backed-up circuitry. # 4.1.7 Current Consumption # 4.1.7.1 Current Consumption 3.3 V without DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = 3.3 V. $T = 25 \,^{\circ}\text{C}$ . DCDC is off. Minimum and maximum values in this table represent the worst conditions across process variation at $T = 25 \,^{\circ}\text{C}$ . Table 4.7. Current Consumption 3.3 V without DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-----|-----|-----|--------| | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 72 MHz HFRCO, CPU running<br>Prime from flash | _ | 113 | _ | μA/MHz | | abled | | 72 MHz HFRCO, CPU running while loop from flash | _ | 112 | 125 | μA/MHz | | | | 72 MHz HFRCO, CPU running<br>CoreMark loop from flash | _ | 128 | _ | μA/MHz | | | | 50 MHz crystal, CPU running while loop from flash | _ | 110 | _ | μA/MHz | | | | 48 MHz HFRCO, CPU running while loop from flash | _ | 113 | 130 | μA/MHz | | | | 32 MHz HFRCO, CPU running while loop from flash | _ | 115 | _ | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 116 | 135 | μA/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 122 | _ | μA/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 308 | 400 | μA/MHz | | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash | _ | 99 | _ | μA/MHz | | abled and voltage scaling enabled | | 1 MHz HFRCO, CPU running while loop from flash | _ | 255 | _ | μA/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 72 MHz HFRCO | _ | 51 | 57 | μA/MHz | | mode with all peripherals disabled | | 50 MHz crystal | _ | 49 | _ | μA/MHz | | | | 48 MHz HFRCO | _ | 51 | 60 | μA/MHz | | | | 32 MHz HFRCO | _ | 54 | _ | μA/MHz | | | | 26 MHz HFRCO | _ | 55 | 64 | μA/MHz | | | | 16 MHz HFRCO | _ | 60 | _ | μA/MHz | | | | 1 MHz HFRCO | _ | 246 | 350 | μA/MHz | | Current consumption in EM1 | I <sub>EM1_VS</sub> | 19 MHz HFRCO | _ | 49 | _ | μA/MHz | | mode with all peripherals dis-<br>abled and voltage scaling<br>enabled | | 1 MHz HFRCO | _ | 204 | _ | µA/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|-----|------|------|------| | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 192 kB RAM retention and RTCC running from LFXO | _ | 3.0 | _ | μA | | enabled | | Full 192 kB RAM retention and RTCC running from LFRCO | _ | 3.4 | _ | μA | | | | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>1</sup> | _ | 2.4 | 4.7 | μA | | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 192 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 2.7 | 7 | μA | | Current consumption in EM4H mode, with voltage | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.94 | _ | μA | | scaling enabled | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | _ | 0.59 | _ | μА | | | | 128 byte RAM retention, no RTCC | _ | 0.59 | 1.15 | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | _ | 0.08 | 0.16 | μA | | Current consumption of peripheral power domain 1, with voltage scaling enabled | I <sub>PD1_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>2</sup> | _ | 0.73 | _ | μА | | Current consumption of peripheral power domain 2, with voltage scaling enabled | I <sub>PD2_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>2</sup> | _ | 0.32 | _ | μА | - 1. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 - 2. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.4 EM2 and EM3 Power Domains for a list of the peripherals in each power domain. # 4.1.7.2 Current Consumption 3.3 V using DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V DC-DC output. T = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at T = 25 °C. Table 4.8. Current Consumption 3.3 V using DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|-------------|-------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0 mode with all peripherals dis- | IACTIVE_DCM | 72 MHz HFRCO, CPU running<br>Prime from flash | _ | 76 | _ | μΑ/MHz | | abled, DCDC in Low Noise DCM mode <sup>1</sup> | | 72 MHz HFRCO, CPU running while loop from flash | _ | 75 | _ | μΑ/MHz | | | | 72 MHz HFRCO, CPU running<br>CoreMark loop from flash | _ | 85 | _ | μΑ/MHz | | | | 50 MHz crystal, CPU running while loop from flash | _ | 76 | _ | μΑ/MHz | | | | 48 MHz HFRCO, CPU running while loop from flash | _ | 78 | _ | μΑ/MHz | | | | 32 MHz HFRCO, CPU running while loop from flash | _ | 85 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 89 | _ | μΑ/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 104 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 686 | _ | μΑ/MHz | | Current consumption in EM0 mode with all peripherals dis- | IACTIVE_CCM | 72 MHz HFRCO, CPU running<br>Prime from flash | _ | 80 | _ | μΑ/MHz | | abled, DCDC in Low Noise<br>CCM mode <sup>2</sup> | | 72 MHz HFRCO, CPU running while loop from flash | _ | 79 | _ | μΑ/MHz | | | | 72 MHz HFRCO, CPU running<br>CoreMark loop from flash | _ | 89 | _ | μΑ/MHz | | | | 50 MHz crystal, CPU running while loop from flash | _ | 84 | _ | μΑ/MHz | | | | 48 MHz HFRCO, CPU running while loop from flash | _ | 87 | _ | μΑ/MHz | | | | 32 MHz HFRCO, CPU running while loop from flash | _ | 100 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 109 | _ | μΑ/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 139 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 1290 | _ | μA/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_LPM</sub> | 32 MHz HFRCO, CPU running while loop from flash | _ | 76 | _ | µA/MHz | | abled, DCDC in LP mode <sup>3</sup> | | 26 MHz HFRCO, CPU running while loop from flash | _ | 77 | _ | µA/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 82 | _ | µA/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 257 | _ | µA/MHz | | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_CCM_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash | _ | 115 | _ | µA/MHz | | abled and voltage scaling<br>enabled, DCDC in Low<br>Noise CCM mode <sup>2</sup> | | 1 MHz HFRCO, CPU running while loop from flash | _ | 1259 | _ | μA/MHz | | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_LPM_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash | _ | 67 | _ | µA/MHz | | abled and voltage scaling enabled, DCDC in LP mode <sup>3</sup> | | 1 MHz HFRCO, CPU running while loop from flash | _ | 214 | _ | µA/MHz | | Current consumption in EM1 | I <sub>EM1_DCM</sub> | 72 MHz HFRCO | _ | 38 | _ | µA/MHz | | mode with all peripherals disabled, DCDC in Low Noise | | 50 MHz crystal | _ | 39 | _ | µA/MHz | | DCM mode <sup>1</sup> | | 48 MHz HFRCO | _ | 42 | _ | μΑ/MHz | | | | 32 MHz HFRCO | _ | 48 | _ | μΑ/MHz | | | | 26 MHz HFRCO | _ | 53 | _ | μΑ/MHz | | | | 16 MHz HFRCO | _ | 68 | _ | μΑ/MHz | | | | 1 MHz HFRCO | _ | 652 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1_LPM</sub> | 32 MHz HFRCO | _ | 37 | _ | μA/MHz | | mode with all peripherals disabled, DCDC in Low Power | | 26 MHz HFRCO | _ | 39 | _ | μΑ/MHz | | mode <sup>3</sup> | | 16 MHz HFRCO | _ | 43 | _ | μΑ/MHz | | | | 1 MHz HFRCO | _ | 209 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1_DCM_VS</sub> | 19 MHz HFRCO | _ | 56 | _ | μΑ/MHz | | mode with all peripherals dis-<br>abled and voltage scaling<br>enabled, DCDC in Low<br>Noise DCM mode <sup>1</sup> | | 1 MHz HFRCO | _ | 627 | _ | μA/MHz | | Current consumption in EM1 | I <sub>EM1_LPM_VS</sub> | 19 MHz HFRCO | _ | 35 | _ | μA/MHz | | mode with all peripherals dis-<br>abled and voltage scaling<br>enabled. DCDC in LP mode <sup>3</sup> | | 1 MHz HFRCO | _ | 185 | _ | μA/MHz | | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 192 kB RAM retention and RTCC running from LFXO | _ | 2.2 | _ | μА | | enabled, DCDC in LP mode <sup>3</sup> | | Full 192 kB RAM retention and RTCC running from LFRCO | _ | 2.5 | _ | μА | | | | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>4</sup> | _ | 1.8 | _ | μА | | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 192 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 1.9 | _ | μA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|--------------|------|-----|------| | Current consumption in<br>EM4H mode, with voltage<br>scaling enabled | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.86 | _ | μА | | | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | <del>_</del> | 0.55 | _ | μА | | | | 128 byte RAM retention, no RTCC | _ | 0.55 | _ | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | _ | 0.08 | _ | μА | | Current consumption of peripheral power domain 1, with voltage scaling enabled, DCDC in LP mode <sup>3</sup> | I <sub>PD1_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>5</sup> | _ | 0.76 | _ | μА | | Current consumption of peripheral power domain 2, with voltage scaling enabled, DCDC in LP mode <sup>3</sup> | I <sub>PD2_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>5</sup> | _ | 0.32 | _ | μА | - 1. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD. - 2. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD. - 3. DCDC Low Power Mode = Medium Drive, LPOSCDIV=1, LPCMPBIASEM234H=0, LPCLIMILIMSEL=1, ANASW=DVDD. - 4. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 - 5. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.4 EM2 and EM3 Power Domains for a list of the peripherals in each power domain. ### 4.1.7.3 Current Consumption 1.8 V without DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = 1.8 V. T = 25 °C. DCDC is off. Minimum and maximum values in this table represent the worst conditions across process variation at T = 25 °C. Table 4.9. Current Consumption 1.8 V without DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------|-----|-----|-----|--------| | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 72 MHz HFRCO, CPU running<br>Prime from flash | _ | 113 | _ | μA/MHz | | abled | | 72 MHz HFRCO, CPU running while loop from flash | _ | 112 | _ | μA/MHz | | | | 72 MHz HFRCO, CPU running<br>CoreMark loop from flash | _ | 128 | _ | μA/MHz | | | | 50 MHz crystal, CPU running while loop from flash | _ | 110 | _ | μA/MHz | | | | 48 MHz HFRCO, CPU running while loop from flash | _ | 112 | _ | μA/MHz | | | | 32 MHz HFRCO, CPU running while loop from flash | _ | 115 | _ | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 116 | _ | μΑ/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 122 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 304 | _ | μA/MHz | | Current consumption in EM0 mode with all peripherals dis- | IACTIVE_VS | 19 MHz HFRCO, CPU running while loop from flash | _ | 99 | _ | μA/MHz | | abled and voltage scaling enabled | | 1 MHz HFRCO, CPU running while loop from flash | _ | 251 | _ | μA/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 72 MHz HFRCO | _ | 51 | _ | μA/MHz | | mode with all peripherals disabled | | 50 MHz crystal | _ | 49 | _ | μA/MHz | | | | 48 MHz HFRCO | _ | 51 | _ | μA/MHz | | | | 32 MHz HFRCO | _ | 53 | _ | μA/MHz | | | | 26 MHz HFRCO | _ | 55 | _ | μA/MHz | | | | 16 MHz HFRCO | _ | 60 | _ | μA/MHz | | | | 1 MHz HFRCO | _ | 242 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1_VS</sub> | 19 MHz HFRCO | _ | 49 | _ | μΑ/MHz | | mode with all peripherals dis-<br>abled and voltage scaling<br>enabled | | 1 MHz HFRCO | _ | 201 | _ | μΑ/MHz | | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 192 kB RAM retention and RTCC running from LFXO | _ | 2.9 | _ | μА | | enabled | | Full 192 kB RAM retention and RTCC running from LFRCO | _ | 3.1 | _ | μА | | | | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>1</sup> | _ | 2.1 | _ | μА | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|--------------|------|-----|------| | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 192 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 2.6 | _ | μA | | Current consumption in<br>EM4H mode, with voltage<br>scaling enabled | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.85 | _ | μА | | | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | <del>_</del> | 0.48 | _ | μA | | | | 128 byte RAM retention, no RTCC | _ | 0.48 | _ | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | <del>_</del> | 0.06 | _ | μA | | Current consumption of peripheral power domain 1, with voltage scaling enabled | I <sub>PD1_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>2</sup> | _ | 0.75 | _ | μА | | Current consumption of peripheral power domain 2, with voltage scaling enabled | I <sub>PD2_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>2</sup> | _ | 0.32 | _ | μА | - 1. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 - 2. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.4 EM2 and EM3 Power Domains for a list of the peripherals in each power domain. ### 4.1.8 Wake Up Times Table 4.10. Wake Up Times | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|----------------------|--------------------------------------------------------------|-----|------|-----|---------------| | Wake up time from EM1 | t <sub>EM1_WU</sub> | | _ | 3 | _ | AHB<br>Clocks | | Wake up from EM2 | t <sub>EM2_WU</sub> | Code execution from flash | _ | 11.4 | _ | μs | | | | Code execution from RAM | _ | 3.8 | _ | μs | | Wake up from EM3 | t <sub>EM3_WU</sub> | Code execution from flash | _ | 11.4 | _ | μs | | | | Code execution from RAM | _ | 3.8 | _ | μs | | Wake up from EM4H <sup>1</sup> | t <sub>EM4H_WU</sub> | Executing from flash | _ | 92 | _ | μs | | Wake up from EM4S <sup>1</sup> | t <sub>EM4S_WU</sub> | Executing from flash | _ | 288 | _ | μs | | Time from release of reset | t <sub>RESET</sub> | Soft Pin Reset released | _ | 53 | _ | μs | | source to first instruction ex-<br>ecution | | Any other reset released | _ | 347 | _ | μs | | Power mode scaling time | tscale | VSCALE0 to VSCALE2, HFCLK = 19 MHz <sup>2</sup> <sup>3</sup> | _ | 31.8 | _ | μs | | | | VSCALE2 to VSCALE0, HFCLK = 19 MHz <sup>4</sup> | _ | 4.3 | _ | μs | - 1. Time from wake up request until first instruction is executed. Wakeup results in device reset. - 2. Scaling up from VSCALE0 to VSCALE2 requires approximately 30.3 µs + 28 HFCLKs. - 3. VSCALE0 to VSCALE2 voltage change transitions occur at a rate of 10 mV/ $\mu$ s for approximately 20 $\mu$ s. During this transition, peak currents will be dependent on the value of the DECOUPLE output capacitor, from 35 mA (with a 1 $\mu$ F capacitor) to 70 mA (with a 2.7 $\mu$ F capacitor). - 4. Scaling down from VSCALE2 to VSCALE0 requires approximately 2.8 µs + 29 HFCLKs. # 4.1.9 Brown Out Detector (BOD) Table 4.11. Brown Out Detector (BOD) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------|----------------------------|------------------------------|------|-----|------|------| | DVDD BOD threshold | V <sub>DVDDBOD</sub> | DVDD rising | _ | _ | 1.62 | V | | | | DVDD falling (EM0/EM1) | 1.35 | _ | _ | V | | | | DVDD falling (EM2/EM3) | 1.3 | _ | _ | V | | DVDD BOD hysteresis | V <sub>DVDDBOD_HYST</sub> | | _ | 18 | _ | mV | | DVDD BOD response time | tDVDDBOD_DELAY | Supply drops at 0.1V/µs rate | _ | 2.4 | _ | μs | | AVDD BOD threshold | V <sub>AVDDBOD</sub> | AVDD rising | _ | _ | 1.8 | V | | | | AVDD falling (EM0/EM1) | 1.62 | _ | _ | V | | | | AVDD falling (EM2/EM3) | 1.53 | _ | _ | V | | AVDD BOD hysteresis | V <sub>AVDDBOD_HYST</sub> | | _ | 20 | _ | mV | | AVDD BOD response time | t <sub>AVDDBOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _ | 2.4 | _ | μs | | EM4 BOD threshold | V <sub>EM4DBOD</sub> | AVDD rising | _ | _ | 1.7 | V | | | | AVDD falling | 1.45 | _ | _ | V | | EM4 BOD hysteresis | V <sub>EM4BOD_HYST</sub> | | _ | 25 | _ | mV | | EM4 BOD response time | t <sub>EM4BOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _ | 300 | _ | μs | ### 4.1.10 Oscillators ### 4.1.10.1 Low-Frequency Crystal Oscillator (LFXO) Table 4.12. Low-Frequency Crystal Oscillator (LFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|-------------------------------------------------------------|-----|--------|-----|------| | Crystal frequency | f <sub>LFXO</sub> | | _ | 32.768 | _ | kHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>LFXO</sub> | | _ | _ | 70 | kΩ | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> | | 6 | _ | 18 | pF | | On-chip tuning cap range <sup>2</sup> | C <sub>LFXO_T</sub> | On each of LFXTAL_N and LFXTAL_P pins | 8 | _ | 40 | pF | | On-chip tuning cap step size | SS <sub>LFXO</sub> | | _ | 0.25 | _ | pF | | Current consumption after startup <sup>3</sup> | I <sub>LFXO</sub> | ESR = 70 kOhm, $C_L = 7 pF$ ,<br>$GAIN^4 = 2$ , $AGC^4 = 1$ | _ | 273 | _ | nA | | Start- up time | t <sub>LFXO</sub> | ESR = 70 kOhm, $C_L = 7 pF$ ,<br>$GAIN^4 = 2$ | _ | 308 | _ | ms | - 1. Total load capacitance as seen by the crystal. - 2. The effective load capacitance seen by the crystal will be $C_{LFXO\_T}$ /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. - 3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register. - 4. In CMU\_LFXOCTRL register. ### 4.1.10.2 High-Frequency Crystal Oscillator (HFXO) Table 4.13. High-Frequency Crystal Oscillator (HFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------|---------------------|---------------------------------------------------------|-----|-------|------|------| | Crystal frequency | f <sub>HFXO</sub> | No clock doubling | 4 | _ | 50 | MHz | | | | Clock doubler enabled | 4 | _ | 25 | MHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>HFXO</sub> | 50 MHz crystal | _ | _ | 50 | Ω | | | | 24 MHz crystal | _ | _ | 150 | Ω | | | | 4 MHz crystal | _ | _ | 180 | Ω | | Nominal on-chip tuning cap range <sup>1</sup> | C <sub>HFXO_T</sub> | On each of HFXTAL_N and HFXTAL_P pins | 8.7 | _ | 51.7 | pF | | On-chip tuning capacitance step | SS <sub>HFXO</sub> | | _ | 0.084 | _ | pF | | Startup time | thexo | 50 MHz crystal, ESR = 50 Ohm,<br>C <sub>L</sub> = 8 pF | _ | 350 | _ | μs | | | | 24 MHz crystal, ESR = 150 Ohm,<br>C <sub>L</sub> = 6 pF | _ | 700 | _ | μs | | | | 4 MHz crystal, ESR = 180 Ohm,<br>C <sub>L</sub> = 18 pF | _ | 3 | _ | ms | | Current consumption after | I <sub>HFXO</sub> | 50 MHz crystal | _ | 660 | _ | μA | | startup | | 24 MHz crystal | _ | 330 | _ | μA | | | | 4 MHz crystal | _ | 70 | _ | μA | <sup>1.</sup> The effective load capacitance seen by the crystal will be $C_{HFXO\_T}$ /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. # 4.1.10.3 Low-Frequency RC Oscillator (LFRCO) Table 4.14. Low-Frequency RC Oscillator (LFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|--------------------|------------------------------------|------|--------|------|------| | Oscillation frequency | f <sub>LFRCO</sub> | ENVREF <sup>1</sup> = 1, T ≤ 85 °C | 31.3 | 32.768 | 33.6 | kHz | | | | ENVREF <sup>1</sup> = 1, T > 85 °C | 31 | 32.768 | 36.8 | kHz | | | | ENVREF <sup>1</sup> = 0, T ≤ 85 °C | 31.3 | 32.768 | 33.4 | kHz | | | | ENVREF <sup>1</sup> = 0, T > 85 °C | 30 | 32.768 | 33.6 | kHz | | Startup time | t <sub>LFRCO</sub> | | _ | 500 | _ | μs | | Current consumption <sup>2</sup> | I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | _ | 370 | _ | nA | | | | ENVREF = 0 in<br>CMU_LFRCOCTRL | _ | 520 | _ | nA | - 1. In CMU\_LFRCOCTRL register. - 2. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register. # 4.1.10.4 High-Frequency RC Oscillator (HFRCO) Table 4.15. High-Frequency RC Oscillator (HFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|---------------------------|--------------------------------------------------------------------------------|------|-----|-----|-------| | Frequency accuracy | f <sub>HFRCO_ACC</sub> | At production calibrated frequencies, across supply voltage and temperature | -2.5 | _ | 2.5 | % | | Start-up time | t <sub>HFRCO</sub> | f <sub>HFRCO</sub> ≥ 19 MHz | _ | 300 | _ | ns | | | | 4 < f <sub>HFRCO</sub> < 19 MHz | _ | 1 | _ | μs | | | | f <sub>HFRCO</sub> ≤ 4 MHz | _ | 2.5 | _ | μs | | Maximum DPLL lock time <sup>1</sup> | t <sub>DPLL_LOCK</sub> | f <sub>REF</sub> = 32.768 kHz, f <sub>HFRCO</sub> = 39.98 MHz, N = 1219, M = 0 | _ | 183 | _ | μs | | Current consumption on all supplies | I <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 72 MHz | _ | 550 | 600 | μA | | | | f <sub>HFRCO</sub> = 64 MHz | _ | 500 | 550 | μA | | | | f <sub>HFRCO</sub> = 56 MHz | _ | 430 | 475 | μA | | | | f <sub>HFRCO</sub> = 48 MHz | _ | 380 | 410 | μA | | | | f <sub>HFRCO</sub> = 38 MHz | _ | 310 | 340 | μA | | | | f <sub>HFRCO</sub> = 32 MHz | _ | 265 | 280 | μА | | | | f <sub>HFRCO</sub> = 26 MHz | _ | 220 | 235 | μA | | | | f <sub>HFRCO</sub> = 19 MHz | _ | 180 | 190 | μA | | | | f <sub>HFRCO</sub> = 16 MHz | _ | 150 | 160 | μА | | | | f <sub>HFRCO</sub> = 13 MHz | _ | 135 | 140 | μA | | | | f <sub>HFRCO</sub> = 7 MHz | _ | 98 | 102 | μA | | | | f <sub>HFRCO</sub> = 4 MHz | _ | 38 | 42 | μА | | | | f <sub>HFRCO</sub> = 2 MHz | _ | 32 | 35 | μА | | | | f <sub>HFRCO</sub> = 1 MHz | _ | 28 | 30 | μA | | | | f <sub>HFRCO</sub> = 72 MHz, DPLL enabled | _ | 580 | 650 | μА | | | | f <sub>HFRCO</sub> = 40 MHz, DPLL enabled | _ | 500 | 525 | μA | | | | f <sub>HFRCO</sub> = 32 MHz, DPLL enabled | _ | 400 | 420 | μA | | | | f <sub>HFRCO</sub> = 16 MHz, DPLL enabled | _ | 220 | 235 | μA | | | | f <sub>HFRCO</sub> = 4 MHz, DPLL enabled | _ | 56 | 60 | μA | | | | f <sub>HFRCO</sub> = 1 MHz, DPLL enabled | _ | 35 | 38 | μA | | Coarse trim step size (% of period) | SS <sub>HFRCO_COARS</sub> | | _ | 0.8 | _ | % | | Fine trim step size (% of period) | SS <sub>HFRCO_FINE</sub> | | _ | 0.1 | _ | % | | Period jitter | PJ <sub>HFRCO</sub> | | _ | 0.2 | _ | % RMS | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-------------------------|---------------------------------------|-----|-----|-----|------| | Frequency limits | f <sub>HFRCO_BAND</sub> | FREQRANGE = 0, FINETUNIN-<br>GEN = 0 | 1 | _ | 10 | MHz | | | | FREQRANGE = 3, FINETUNIN-<br>GEN = 0 | 2 | _ | 17 | MHz | | | | FREQRANGE = 6, FINETUNIN-<br>GEN = 0 | 4 | _ | 30 | MHz | | | | FREQRANGE = 7, FINETUNIN-<br>GEN = 0 | 5 | _ | 34 | MHz | | | | FREQRANGE = 8, FINETUNIN-<br>GEN = 0 | 7 | _ | 42 | MHz | | | | FREQRANGE = 10, FINETUNIN-<br>GEN = 0 | 12 | _ | 58 | MHz | | | | FREQRANGE = 11, FINETUNIN-<br>GEN = 0 | 15 | _ | 68 | MHz | | | | FREQRANGE = 12, FINETUNIN-<br>GEN = 0 | 18 | _ | 83 | MHz | | | | FREQRANGE = 13, FINETUNIN-<br>GEN = 0 | 24 | _ | 100 | MHz | | | | FREQRANGE = 14, FINETUNIN-<br>GEN = 0 | 28 | _ | 119 | MHz | | | | FREQRANGE = 15, FINETUNIN-<br>GEN = 0 | 33 | _ | 138 | MHz | | | | FREQRANGE = 16, FINETUNIN-<br>GEN = 0 | 43 | _ | 163 | MHz | 1. Maximum DPLL lock time $\sim$ = 6 x (M+1) x $t_{REF}$ , where $t_{REF}$ is the reference clock period. # 4.1.10.5 Auxiliary High-Frequency RC Oscillator (AUXHFRCO) Table 4.16. Auxiliary High-Frequency RC Oscillator (AUXHFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------| | Frequency accuracy | f <sub>AUXHFRCO_ACC</sub> | At production calibrated frequencies, across supply voltage and temperature | -3 | _ | 3 | % | | Start-up time | t <sub>AUXHFRCO</sub> | f <sub>AUXHFRCO</sub> ≥ 19 MHz | _ | 400 | _ | ns | | | | 4 < f <sub>AUXHFRCO</sub> < 19 MHz | _ | 1.4 | _ | μs | | | | f <sub>AUXHFRCO</sub> ≤ 4 MHz | _ | 2.5 | _ | μs | | Current consumption on all supplies | I <sub>AUXHFRCO</sub> | f <sub>AUXHFRCO</sub> = 50 MHz | _ | 270 | 285 | μA | | | | f <sub>AUXHFRCO</sub> = 48 MHz | _ | 255 | 272 | μA | | | | f <sub>AUXHFRCO</sub> = 38 MHz | _ | 212 | 225 | μA | | | | f <sub>AUXHFRCO</sub> = 32 MHz | _ | 174 | 185 | μA | | | | f <sub>AUXHFRCO</sub> = 26 MHz | _ | 148 | 158 | μA | | | | f <sub>AUXHFRCO</sub> = 19 MHz | _ | 118 | 127 | μA | | | | f <sub>AUXHFRCO</sub> = 16 MHz | _ | 108 | 116 | μA | | | | f <sub>AUXHFRCO</sub> = 13 MHz | _ | 88 | 112 | μA | | | | f <sub>AUXHFRCO</sub> = 7 MHz | _ | 59 | 72 | μA | | | | f <sub>AUXHFRCO</sub> = 4 MHz | _ | 32 | 36 | μA | | | | f <sub>AUXHFRCO</sub> = 2 MHz | _ | 27 | 30 | μA | | | | f <sub>AUXHFRCO</sub> = 1 MHz | _ | 26 | 28 | μA | | Coarse trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_COARSE | | _ | 0.8 | _ | % | | Fine trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_FINE | | _ | 0.1 | _ | % | | Period jitter | PJ <sub>AUXHFRCO</sub> | | _ | 0.2 | _ | % RMS | ### 4.1.10.6 USB High-Frequency RC Oscillator (USHFRCO) Table 4.17. USB High-Frequency RC Oscillator (USHFRCO) | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | fushfrco_acc | At production calibrated frequencies, across supply voltage and temperature | -2.5 | _ | 2.5 | % | | | USB clock recovery enabled, Active connection as device, FINE-TUNINGEN <sup>1</sup> = 1 | -0.25 | _ | 0.25 | % | | tushfrco | | _ | 300 | _ | ns | | I <sub>USHFRCO</sub> | f <sub>USHFRCO</sub> = 48 MHz, FINETUNIN-<br>GEN <sup>1</sup> = 1 | _ | 293 | 305 | μА | | | $f_{USHFRCO} = 50 \text{ MHz}, FINETUNIN-GEN}^1 = 0$ | _ | 257 | 270 | μА | | | f <sub>USHFRCO</sub> = 48 MHz, FINETUNIN-<br>GEN <sup>1</sup> = 0 | _ | 249 | 260 | μА | | | f <sub>USHFRCO</sub> = 32 MHz, FINETUNIN-<br>GEN <sup>1</sup> = 0 | _ | 165 | 176 | μА | | | f <sub>USHFRCO</sub> = 16 MHz, FINETUNIN-<br>GEN <sup>1</sup> = 0 | _ | 100 | 111 | μА | | PJ <sub>USHFRCO</sub> | | _ | 0.2 | _ | % RMS | | | fushfrco_acc tushfrco Iushfrco | fushfrco_acc At production calibrated frequencies, across supply voltage and temperature USB clock recovery enabled, Active connection as device, FINE-TUNINGEN¹ = 1 tushfrco fushfrco = 48 MHz, FINETUNINGEN¹ = 1 fushfrco = 50 MHz, FINETUNINGEN¹ = 0 fushfrco = 48 MHz, FINETUNINGEN¹ = 0 fushfrco = 48 MHz, FINETUNINGEN¹ = 0 fushfrco = 32 MHz, FINETUNINGEN¹ = 0 fushfrco = 32 MHz, FINETUNINGEN¹ = 0 fushfrco = 16 MHz, FINETUNINGEN¹ = 0 | fushfrco_Acc At production calibrated frequencies, across supply voltage and temperature USB clock recovery enabled, Active connection as device, FINE-TUNINGEN¹ = 1 tushfrco fushfrco = 48 MHz, FINETUNINGEN¹ = 1 fushfrco = 50 MHz, FINETUNINGEN¹ = 0 fushfrco = 48 MHz, FINETUNINGEN¹ = 0 fushfrco = 32 MHz, FINETUNINGEN¹ = 0 fushfrco = 32 MHz, FINETUNINGEN¹ = 0 fushfrco = 16 MHz, FINETUNINGEN¹ = 0 fushfrco = 16 MHz, FINETUNINGEN¹ = 0 | fushfrco_acc At production calibrated frequencies, across supply voltage and temperature -2.5 — USB clock recovery enabled, Active connection as device, FINE-TUNINGEN¹ = 1 -0.25 — tushfrco — 300 Iushfrco = 48 MHz, FINETUNIN-GEN¹ = 1 — 293 fushfrco = 50 MHz, FINETUNIN-GEN¹ = 0 — 257 fushfrco = 48 MHz, FINETUNIN-GEN¹ = 0 — 249 fushfrco = 32 MHz, FINETUNIN-GEN¹ = 0 — 165 fushfrco = 16 MHz, FINETUNIN-GEN¹ = 0 — 100 | fushfrco_Acc At production calibrated frequencies, across supply voltage and temperature -2.5 — 2.5 USB clock recovery enabled, Active connection as device, FINE-TUNINGEN¹ = 1 -0.25 — 0.25 tushfrco — 300 — Iushfrco = 48 MHz, FINETUNIN- — 293 305 GEN¹ = 1 = 48 MHz, FINETUNIN- — 257 270 fushfrco = 50 MHz, FINETUNIN- — 249 260 fushfrco = 48 MHz, FINETUNIN- — 249 260 fushfrco = 32 MHz, FINETUNIN- — 165 176 gen¹ = 0 fushfrco = 16 MHz, FINETUNIN- — 100 111 | ### Note: # 4.1.10.7 Ultra-low Frequency RC Oscillator (ULFRCO) Table 4.18. Ultra-low Frequency RC Oscillator (ULFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|---------------------|----------------|------|-----|------|------| | Oscillation frequency | f <sub>ULFRCO</sub> | | 0.88 | 1 | 1.12 | kHz | <sup>1.</sup> In the CMU\_USHFRCOCTRL register. #### 4.1.11 Flash Memory Characteristics<sup>1</sup> Table 4.19. Flash Memory Characteristics<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|----------------------|-----------------------------------------------|-------|-----|-----|--------| | Flash erase cycles before failure | EC <sub>FLASH</sub> | | 10000 | _ | _ | cycles | | Flash data retention | RET <sub>FLASH</sub> | T ≤ 85 °C | 10 | _ | _ | years | | | | T ≤ 125 °C | 10 | _ | _ | years | | Word (32-bit) programming time | t <sub>W_PROG</sub> | Burst write, 128 words, average time per word | 20 | 27 | 32 | μs | | | | Single word | 59 | 68 | 80 | μs | | Page erase time <sup>2</sup> | t <sub>PERASE</sub> | | 20 | 27 | 35 | ms | | Mass erase time <sup>3</sup> | t <sub>MERASE</sub> | | 20 | 27 | 35 | ms | | Device erase time <sup>4 5</sup> | t <sub>DERASE</sub> | T ≤ 85 °C | _ | 80 | 95 | ms | | | | T ≤ 125 °C | _ | 80 | 100 | ms | | Erase current <sup>6</sup> | I <sub>ERASE</sub> | Page Erase | _ | _ | 1.6 | mA | | | | Mass or Device Erase | _ | _ | 1.9 | mA | | Write current <sup>6</sup> | I <sub>WRITE</sub> | | _ | _ | 3.7 | mA | | Supply voltage during flash erase and write | V <sub>FLASH</sub> | | 1.62 | _ | 3.6 | V | - 1. Flash data retention information is published in the Quarterly Quality and Reliability Report. - 2. From setting the ERASEPAGE bit in MSC\_WRITECMD to 1 until the BUSY bit in MSC\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included. - 3. Mass erase is issued by the CPU and erases all flash. - 4. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW). - 5. From setting the DEVICEERASE bit in AAP\_CMD to 1 until the ERASEBUSY bit in AAP\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included. - 6. Measured at 25 °C. # 4.1.12 General-Purpose I/O (GPIO) Table 4.20. General-Purpose I/O (GPIO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|------------------------|----------------------------------------------------|-----------|-----|-----------|------| | Input low voltage <sup>1</sup> | V <sub>IL</sub> | GPIO pins | _ | _ | IOVDD*0.3 | V | | Input high voltage <sup>1</sup> | V <sub>IH</sub> | GPIO pins | IOVDD*0.7 | _ | _ | V | | Output high voltage relative | V <sub>OH</sub> | Sourcing 3 mA, IOVDD ≥ 3 V, | IOVDD*0.8 | _ | _ | V | | to IOVDD | | DRIVESTRENGTH <sup>2</sup> = WEAK | | | | | | | | Sourcing 1.2 mA, IOVDD ≥ 1.62 V, | IOVDD*0.6 | _ | _ | V | | | | DRIVESTRENGTH <sup>2</sup> = WEAK | | | | | | | | Sourcing 20 mA, IOVDD ≥ 3 V, | IOVDD*0.8 | _ | _ | V | | | | DRIVESTRENGTH <sup>2</sup> = STRONG | | | | | | | | Sourcing 8 mA, IOVDD ≥ 1.62 V, | IOVDD*0.6 | _ | _ | V | | | | DRIVESTRENGTH <sup>2</sup> = STRONG | | | | | | Output low voltage relative to | V <sub>OL</sub> | Sinking 3 mA, IOVDD ≥ 3 V, | _ | _ | IOVDD*0.2 | V | | IOVDD | | DRIVESTRENGTH <sup>2</sup> = WEAK | | | | | | | | Sinking 1.2 mA, IOVDD ≥ 1.62 V, | _ | _ | IOVDD*0.4 | V | | | | DRIVESTRENGTH <sup>2</sup> = WEAK | | | | | | | | Sinking 20 mA, IOVDD ≥ 3 V, | _ | _ | IOVDD*0.2 | V | | | | DRIVESTRENGTH <sup>2</sup> = STRONG | | | | | | | | Sinking 8 mA, IOVDD ≥ 1.62 V, | _ | _ | IOVDD*0.4 | V | | | | DRIVESTRENGTH <sup>2</sup> = STRONG | | | | | | Input leakage current | I <sub>IOLEAK</sub> | All GPIO except LFXO pins, GPIO ≤ IOVDD, T ≤ 85 °C | _ | 0.1 | 40 | nA | | | | LFXO Pins, GPIO ≤ IOVDD, T ≤ 85 °C | _ | 0.1 | 60 | nA | | | | All GPIO except LFXO pins, GPIO ≤ IOVDD, T > 85 °C | _ | _ | 150 | nA | | | | LFXO Pins, GPIO ≤ IOVDD, T > 85 °C | _ | _ | 300 | nA | | Input leakage current on 5VTOL pads above IOVDD | I <sub>5VTOLLEAK</sub> | IOVDD < GPIO ≤ IOVDD + 2 V | _ | 3.3 | 15 | μΑ | | I/O pin pull-up/pull-down resistor <sup>3</sup> | R <sub>PUD</sub> | | 30 | 40 | 65 | kΩ | | Pulse width of pulses removed by the glitch suppression filter | tiogLitch | | 15 | 25 | 35 | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------|-------------------|--------------------------------------|-----|-----------|-----|------| | Output fall time, From 70% to 30% of V <sub>IO</sub> | t <sub>IOOF</sub> | C <sub>L</sub> = 50 pF, | _ | 1.8 | _ | ns | | 10 30% of V <sub>10</sub> | | DRIVESTRENGTH <sup>2</sup> = STRONG, | | | | | | | | SLEWRATE <sup>2</sup> = 0x6 | | | | | | | | C <sub>L</sub> = 50 pF, | _ | 4.5 | _ | ns | | | | DRIVESTRENGTH <sup>2</sup> = WEAK, | | | | | | | | SLEWRATE <sup>2</sup> = 0x6 | | | | | | Output rise time, From 30% | t <sub>IOOR</sub> | C <sub>L</sub> = 50 pF, | _ | 2.2 | _ | ns | | to 70% of V <sub>IO</sub> | | DRIVESTRENGTH <sup>2</sup> = STRONG, | | | | | | | | SLEWRATE = 0x6 <sup>2</sup> | | | | | | | | C <sub>L</sub> = 50 pF, | _ | 7.4 | _ | ns | | | | DRIVESTRENGTH <sup>2</sup> = WEAK, | | | | | | | | SLEWRATE <sup>2</sup> = 0x6 | | | | | | Required external series resistor on USB D+ and D- | R <sub>USB</sub> | | _ | 33 +/-10% | _ | Ω | - 1. GPIO input threshold are proportional to the IOVDD supply, except for RESETn which is proportional to AVDD (or BU\_VIN in backup mode). - 2. In GPIO\_Pn\_CTRL register. - 3. GPIO pull-ups are referenced to the IOVDD supply, except for RESETn, which connects to AVDD (or BU\_VIN in backup mode). # 4.1.13 Voltage Monitor (VMON) Table 4.21. Voltage Monitor (VMON) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|-------------------------|-------------------------------------------------------------|--------------|-----|-----|------| | Supply current (including I_SENSE) | I <sub>VMON</sub> | In EM0 or EM1, 1 active channel, T ≤ 85 °C | _ | 6 | 11 | μA | | | | In EM0 or EM1, 1 active channel, T > 85 °C | <del>_</del> | _ | 21 | μA | | | | In EM0 or EM1, All channels active, T ≤ 85 °C | _ | 15 | 20 | μA | | | | In EM0 or EM1, All channels active, T > 85 °C | <del>_</del> | _ | 32 | μA | | | | In EM2, EM3 or EM4, 1 channel active and above threshold | <del>_</del> | 62 | _ | nA | | | | In EM2, EM3 or EM4, 1 channel active and below threshold | _ | 62 | _ | nA | | | | In EM2, EM3 or EM4, All channels active and above threshold | _ | 99 | _ | nA | | | | In EM2, EM3 or EM4, All channels active and below threshold | _ | 99 | _ | nA | | Loading of monitored supply | I <sub>SENSE</sub> | In EM0 or EM1 | _ | 2 | _ | μA | | | | In EM2, EM3 or EM4 | _ | 2 | _ | nA | | Threshold range | V <sub>VMON_RANGE</sub> | | 1.62 | _ | 3.4 | V | | Threshold step size | N <sub>VMON_STESP</sub> | Coarse | _ | 200 | _ | mV | | | | Fine | _ | 20 | _ | mV | | Response time | t <sub>VMON_RES</sub> | Supply drops at 1V/µs rate | _ | 460 | _ | ns | | Hysteresis | V <sub>VMON_HYST</sub> | | _ | 26 | _ | mV | # 4.1.14 Analog to Digital Converter (ADC) Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated. Table 4.22. Analog to Digital Converter (ADC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------|---------------------|-----|--------------------|------| | Resolution | V <sub>RESOLUTION</sub> | | 6 | _ | 12 | Bits | | Input voltage range <sup>1</sup> | V <sub>ADCIN</sub> | Single ended | _ | _ | V <sub>FS</sub> | V | | | | Differential | -V <sub>FS</sub> /2 | _ | V <sub>FS</sub> /2 | V | | Input range of external reference voltage, single ended and differential | V <sub>ADCREFIN_P</sub> | | 1 | _ | V <sub>AVDD</sub> | V | | Power supply rejection <sup>2</sup> | PSRR <sub>ADC</sub> | At DC | _ | 80 | _ | dB | | Analog input common mode rejection ratio | CMRR <sub>ADC</sub> | At DC | _ | 80 | _ | dB | | Current from all supplies, using internal reference buffer. | I <sub>ADC_CONTINU</sub> -<br>OUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>4</sup> | _ | 270 | 350 | μА | | Continuous operation. WAR-<br>MUPMODE <sup>3</sup> = KEEPADC-<br>WARM | | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>4</sup> | _ | 125 | _ | μΑ | | | | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>4</sup> | _ | 80 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_NORMAL_LP</sub> | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>4</sup> | _ | 45 | _ | μA | | Duty-cycled operation. WAR-MUPMODE <sup>3</sup> = NORMAL | | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>4</sup> | _ | 8 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_STAND</sub> -<br>BY_LP | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>4</sup> | _ | 105 | _ | μА | | Duty-cycled operation. AWARMUPMODE <sup>3</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>4</sup> | _ | 70 | _ | μА | | Current from all supplies, using internal reference buffer. | I <sub>ADC_CONTINU</sub> -<br>OUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>4</sup> | _ | 325 | _ | μА | | Continuous operation. WAR-<br>MUPMODE <sup>3</sup> = KEEPADC-<br>WARM | | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>4</sup> | _ | 175 | _ | μA | | | | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>4</sup> | _ | 125 | _ | μА | | Current from all supplies, using internal reference buffer. | I <sub>ADC_NORMAL_HP</sub> | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>4</sup> | _ | 85 | _ | μА | | Duty-cycled operation. WAR-MUPMODE <sup>3</sup> = NORMAL | | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>4</sup> | _ | 16 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_STAND</sub> -<br>BY_HP | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>4</sup> | _ | 160 | _ | μA | | Duty-cycled operation. AWARMUPMODE <sup>3</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>4</sup> | _ | 125 | _ | μА | | Current from HFPERCLK | I <sub>ADC_CLK</sub> | HFPERCLK = 16 MHz | _ | 180 | _ | μA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------|------------------------------------------------------------|-----|-------|-----|--------| | ADC clock frequency | f <sub>ADCCLK</sub> | | _ | _ | 16 | MHz | | Throughput rate | f <sub>ADCRATE</sub> | | _ | _ | 1 | Msps | | Conversion time <sup>5</sup> | t <sub>ADCCONV</sub> | 6 bit | _ | 7 | _ | cycles | | | | 8 bit | _ | 9 | _ | cycles | | | | 12 bit | _ | 13 | _ | cycles | | Startup time of reference generator and ADC core | tadcstart | WARMUPMODE <sup>3</sup> = NORMAL | _ | _ | 5 | μs | | generator and ADC core | | WARMUPMODE <sup>3</sup> = KEEPIN-<br>STANDBY | _ | _ | 2 | μs | | | | WARMUPMODE <sup>3</sup> = KEEPINSLO-<br>WACC | _ | _ | 1 | μs | | SNDR at 1Msps and f <sub>IN</sub> = 10kHz | SNDR <sub>ADC</sub> | Internal reference <sup>6</sup> , differential measurement | 58 | 67 | _ | dB | | | | External reference <sup>7</sup> , differential measurement | _ | 68 | _ | dB | | Spurious-free dynamic range (SFDR) | SFDR <sub>ADC</sub> | 1 MSamples/s, 10 kHz full-scale sine wave | _ | 75 | _ | dB | | Differential non-linearity (DNL) | DNL <sub>ADC</sub> | 12 bit resolution, No missing codes | -1 | _ | 2 | LSB | | Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub> | 12 bit resolution | -6 | _ | 6 | LSB | | Offset error | V <sub>ADCOFFSETERR</sub> | | -3 | 0 | 3 | LSB | | Gain error in ADC | V <sub>ADCGAIN</sub> | Using internal reference | _ | -0.2 | 3.5 | % | | | | Using external reference | _ | -1 | _ | % | | Temperature sensor slope | V <sub>TS_SLOPE</sub> | | _ | -1.84 | _ | mV/°C | - 1. The absolute voltage allowed at any ADC input is dictated by the power rail supplied to on-chip circuitry, and may be lower than the effective full scale voltage. All ADC inputs are limited to the ADC supply (AVDD or DVDD depending on EMU\_PWRCTRL\_ANASW). Any ADC input routed through the APORT will further be limited by the IOVDD supply to the pin. - 2. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU PWRCTRL. - 3. In ADCn\_CTRL register. - 4. In ADCn\_BIASPROG register. - 5. Derived from ADCCLK. - 6. Internal reference option used corresponds to selection 2V5 in the SINGLECTRL\_REF or SCANCTRL\_REF register field. The differential input range with this configuration is ± 1.25 V. Typical value is characterized using full-scale sine wave input. Minimum value is production-tested using sine wave input at 1.5 dB lower than full scale. - 7. External reference is 1.25 V applied externally to ADCnEXTREFP, with the selection CONF in the SINGLECTRL\_REF or SCANCTRL\_REF register field and VREFP in the SINGLECTRLX\_VREFSEL or SCANCTRLX\_VREFSEL field. The differential input range with this configuration is $\pm$ 1.25 V. # 4.1.15 Analog Comparator (ACMP) Table 4.23. Analog Comparator (ACMP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------|---------------------------------------------------------------------|-----|-----|------------------------|------| | Input voltage range | V <sub>ACMPIN</sub> | ACMPVDD = ACMPn_CTRL_PWRSEL <sup>1</sup> | _ | _ | V <sub>ACMPVDD</sub> | V | | Supply voltage | V <sub>ACMPVDD</sub> | BIASPROG <sup>2</sup> $\leq$ 0x10 or FULL-<br>BIAS <sup>2</sup> = 0 | 1.8 | _ | V <sub>VREGVDD</sub> _ | V | | | | $0x10 < BIASPROG^2 \le 0x20$ and FULLBIAS <sup>2</sup> = 1 | 2.1 | _ | V <sub>VREGVDD</sub> _ | V | | Active current not including voltage reference <sup>3</sup> | I <sub>ACMP</sub> | BIASPROG <sup>2</sup> = 1, FULLBIAS <sup>2</sup> = 0 | _ | 75 | _ | nA | | | | BIASPROG $^2$ = 0x10, FULLBIAS $^2$ = 0 | _ | 350 | _ | nA | | | | BIASPROG <sup>2</sup> = 0x02, FULLBIAS <sup>2</sup> = 1 | _ | 6.5 | _ | μΑ | | | | BIASPROG <sup>2</sup> = 0x20, FULLBIAS <sup>2</sup> = 1 | _ | 65 | 100 | μΑ | | Current consumption of internal voltage reference <sup>3</sup> | I <sub>ACMPREF</sub> | VLP selected as input using 2.5 V<br>Reference / 4 (0.625 V) | _ | 50 | _ | nA | | | | VLP selected as input using VDD | _ | 20 | _ | nA | | | | VBDIV selected as input using 1.25 V reference / 1 | | 4.1 | _ | μΑ | | | | VADIV selected as input using VDD/1 | _ | 2.4 | _ | μΑ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------|-------------------------|------------------------------------------------------------|------|----------|------|------| | Hysteresis (V <sub>CM</sub> = 1.25 V, | V <sub>ACMPHYST</sub> | HYSTSEL <sup>4</sup> = HYST0 | -3 | 0 | 3 | mV | | BIASPROG $^2$ = 0x10, FULL-BIAS $^2$ = 1) | | HYSTSEL <sup>4</sup> = HYST1 | 5 | 18 | 27 | mV | | , | | HYSTSEL <sup>4</sup> = HYST2 | 12 | 33 | 50 | mV | | | | HYSTSEL <sup>4</sup> = HYST3 | 17 | 46 | 67 | mV | | | | HYSTSEL <sup>4</sup> = HYST4 | 23 | 57 | 92 | mV | | | | HYSTSEL <sup>4</sup> = HYST5 | 26 | 68 | 108 | mV | | | | HYSTSEL <sup>4</sup> = HYST6 | 30 | 79 | 140 | mV | | | | HYSTSEL <sup>4</sup> = HYST7 | 34 | 90 | 160 | mV | | | | HYSTSEL <sup>4</sup> = HYST8 | -3 | 0 | 3 | mV | | | | HYSTSEL <sup>4</sup> = HYST9 | -27 | -18 | -5 | mV | | | | HYSTSEL <sup>4</sup> = HYST10 | -50 | -33 | -12 | mV | | | | HYSTSEL <sup>4</sup> = HYST11 | -67 | -45 | -17 | mV | | | | HYSTSEL <sup>4</sup> = HYST12 | -92 | -57 | -23 | mV | | | | HYSTSEL <sup>4</sup> = HYST13 | -108 | -67 | -26 | mV | | | | HYSTSEL <sup>4</sup> = HYST14 | -140 | -78 | -30 | mV | | | | HYSTSEL <sup>4</sup> = HYST15 | -160 | -88 | -34 | mV | | Comparator delay <sup>5</sup> | t <sub>ACMPDELAY</sub> | $BIASPROG^2 = 1$ , $FULLBIAS^2 = 0$ | _ | 30 | _ | μs | | | | BIASPROG <sup>2</sup> = 0x10, FULLBIAS <sup>2</sup><br>= 0 | _ | 3.7 | _ | μs | | | | BIASPROG <sup>2</sup> = 0x02, FULLBIAS <sup>2</sup> = 1 | _ | 360 | _ | ns | | | | BIASPROG <sup>2</sup> = 0x20, FULLBIAS <sup>2</sup> = 1 | _ | 35 | _ | ns | | Offset voltage | V <sub>ACMPOFFSET</sub> | BIASPROG <sup>2</sup> =0x10, FULLBIAS <sup>2</sup> = 1 | -35 | _ | 35 | mV | | Reference voltage | V <sub>ACMPREF</sub> | Internal 1.25 V reference | 1 | 1.25 | 1.47 | V | | | | Internal 2.5 V reference | 1.98 | 2.5 | 2.8 | V | | Capacitive sense internal resistance | R <sub>CSRES</sub> | CSRESSEL <sup>6</sup> = 0 | _ | infinite | _ | kΩ | | Sisterior | | CSRESSEL <sup>6</sup> = 1 | _ | 15 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 2 | _ | 27 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 3 | _ | 39 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 4 | _ | 51 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 5 | | 100 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 6 | _ | 162 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 7 | _ | 235 | _ | kΩ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | | - 1. ACMPVDD is a supply chosen by the setting in ACMPn\_CTRL\_PWRSEL and may be IOVDD, AVDD or DVDD. - 2. In ACMPn\_CTRL register. - 3. The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference. $I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$ . - 4. In ACMPn\_HYSTERESIS registers. - 5. ± 100 mV differential drive. - 6. In ACMPn\_INPUTSEL register. # 4.1.16 Digital to Analog Converter (VDAC) DRIVESTRENGTH = 2 unless otherwise specified. Primary VDAC output. Table 4.24. Digital to Analog Converter (VDAC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|-------------------|--------| | Output voltage | V <sub>DACOUT</sub> | Single-Ended | 0 | _ | V <sub>VREF</sub> | V | | | | Differential <sup>1</sup> | -V <sub>VREF</sub> | _ | V <sub>VREF</sub> | V | | Current consumption including references (2 channels) <sup>2</sup> | I <sub>DAC</sub> | 500 ksps, 12-bit, DRIVES-<br>TRENGTH = 2, REFSEL = 4 | _ | 402 | _ | μА | | | | 44.1 ksps, 12-bit, DRIVES-<br>TRENGTH = 1, REFSEL = 4 | _ | 88 | _ | μА | | | | 200 Hz refresh rate, 12-bit Sample-Off mode in EM2, DRIVES-TRENGTH = 2, REFSEL = 4, SETTLETIME = 0x02, WARMUP-TIME = 0x0A | _ | 2 | _ | μА | | Current from HFPERCLK <sup>3</sup> | I <sub>DAC_CLK</sub> | | _ | 6.6 | _ | μA/MHz | | Sample rate | SR <sub>DAC</sub> | | _ | _ | 500 | ksps | | DAC clock frequency | f <sub>DAC</sub> | | _ | _ | 1 | MHz | | Conversion time | t <sub>DACCONV</sub> | f <sub>DAC</sub> = 1MHz | 2 | _ | _ | μs | | Settling time | tDACSETTLE | 50% fs step settling to 5 LSB | _ | 2.5 | _ | μs | | Startup time | t <sub>DACSTARTUP</sub> | Enable to 90% fs output, settling to 10 LSB | _ | _ | 12 | μs | | Output impedance | R <sub>OUT</sub> | DRIVESTRENGTH = 2, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA $<$ I <sub>OUT</sub> $<$ 8 mA, Full supply range | _ | 2 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 $\mu$ A $<$ I <sub>OUT</sub> $<$ 400 $\mu$ A, Full supply range | _ | 2 | _ | Ω | | | | DRIVESTRENGTH = 2, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -2 mA $<$ I <sub>OUT</sub> $<$ 2 mA, Full supply range | _ | 2 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.1 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 $\mu$ A $<$ I <sub>OUT</sub> $<$ 100 $\mu$ A, Full supply range | _ | 2 | _ | Ω | | Power supply rejection ratio <sup>4</sup> | PSRR | Vout = 50% fs. DC | _ | 65.5 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------|-------|------|------|------| | Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC</sub> | 500 ksps, single-ended, internal 1.25V reference | _ | 60.4 | _ | dB | | Noise band limited to 250 kHz | | 500 ksps, single-ended, internal 2.5V reference | _ | 61.6 | _ | dB | | | | 500 ksps, single-ended, 3.3V<br>VDD reference | _ | 64.0 | _ | dB | | | | 500 ksps, differential, internal 1.25V reference | _ | 63.3 | _ | dB | | | | 500 ksps, differential, internal 2.5V reference | _ | 64.4 | _ | dB | | | | 500 ksps, differential, 3.3V VDD reference | _ | 65.8 | _ | dB | | Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC_BAND</sub> | 500 ksps, single-ended, internal 1.25V reference | _ | 65.3 | _ | dB | | Noise band limited to 22 kHz | | 500 ksps, single-ended, internal 2.5V reference | _ | 66.7 | _ | dB | | | | 500 ksps, single-ended, 3.3V<br>VDD reference | _ | 70.0 | _ | dB | | | | 500 ksps, differential, internal 1.25V reference | _ | 67.8 | _ | dB | | | | 500 ksps, differential, internal 2.5V reference | _ | 69.0 | _ | dB | | | | 500 ksps, differential, 3.3V VDD reference | _ | 68.5 | _ | dB | | Total harmonic distortion | THD | | _ | 70.2 | _ | dB | | Differential non-linearity <sup>5</sup> | DNL <sub>DAC</sub> | | -1.25 | _ | 1.25 | LSB | | Intergral non-linearity | INL <sub>DAC</sub> | | -4 | _ | 4 | LSB | | Offset error <sup>6</sup> | V <sub>OFFSET</sub> | T = 25 °C | -8 | _ | 8 | mV | | | | Across operating temperature range | -25 | _ | 25 | mV | | Gain error <sup>6</sup> | V <sub>GAIN</sub> | T = 25 °C, Low-noise internal reference (REFSEL = 1V25LN or 2V5LN) | -2.5 | _ | 2.5 | % | | | | Across operating temperature range, Low-noise internal reference (REFSEL = 1V25LN or 2V5LN) | -3.5 | _ | 3.5 | % | | External load capactiance,<br>OUTSCALE=0 | C <sub>LOAD</sub> | | _ | _ | 75 | pF | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | 4 | - 1. In differential mode, the output is defined as the difference between two single-ended outputs. Absolute voltage on each output is limited to the single-ended range. - 2. Supply current specifications are for VDAC circuitry operating with static output only and do not include current required to drive the load. - 3. Current from HFPERCLK is dependent on HFPERCLK frequency. This current contributes to the total supply current used when the clock to the DAC peripheral is enabled in the CMU. - 4. PSRR calculated as 20 \* $log_{10}(\Delta VDD / \Delta V_{OUT})$ , VDAC output at 90% of full scale - 5. Entire range is monotonic and has no missing codes. - 6. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. # 4.1.17 Current Digital to Analog Converter (IDAC) Table 4.25. Current Digital to Analog Converter (IDAC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------------|----------------------------------------------------------------------------------------|------|------|-----|--------| | Number of ranges | N <sub>IDAC_RANGES</sub> | | _ | 4 | _ | ranges | | Output current | I <sub>IDAC_OUT</sub> | RANGESEL <sup>1</sup> = RANGE0 | 0.05 | _ | 1.6 | μA | | | | RANGESEL <sup>1</sup> = RANGE1 | 1.6 | _ | 4.7 | μA | | | | RANGESEL <sup>1</sup> = RANGE2 | 0.5 | _ | 16 | μA | | | | RANGESEL <sup>1</sup> = RANGE3 | 2 | _ | 64 | μA | | Linear steps within each range | N <sub>IDAC_STEPS</sub> | | _ | 32 | _ | steps | | Step size | SS <sub>IDAC</sub> | RANGESEL <sup>1</sup> = RANGE0 | _ | 50 | _ | nA | | | | RANGESEL <sup>1</sup> = RANGE1 | _ | 100 | _ | nA | | | | RANGESEL <sup>1</sup> = RANGE2 | _ | 500 | _ | nA | | | | RANGESEL <sup>1</sup> = RANGE3 | _ | 2 | _ | μA | | Total accuracy, STEPSEL <sup>1</sup> = 0x10 | ACC <sub>IDAC</sub> | EM0 or EM1, AVDD=3.3 V, T = 25 °C | -3 | _ | 3 | % | | | | EM0 or EM1, Across operating temperature range | -18 | _ | 22 | % | | | | EM2 or EM3, Source mode, RAN-<br>GESEL <sup>1</sup> = RANGE0, AVDD=3.3<br>V, T = 25 °C | _ | -2.7 | _ | % | | | | EM2 or EM3, Source mode, RAN-<br>GESEL <sup>1</sup> = RANGE1, AVDD=3.3<br>V, T = 25 °C | _ | -2.5 | _ | % | | | | EM2 or EM3, Source mode, RAN-<br>GESEL <sup>1</sup> = RANGE2, AVDD=3.3<br>V, T = 25 °C | _ | -1.5 | _ | % | | | | EM2 or EM3, Source mode, RAN-<br>GESEL <sup>1</sup> = RANGE3, AVDD=3.3<br>V, T = 25 °C | _ | -1.0 | _ | % | | | | EM2 or EM3, Sink mode, RAN-<br>GESEL <sup>1</sup> = RANGE0, AVDD=3.3<br>V, T = 25 °C | _ | -1.1 | _ | % | | | | EM2 or EM3, Sink mode, RAN-<br>GESEL <sup>1</sup> = RANGE1, AVDD=3.3<br>V, T = 25 °C | _ | -1.1 | _ | % | | | | EM2 or EM3, Sink mode, RAN-<br>GESEL <sup>1</sup> = RANGE2, AVDD=3.3<br>V, T = 25 °C | _ | -0.9 | _ | % | | | | EM2 or EM3, Sink mode, RAN-<br>GESEL <sup>1</sup> = RANGE3, AVDD=3.3<br>V, T = 25 °C | _ | -0.9 | _ | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Start up time | t <sub>IDAC_SU</sub> | Output within 1% of steady state value | _ | 5 | _ | μs | | Settling time, (output settled | t <sub>IDAC_SETTLE</sub> | Range setting is changed | _ | 5 | _ | μs | | within 1% of steady state value), | | Step value is changed | _ | 1 | _ | μs | | Current consumption <sup>2</sup> | IDAC | EM0 or EM1 Source mode, excluding output current, Across operating temperature range | _ | 11 | 28 | μA | | | | EM0 or EM1 Sink mode, excluding output current, Across operating temperature range | 1 | 13 | 30 | μА | | | | EM2 or EM3 Source mode, excluding output current, T = 25 °C | _ | 0.05 | _ | μA | | | | EM2 or EM3 Sink mode, excluding output current, T = 25 °C | _ | 0.07 | _ | μA | | | | EM2 or EM3 Source mode, excluding output current, T ≥ 85 °C | | 11 | _ | μA | | | | EM2 or EM3 Sink mode, excluding output current, T ≥ 85 °C | | 13 | _ | μA | | Output voltage compliance in source mode, source current change relative to current sourced at 0 V | ICOMP_SRC | RANGESEL <sup>1</sup> = RANGE0, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _ | 0.11 | _ | % | | | | RANGESEL <sup>1</sup> = RANGE1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _ | 0.06 | _ | % | | | | RANGESEL <sup>1</sup> = RANGE2, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _ | 0.04 | _ | % | | | | RANGESEL <sup>1</sup> = RANGE3, output<br>voltage = $min(V_{IOVDD}, V_{AVDD}^2$ -250 mV) | _ | 0.03 | _ | % | | Output voltage compliance in sink mode, sink current | I <sub>COMP_SINK</sub> | RANGESEL <sup>1</sup> = RANGE0, output voltage = 100 mV | _ | 0.29 | _ | % | | change relative to current sunk at IOVDD | | RANGESEL <sup>1</sup> = RANGE1, output voltage = 100 mV | _ | 0.27 | _ | % | | | | RANGESEL <sup>1</sup> = RANGE2, output voltage = 150 mV | _ | 0.12 | _ | % | | | | RANGESEL <sup>1</sup> = RANGE3, output voltage = 250 mV | _ | 0.03 | _ | % | - 1. In IDAC\_CURPROG register. - 2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1). # 4.1.18 Capacitive Sense (CSEN) Table 4.26. Capacitive Sense (CSEN) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Single conversion time (1x | t <sub>CNV</sub> | 12-bit SAR Conversions | _ | 20.2 | _ | μs | | accumulation) | | 16-bit SAR Conversions | _ | 26.4 | _ | μs | | | | Delta Modulation Conversion (single comparison) | _ | 1.55 | _ | μs | | Maximum external capacitive load | C <sub>EXTMAX</sub> | IREFPROG=7 (Gain = 1x), including routing parasitics | _ | 68 | _ | pF | | | | IREFPROG=0 (Gain = 10x), including routing parasitics | _ | 680 | _ | pF | | Maximum external series impedance | R <sub>EXTMAX</sub> | | _ | 1 | _ | kΩ | | Supply current, EM2 bonded conversions, WARMUP-MODE=NORMAL, WAR-MUPCNT=0 | ICSEN_BOND | 12-bit SAR conversions, 20 ms<br>conversion rate, IREFPROG=7<br>(Gain = 1x), 10 channels bonded<br>(total capacitance of 330 pF) <sup>1</sup> | _ | 326 | _ | nA | | | | Delta Modulation conversions, 20 ms conversion rate, IRE-FPROG=7 (Gain = 1x), 10 channels bonded (total capacitance of 330 pF) <sup>1</sup> | _ | 226 | _ | nA | | | | 12-bit SAR conversions, 200 ms conversion rate, IREFPROG=7 (Gain = 1x), 10 channels bonded (total capacitance of 330 pF) <sup>1</sup> | _ | 33 | _ | nA | | | | Delta Modulation conversions,<br>200 ms conversion rate, IRE-<br>FPROG=7 (Gain = 1x), 10 chan-<br>nels bonded (total capacitance of<br>330 pF) <sup>1</sup> | _ | 25 | _ | nA | | Supply current, EM2 scan<br>conversions, WARMUP-<br>MODE=NORMAL, WAR- | I <sub>CSEN_EM2</sub> | 12-bit SAR conversions, 20 ms<br>scan rate, IREFPROG=0 (Gain =<br>10x), 8 samples per scan <sup>1</sup> | _ | 690 | _ | nA | | MUPCNT=0 | | Delta Modulation conversions, 20 ms scan rate, 8 comparisons per sample (DMCR = 1, DMR = 2), IREFPROG=0 (Gain = 10x), 8 samples per scan <sup>1</sup> | _ | 515 | _ | nA | | | | 12-bit SAR conversions, 200 ms scan rate, IREFPROG=0 (Gain = 10x), 8 samples per scan <sup>1</sup> | _ | 79 | _ | nA | | | | Delta Modulation conversions,<br>200 ms scan rate, 8 comparisons<br>per sample (DMCR = 1, DMR =<br>2), IREFPROG=0 (Gain = 10x), 8<br>samples per scan <sup>1</sup> | _ | 57 | _ | nA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------|-----|------|-----|--------| | Supply current, continuous conversions, WARMUP-MODE=KEEPCSENWARM | ICSEN_ACTIVE | SAR or Delta Modulation conversions of 33 pF capacitor, IRE-FPROG=0 (Gain = 10x), always on | _ | 90.5 | _ | μА | | HFPERCLK supply current | ICSEN_HFPERCLK | Current contribution from HFPERCLK when clock to CSEN block is enabled. | _ | 2.25 | _ | µA/MHz | <sup>1.</sup> Current is specified with a total external capacitance of 33 pF per channel. Average current is dependent on how long the peripheral is actively sampling channels within the scan period, and scales with the number of samples acquired. Supply current for a specific application can be estimated by multiplying the current per sample by the total number of samples per period (total\_current = single\_sample\_current \* (number\_of\_channels \* accumulation)). ### 4.1.19 Operational Amplifier (OPAMP) Unless otherwise indicated, specified conditions are: Non-inverting input configuration, VDD = 3.3 V, DRIVESTRENGTH = 2, MAIN-OUTEN = 1, $C_{LOAD}$ = 75 pF with OUTSCALE = 0, or $C_{LOAD}$ = 37.5 pF with OUTSCALE = 1. Unit gain buffer and 3X-gain connection as specified in table footnotes<sup>1 2</sup>. Table 4.27. Operational Amplifier (OPAMP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|-----------------------|------| | Supply voltage (from AVDD) | V <sub>OPA</sub> | HCMDIS = 0, Rail-to-rail input range | 2 | _ | 3.8 | V | | | | HCMDIS = 1 | 1.62 | _ | 3.8 | V | | Input voltage | V <sub>IN</sub> | HCMDIS = 0, Rail-to-rail input range | V <sub>VSS</sub> | _ | V <sub>OPA</sub> | V | | | | HCMDIS = 1 | V <sub>VSS</sub> | _ | V <sub>OPA</sub> -1.2 | V | | Input impedance | R <sub>IN</sub> | | 100 | _ | _ | МΩ | | Output voltage | V <sub>OUT</sub> | | V <sub>VSS</sub> | _ | V <sub>OPA</sub> | V | | Load capacitance <sup>3</sup> | C <sub>LOAD</sub> | OUTSCALE = 0 | _ | _ | 75 | pF | | | | OUTSCALE = 1 | _ | _ | 37.5 | pF | | Output impedance | R <sub>OUT</sub> | DRIVESTRENGTH = 2 or 3, 0.4 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA <<br>I <sub>OUT</sub> < 8 mA, Buffer connection,<br>Full supply range | _ | 0.25 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 $\mu$ A $<$ I <sub>OUT</sub> $<$ 400 $\mu$ A, Buffer connection, Full supply range | _ | 0.6 | _ | Ω | | | | DRIVESTRENGTH = 2 or 3, 0.1 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -2 mA $<$ I <sub>OUT</sub> $<$ 2 mA, Buffer connection,<br>Full supply range | _ | 0.4 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 $\mu$ A $<$ I <sub>OUT</sub> $<$ 100 $\mu$ A, Buffer connection, Full supply range | _ | 1 | _ | Ω | | Internal closed-loop gain | G <sub>CL</sub> | Buffer connection | 0.99 | 1 | 1.01 | - | | | | 3x Gain connection | 2.93 | 2.99 | 3.05 | - | | | | 16x Gain connection | 15.07 | 15.7 | 16.33 | - | | Active current <sup>4</sup> | I <sub>OPA</sub> | DRIVESTRENGTH = 3, OUT-<br>SCALE = 0 | _ | 580 | _ | μA | | | | DRIVESTRENGTH = 2, OUT-<br>SCALE = 0 | _ | 176 | _ | μA | | | | DRIVESTRENGTH = 1, OUT-<br>SCALE = 0 | _ | 13 | _ | μΑ | | | | DRIVESTRENGTH = 0, OUT-<br>SCALE = 0 | _ | 4.7 | _ | μΑ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|------------------|-------------------------------------------------------|-----|------|-----|-------| | Open-loop gain | G <sub>OL</sub> | DRIVESTRENGTH = 3 | _ | 135 | _ | dB | | | | DRIVESTRENGTH = 2 | _ | 137 | _ | dB | | | | DRIVESTRENGTH = 1 | _ | 121 | _ | dB | | | | DRIVESTRENGTH = 0 | _ | 109 | _ | dB | | Loop unit-gain frequency <sup>5</sup> | UGF | DRIVESTRENGTH = 3, Buffer connection | _ | 3.38 | _ | MHz | | | | DRIVESTRENGTH = 2, Buffer connection | _ | 0.9 | _ | MHz | | | | DRIVESTRENGTH = 1, Buffer connection | _ | 132 | _ | kHz | | | | DRIVESTRENGTH = 0, Buffer connection | _ | 34 | _ | kHz | | | | DRIVESTRENGTH = 3, 3x Gain connection | _ | 2.57 | _ | MHz | | | | DRIVESTRENGTH = 2, 3x Gain connection | _ | 0.71 | _ | MHz | | | | DRIVESTRENGTH = 1, 3x Gain connection | _ | 113 | _ | kHz | | | | DRIVESTRENGTH = 0, 3x Gain connection | _ | 28 | _ | kHz | | Phase margin | PM | DRIVESTRENGTH = 3, Buffer connection | _ | 67 | _ | 0 | | | | DRIVESTRENGTH = 2, Buffer connection | _ | 69 | _ | 0 | | | | DRIVESTRENGTH = 1, Buffer connection | _ | 63 | _ | o | | | | DRIVESTRENGTH = 0, Buffer connection | _ | 68 | _ | o | | Output voltage noise | N <sub>OUT</sub> | DRIVESTRENGTH = 3, Buffer connection, 10 Hz - 10 MHz | _ | 146 | _ | μVrms | | | | DRIVESTRENGTH = 2, Buffer connection, 10 Hz - 10 MHz | _ | 163 | _ | μVrms | | | | DRIVESTRENGTH = 1, Buffer connection, 10 Hz - 1 MHz | _ | 170 | _ | μVrms | | | | DRIVESTRENGTH = 0, Buffer connection, 10 Hz - 1 MHz | _ | 176 | _ | μVrms | | | | DRIVESTRENGTH = 3, 3x Gain connection, 10 Hz - 10 MHz | _ | 313 | _ | μVrms | | | | DRIVESTRENGTH = 2, 3x Gain connection, 10 Hz - 10 MHz | _ | 271 | _ | μVrms | | | | DRIVESTRENGTH = 1, 3x Gain connection, 10 Hz - 1 MHz | _ | 247 | _ | μVrms | | | | DRIVESTRENGTH = 0, 3x Gain connection, 10 Hz - 1 MHz | _ | 245 | _ | μVrms | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Slew rate <sup>6</sup> | SR | DRIVESTRENGTH = 3,<br>INCBW=1 <sup>7</sup> | _ | 4.7 | _ | V/µs | | | | DRIVESTRENGTH = 3,<br>INCBW=0 | _ | 1.5 | _ | V/µs | | | | DRIVESTRENGTH = 2,<br>INCBW=1 <sup>7</sup> | _ | 1.27 | _ | V/µs | | | | DRIVESTRENGTH = 2,<br>INCBW=0 | _ | 0.42 | _ | V/µs | | | | DRIVESTRENGTH = 1,<br>INCBW=1 <sup>7</sup> | _ | 0.17 | _ | V/µs | | | | DRIVESTRENGTH = 1,<br>INCBW=0 | _ | 0.058 | _ | V/µs | | | | DRIVESTRENGTH = 0,<br>INCBW=1 <sup>7</sup> | _ | 0.044 | _ | V/µs | | | | DRIVESTRENGTH = 0,<br>INCBW=0 | _ | 0.015 | _ | V/µs | | Startup time <sup>8</sup> | T <sub>START</sub> | DRIVESTRENGTH = 2 | _ | _ | 12 | μs | | Input offset voltage | V <sub>OSI</sub> | DRIVESTRENGTH = 2 or 3, T = 25 °C | -3 | _ | 3 | mV | | | | DRIVESTRENGTH = 1 or 0, T = 25 °C | -3 | _ | 3 | mV | | | | DRIVESTRENGTH = 2 or 3, across operating temperature range | -12 | _ | 12 | mV | | | | DRIVESTRENGTH = 1 or 0, across operating temperature range | -30 | _ | 30 | mV | | DC power supply rejection ratio <sup>9</sup> | PSRR <sub>DC</sub> | Input referred | _ | 70 | _ | dB | | DC common-mode rejection ratio <sup>9</sup> | CMRR <sub>DC</sub> | Input referred | _ | 70 | _ | dB | | Total harmonic distortion | THD <sub>OPA</sub> | DRIVESTRENGTH = 2, 3x Gain connection, 1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _ | 90 | _ | dB | | | | DRIVESTRENGTH = 0, 3x Gain connection, 0.1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _ | 90 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 7.1 | | | - 1. Specified configuration for Unit gain buffer configuration is: INCBW = 0, HCMDIS = 0, RESINSEL = DISABLE. $V_{INPUT} = 0.5 \text{ V}$ , $V_{OUTPUT} = 0.5 \text{ V}$ . - 2. Specified configuration for 3X-Gain configuration is: INCBW = 1, HCMDIS = 1, RESINSEL = VSS, V<sub>INPUT</sub> = 0.5 V, V<sub>OUTPUT</sub> = 1.5 V. Nominal voltage gain is 3. - 3. If the maximum C<sub>I OAD</sub> is exceeded, an isolation resistor is required for stability. See AN0038 for more information. - 4. Current into the load resistor is excluded. When the OPAMP is connected with closed-loop gain > 1, there will be extra current to drive the resistor feedback network. The internal resistor feedback network has total resistance of 143.5 kOhm, which will cause another ~10 μA current when the OPAMP drives 1.5 V between output and ground. - 5. In unit gain connection, UGF is the gain-bandwidth product of the OPAMP. In 3x Gain connection, UGF is the gain-bandwidth product of the OPAMP and 1/3 attenuation of the feedback network. - 6. Step between 0.2V and V<sub>OPA</sub>-0.2V, 10%-90% rising/falling range. - 7. When INCBW is set to 1 the OPAMP bandwidth is increased. This is allowed only when the non-inverting close-loop gain is ≥ 3, or the OPAMP may not be stable. - 8. From enable to output settled. In sample-and-off mode, RC network after OPAMP will contribute extra delay. Settling error < 1mV. - 9. When HCMDIS=1 and input common mode transitions the region from V<sub>OPA</sub>-1.4V to V<sub>OPA</sub>-1V, input offset will change. PSRR and CMRR specifications do not apply to this transition region. #### 4.1.20 LCD Driver Table 4.28. LCD Driver | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------------|------------------------------------------------|-----|------|-----------------------------|------| | Frame rate | f <sub>LCDFR</sub> | | 30 | _ | 100 | Hz | | LCD supply range <sup>1</sup> | V <sub>LCDIN</sub> | | 1.8 | _ | 3.8 | V | | LCD output voltage range | V <sub>LCD</sub> | Current source mode, No external LCD capacitor | 2.0 | _ | V <sub>LCDIN</sub> -0.4 | V | | | | Step-down mode with external LCD capacitor | 2.0 | _ | V <sub>LCDIN</sub> | V | | | | Charge pump mode with external LCD capacitor | 2.0 | _ | 1.9 *<br>V <sub>LCDIN</sub> | V | | Contrast control step size | STEP <sub>CONTRAST</sub> | Current source mode | _ | 64 | _ | mV | | | | Charge pump or Step-down mode | _ | 43 | _ | mV | | Contrast control step accuracy <sup>2</sup> | ACC <sub>CONTRAST</sub> | | _ | +/-4 | _ | % | - 1. V<sub>LCDIN</sub> is selectable between the AVDD or DVDD supply pins, depending on EMU\_PWRCTRL\_ANASW. - 2. Step size accuracy is measured relative to the typical step size, and typ value represents one standard deviation. ### 4.1.21 Pulse Counter (PCNT) ### Table 4.29. Pulse Counter (PCNT) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------|-----------------|----------------------------------------------|-----|-----|-----|------| | Input frequency | F <sub>IN</sub> | Asynchronous Single and Quadrature Modes | _ | _ | 20 | MHz | | | | Sampled Modes with Debounce filter set to 0. | _ | _ | 8 | kHz | ### 4.1.22 Analog Port (APORT) #### Table 4.30. Analog Port (APORT) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|--------------------|----------------------|-----|-----|-----|------| | Supply current <sup>1 2</sup> | I <sub>APORT</sub> | Operation in EM0/EM1 | _ | 7 | _ | μΑ | | | | Operation in EM2/EM3 | _ | 63 | _ | nA | - 1. Supply current increase that occurs when an analog peripheral requests access to APORT. This current is not included in reported peripheral currents. Additional peripherals requesting access to APORT do not incur further current. - 2. Specified current is for continuous APORT operation. In applications where the APORT is not requested continuously (e.g. periodic ACMP requests from LESENSE in EM2), the average current requirements can be estimated by mutiplying the duty cycle of the requests by the specified continuous current number. ### 4.1.23 I2C # 4.1.23.1 I2C Standard-mode (Sm)<sup>1</sup> Table 4.31. I2C Standard-mode (Sm)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|------|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 100 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 4 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 250 | _ | _ | ns | | SDA hold time <sup>3</sup> | t <sub>HD_DAT</sub> | | 100 | _ | 3450 | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 4.7 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 4 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 4 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 4.7 | _ | _ | μs | - 1. For CLHR set to 0 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual. - 3. The maximum SDA hold time ( $t_{HD\ DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ). # 4.1.23.2 I2C Fast-mode (Fm)<sup>1</sup> Table 4.32. I2C Fast-mode (Fm)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCL clock high time | t <sub>ніGн</sub> | | 0.6 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 100 | _ | _ | ns | | SDA hold time <sup>3</sup> | t <sub>HD_DAT</sub> | | 100 | _ | 900 | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.6 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 0.6 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.6 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | - 1. For CLHR set to 1 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual. - 3. The maximum SDA hold time $(t_{HD,DAT})$ needs to be met only when the device does not stretch the low time of SCL $(t_{LOW})$ . # 4.1.23.3 I2C Fast-mode Plus (Fm+)<sup>1</sup> Table 4.33. I2C Fast-mode Plus (Fm+)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|------|-----|------|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 1000 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 0.5 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 0.26 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 50 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 100 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.26 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 0.26 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.26 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 0.5 | _ | _ | μs | - 1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual. ### **4.1.24 USART SPI** # **SPI Master Timing** Table 4.34. SPI Master Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|-----------------------------------------------|----------------------------|----------|-----|------| | SCLK period <sup>1 2 3</sup> | tsclk | All USARTs except USART2 | 2 * t <sub>HFPERCLK</sub> | _ | _ | ns | | | | USART2 | 2 * t <sub>HFPERBCLK</sub> | _ | _ | ns | | CS to MOSI <sup>1 2</sup> | t <sub>CS_MO</sub> | USART2, location 4, IOVDD = 1.8 | -4 | _ | 6 | ns | | | | USART2, location 4, IOVDD = 3.0 V | -2.5 | _ | 5 | ns | | | | USART2, location 5, IOVDD = 1.8 V | -6.5 | _ | 7.5 | ns | | | | USART2, location 5, IOVDD = 3.0 V | -5.5 | _ | 6 | ns | | | | All other USARTs and locations, IOVDD = 1.8 V | -10.5 | _ | 9 | ns | | | | All other USARTs and locations, IOVDD = 3.0 V | -8.5 | _ | 7.5 | ns | | SCLK to MOSI <sup>12</sup> | t <sub>SCLK_MO</sub> | USART2, location 4, IOVDD = 1.8 V | -1 | _ | 6 | ns | | | | USART2, location 4, IOVDD = 3.0 V | -1 | _ | 5.5 | ns | | | | USART2, location 5, IOVDD = 1.8 V | -3 | _ | 4 | ns | | | | USART2, location 5, IOVDD = 3.0 V | -2.5 | _ | 2.5 | ns | | | | All other USARTs and locations, IOVDD = 1.8 V | -7 | _ | 8.5 | ns | | | | All other USARTs and locations, IOVDD = 3.0 V | -6 | _ | 9 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | USART2, location 4, IOVDD = 1.8 V | 41 | _ | _ | ns | | | | USART2, location 4, IOVDD = 3.0 V | 32 | _ | _ | ns | | | | USART2, location 5, IOVDD = 1.8 V | 49 | _ | _ | ns | | | | USART2, location 5, IOVDD = 3.0 V | 30 | _ | _ | ns | | | | All other USARTs and locations, IOVDD = 1.8 V | 51 | _ | _ | ns | | | | All other USARTs and locations, IOVDD = 3.0 V | 32 | <u> </u> | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-------------------|-----------------------------------------------|-------|-----|-----|------| | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | USART2, location 4, IOVDD = 1.8 V | -12 | _ | _ | ns | | | | USART2, location 4, IOVDD = 3.0 V | -12 | _ | _ | ns | | | | USART2, location 5, IOVDD = 1.8 V | -9.5 | _ | _ | ns | | | | USART2, location 5, IOVDD = 3.0 V | -9.5 | _ | _ | ns | | | | All other USARTs and locations, IOVDD = 1.8 V | -10.5 | _ | _ | ns | | | | All other USARTs and locations, IOVDD = 3.0 V | -10.5 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). - 3. t<sub>HFPERCLK</sub> is one period of the selected HFPERCLK. Figure 4.1. SPI Master Timing Diagram ## **SPI Slave Timing** Table 4.35. SPI Slave Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-----------------------------------------------|-----|-------------------------------------|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | 6 *<br>t <sub>HFPERCLK</sub> | _ | _ | ns | | SCLK high time <sup>1 2 3</sup> | t <sub>SCLK_HI</sub> | | 2.5 * the | _ | _ | ns | | SCLK low time <sup>1 2 3</sup> | t <sub>SCLK_LO</sub> | | 2.5 * the | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 22 | _ | 54 | ns | | CS disable to MISO <sup>1 2</sup> | tcs_dis_mi | | 20 | _ | 175 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 6 | _ | _ | ns | | MOSI hold time <sup>1 2 3</sup> | t <sub>H_MO</sub> | | 7 | _ | _ | ns | | SCLK to MISO <sup>1 2 3</sup> | t <sub>SCLK_MI</sub> | | 17 + 1.5 * t <sub>HFPERCLK</sub> | _ | 41 + 2.5 *<br>t <sub>HFPERCLK</sub> | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). - $3.\,t_{\text{HFPERCLK}}$ is one period of the selected HFPERCLK. Figure 4.2. SPI Slave Timing Diagram #### 4.1.25 External Bus Interface (EBI) #### **EBI Write Enable Output Timing** Timing applies to both EBI\_WEn and EBI\_NANDWEn for all addressing modes and both polarities. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.36. EBI Write Enable Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|---------------------------------------------------------------|-----|-----|------| | Output hold time, from trailing EBI_WEn / EBI_NAND-WEn edge to EBI_AD, EBI_A, EBI_CSn, EBI_BLn invalid | t <sub>OH_WEn</sub> | IOVDD ≥ 1.62 V | -22 +<br>(WRHOLD<br>* t{ <sub>}HFCOR-</sub><br>ECLK{}) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -14 +<br>(WRHOLD<br>* t <sub>HFCOR</sub> -<br>ECLK) | _ | _ | ns | | Output setup time, from<br>EBI_AD, EBI_A, EBI_CSn,<br>EBI_BLn valid to leading<br>EBI_WEn / EBI_NANDWEn<br>edge <sup>1</sup> | tosu_wen | IOVDD ≥ 1.62 V | -12 +<br>(WRSET-<br>UP *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -10 +<br>(WRSET-<br>UP *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | EBI_WEn / EBI_NANDWEn pulse width <sup>1</sup> | twidth_wen | IOVDD ≥ 1.62 V | -6 +<br>(MAX(1,<br>WRSTRB)<br>* t <sub>HFCOR</sub> -<br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -5 +<br>(MAX(1,<br>WRSTRB)<br>* t <sub>HFCOR</sub> -<br>ECLK) | _ | _ | ns | <sup>1.</sup> The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFWE=0. The leading edge of EBI\_WEn can be moved to the right by setting HALFWE=1. This decreases the length of t<sub>WIDTH\_WEn</sub> and increases the length of t<sub>OSU\_WEn</sub> by 1/2 \* t<sub>HFCLKNODIV</sub>. Figure 4.3. EBI Write Enable Output Timing Diagram #### **EBI Address Latch Enable Output Timing** Timing applies to multiplexed addressing modes D8A24ALE and D16A16ALE for both polarities. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.37. EBI Address Latch Enable Output Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|-------------------------|----------------|-------------------------------------------------------------------------|-----|-----|------| | Output hold time, from trailing EBI_ALE edge to EBI_AD invalid <sup>1 2</sup> | t <sub>OH_ALEn</sub> | IOVDD ≥ 1.62 V | -22 +<br>(ADDR-<br>HOLD *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -13 +<br>(ADDR-<br>HOLD *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | Output setup time, from | t <sub>OSU_ALEn</sub> | IOVDD ≥ 1.62 V | -10 | _ | _ | ns | | EBI_AD valid to leading EBI_ALE edge | | IOVDD ≥ 3.0 V | -9 | _ | _ | ns | | EBI_ALEn pulse width <sup>1</sup> | t <sub>WIDTH_ALEn</sub> | IOVDD ≥ 1.62 V | -5 +<br>((ADDR-<br>SETUP +<br>1) *<br>t{}HFCOR-<br>ECLK{}) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -4 +<br>((ADDR-<br>SETUP +<br>1) *<br>t{ <sub>}</sub> HFCOR-<br>ECLK{}) | _ | _ | ns | - 1. The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFALE=0. The trailing edge of EBI\_ALEn can be moved to the left by setting HALFALE=1. This decreases the length of tosu\_ALEn by theorems by the trailing edge of tosu\_ALEn by the trailing edge of trailing edge of the trailing edge of the trailing edge of traili - 2. The figure shows a write operation. For a multiplexed read operation the address hold time is controlled via the RDSETUP state instead of via the ADDRHOLD state. Figure 4.4. EBI Address Latch Enable Output Timing Diagram #### **EBI Read Enable Output Timing** Timing applies to both EBI\_REn and EBI\_NANDREn for all addressing modes and both polarities. Output timing for EBI\_AD applies only to multiplexed addressing modes D8A24ALE and D16A16ALE. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.38. EBI Read Enable Output Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------|--------------------------------------------------------------|-----|-----|------| | Output hold time, from trailing EBI_REn / EBI_NAN-DREn edge to EBI_AD, EBI_A, EBI_CSn, EBI_BLn invalid | t <sub>OH_REn</sub> | IOVDD ≥ 1.62 V | -21 +<br>(RDHOLD *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -11 +<br>(RDHOLD *<br>thfcor-<br>eclk) | _ | _ | ns | | Output setup time, from<br>EBI_AD, EBI_A, EBI_CSn,<br>EBI_BLn valid to leading<br>EBI_REn / EBI_NANDREn<br>edge <sup>1</sup> | t <sub>OSU_REn</sub> | IOVDD ≥ 1.62 V | -11 +<br>(RDSETUP<br>* thFCOR-<br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -10 +<br>(RDSETUP<br>* t <sub>HFCOR-ECLK</sub> ) | _ | _ | ns | | EBI_REn pulse width <sup>1 2</sup> | twidth <sup>1 2</sup> twidth_REn | IOVDD ≥ 1.62 V | -6 +<br>(MAX(1,<br>RDSTRB) *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -4 +<br>(MAX(1,<br>RDSTRB) *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | - 1. The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFRE=0. The leading edge of EBI\_REn can be moved to the right by setting HALFRE=1. This decreases the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of leng - 2. When page mode is used, RDSTRB is replaced by RDPA for page hits. Figure 4.5. EBI Read Enable Output Timing Diagram ## **EBI TFT Output Timing** All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.39. EBI TFT Output Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|-----------|----------------|-----------------------------------------------------------|-----|-----|------| | Output hold time, EBI_DCLK to EBI_AD invalid | toh_dclk | IOVDD ≥ 1.62 V | -19 +<br>(TFTHOLD<br>* t <sub>HFCOR</sub> -<br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -10 +<br>(TFTHOLD<br>* t <sub>HFCOR</sub> -<br>ECLK) | _ | _ | ns | | Output setup time, EBI_AD valid to EBI_DCLK | tosu_dclk | IOVDD ≥ 1.62 V | -12 +<br>(TFTSET-<br>UP *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -11 +<br>(TFTSET-<br>UP *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | Figure 4.6. EBI TFT Output Timing ### **EBI Read Enable Timing Requirements** Timing applies to both EBI\_REn and EBI\_NANDREn for all addressing modes and both polarities. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.40. EBI Read Enable Timing Requirements | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | Setup time, from EBI_AD valid to trailing EBI_REn edge | t <sub>SU_REn</sub> | IOVDD ≥ 1.62 V | 50 | | _ | ns | | | | IOVDD ≥ 3.0 V | 29 | _ | _ | ns | | Hold time, from trailing<br>EBI_REn edge to EBI_AD invalid | t <sub>H_REn</sub> | IOVDD ≥ 1.62 V | -9 | _ | _ | ns | Figure 4.7. EBI Read Enable Timing Requirements ## **EBI Ready/Wait Timing Requirements** Timing applies to both EBI\_REn and EBI\_WEn for all addressing modes and both polarities. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.41. EBI Ready/Wait Timing Requirements | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|----------------------|----------------|-------------------------------------------|-----|-----|------| | Setup time, from EBI_ARDY valid to trailing EBI_REn, EBI_WEn edge | t <sub>SU_ARDY</sub> | IOVDD ≥ 1.62 V | 52 + (3 *<br>t <sub>HFCOR-</sub><br>ECLK) | | _ | ns | | | | IOVDD ≥ 3.0 V | 33 + (3 *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | Hold time, from trailing<br>EBI_REn, EBI_WEn edge to<br>EBI_ARDY invalid | th_ARDY | IOVDD ≥ 1.62 V | -9 | _ | _ | ns | Figure 4.8. EBI Ready/Wait Timing Requirements ### 4.1.26 Serial Data I/O Host Controller (SDIO) ### **SDIO DS Mode Timing** Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 6, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 40 pF on all pins. Table 4.42. SDIO DS Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 25 | MHz | | | | Using HFXO | _ | _ | 21 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 18.14 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 18.14 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.49 | _ | 4.86 | ns | | Clock fall time | t <sub>F</sub> | | 1.28 | _ | 3.91 | ns | | Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub> | | 5 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>IH</sub> | | 0 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:3] valid | t <sub>ODLY</sub> | | _ | _ | 14 | ns | | Output hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>OH</sub> | | 5 | _ | _ | ns | Table 4.43. SDIO DS Mode Timing (Location 1) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------|-----------------------------------|------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 19 | MHz | | | | Using HFXO | _ | _ | 15 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 24.1 | _ | _ | ns | | | | Using HFXO | 23.8 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 24.1 | _ | _ | ns | | | | Using HFXO | 23.8 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.49 | _ | 4.86 | ns | | Clock fall time | t <sub>F</sub> | | 1.28 | _ | 3.91 | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|-------------------|----------------|-----|-----|------|------| | Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub> | | 5 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>IH</sub> | | 0 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:3] valid | t <sub>ODLY</sub> | | | _ | 19.1 | ns | | Output hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>OH</sub> | | 5 | _ | _ | ns | Figure 4.9. SDIO DS Mode Timing ### **SDIO HS Mode Timing** Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 0. Loading between 5 and 10 pF on all pins or between 10 and 20 pF on all pins. Table 4.44. SDIO HS Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 45 | MHz | | | | Using HFXO | _ | _ | 45 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 10.57 | _ | _ | ns | | | | Using HFXO | 8.66 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 10.57 | _ | _ | ns | | | | Using HFXO | 8.66 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 0.83 | _ | 3 | ns | | Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub> | | 3.2 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:3] valid | t <sub>ODLY</sub> | | _ | _ | 15.3 | ns | | Output hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>OH</sub> | | 2 | _ | _ | ns | Table 4.45. SDIO HS Mode Timing (Location 1) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|-----|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 35 | MHz | | | | Using HFXO | _ | _ | 35 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 13.11 | _ | _ | ns | | | | Using HFXO | 10.88 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 13.11 | _ | _ | ns | | | | Using HFXO | 10.88 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 0.83 | _ | 3 | ns | | Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub> | | 3.5 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-------------------|----------------|-----|-----|------|------| | Output delay time, SD_CLK to CMD, DAT[0:3] valid | t <sub>ODLY</sub> | | _ | _ | 20.3 | ns | | Output hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>OH</sub> | | 2 | _ | _ | ns | Figure 4.10. SDIO HS Mode Timing ### **SDIO SDR Mode Timing** Timing is specified for route location 0 at 1.8 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 0. Loading between 5 and 10 pF on all pins or between 10 and 40 pF on all pins. Table 4.46. SDIO SDR Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 28 | MHz | | | | Using HFXO | _ | _ | 28 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 16.4 | _ | _ | ns | | | | Using HFXO | 13.61 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 16.4 | _ | _ | ns | | | | Using HFXO | 13.61 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.8 | _ | 6.56 | ns | | Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub> | | 5 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>IH</sub> | | 1.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:3] valid | t <sub>ODLY</sub> | | _ | _ | 20 | ns | | Output hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>OH</sub> | | 0.8 | _ | _ | ns | Table 4.47. SDIO SDR Mode Timing (Location 1) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 25 | MHz | | | | Using HFXO | _ | _ | 25 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.36 | _ | _ | ns | | | | Using HFXO | 15.24 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.36 | _ | _ | ns | | | | Using HFXO | 15.24 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.8 | _ | 6.56 | ns | | Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub> | | 5 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>IH</sub> | | 1.5 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-------------------|----------------|-----|-----|------|------| | Output delay time, SD_CLK to CMD, DAT[0:3] valid | t <sub>ODLY</sub> | | _ | _ | 24.3 | ns | | Output hold time, SD_CLK to CMD, DAT[0:3] change | t <sub>OH</sub> | | 0.8 | _ | _ | ns | Figure 4.11. SDIO SDR Mode Timing ### **SDIO DDR Mode Timing** Timing is specified for route location 0 at 1.8 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 6, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 30 pF on all pins. Table 4.48. SDIO DDR Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|-----------------------------------|------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 14 | MHz | | | | Using HFXO | _ | _ | 11.5 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 34.5 | _ | _ | ns | | | | Using HFXO | 34.7 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 34.5 | _ | _ | ns | | | | Using HFXO | 34.7 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.79 | _ | 6.56 | ns | | Clock fall time | t <sub>F</sub> | | 1.40 | _ | 5.12 | ns | | Input setup time, CMD valid to SD_CLK | t <sub>ISU</sub> | | 6 | _ | _ | ns | | Input hold time, SD_CLK to CMD change | t <sub>IH</sub> | | 1.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD valid | t <sub>ODLY</sub> | | _ | _ | 21.1 | ns | | Output hold time, SD_CLK to CMD change | t <sub>OH</sub> | | 2 | _ | _ | ns | | Input setup time, DAT[0:3] valid to SD_CLK | t <sub>ISU2X</sub> | | 6.3 | _ | _ | ns | | Input hold time, SD_CLK to DAT[0:3] change | t <sub>IH2X</sub> | | 1.5 | _ | _ | ns | | Output delay time, SD_CLK to DAT[0:3] valid | t <sub>ODLY2X</sub> | | _ | _ | 30.8 | ns | | Output hold time, SD_CLK to DAT[0:3] change | t <sub>OH2X</sub> | | 2 | _ | _ | ns | Table 4.49. SDIO DDR Mode Timing (Location 1) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 12.5 | MHz | | | | Using HFXO | _ | _ | 10 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 36.72 | _ | _ | ns | | | | Using HFXO | 38.1 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|-----------------------------------|-------|-----|-------|------| | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 36.72 | _ | _ | ns | | | | Using HFXO | 38.1 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.79 | _ | 6.56 | ns | | Clock fall time | t <sub>F</sub> | | 1.40 | _ | 5.12 | ns | | Input setup time, CMD valid to SD_CLK | t <sub>ISU</sub> | | 7 | _ | _ | ns | | Input hold time, SD_CLK to CMD change | t <sub>IH</sub> | | 1.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD valid | t <sub>ODLY</sub> | | _ | _ | 24.81 | ns | | Output hold time, SD_CLK to CMD change | t <sub>OH</sub> | | 2 | _ | _ | ns | | Input setup time, DAT[0:3] valid to SD_CLK | t <sub>ISU2X</sub> | | 8.3 | _ | _ | ns | | Input hold time, SD_CLK to DAT[0:3] change | t <sub>IH2X</sub> | | 1.5 | _ | _ | ns | | Output delay time, SD_CLK to DAT[0:3] valid | t <sub>ODLY2X</sub> | | _ | _ | 35.1 | ns | | Output hold time, SD_CLK to DAT[0:3] change | t <sub>OH2X</sub> | | 2 | _ | _ | ns | Figure 4.12. SDIO DDR Mode Timing ### **SDIO MMC Legacy Mode Timing** Timing is specified with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 20 pF on all pins. Table 4.50. SDIO MMC Legacy Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 28 | MHz | | | | Using HFXO | _ | _ | 28 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 16.96 | _ | _ | ns | | | | Using HFXO | 14.28 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 16.96 | _ | _ | ns | | | | Using HFXO | 14.28 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.8 | _ | 5.6 | ns | | Input setup time, CMD,<br>DAT[0:7] valid to SD_CLK | t <sub>ISU</sub> | | 4.8 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:7] valid | t <sub>ODLY</sub> | | _ | _ | 18.8 | ns | | Output hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>OH</sub> | | 3 | _ | _ | ns | Table 4.51. SDIO MMC Legacy Mode Timing (Location 1) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 25 | MHz | | | | Using HFXO | _ | _ | 25 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 15.2 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 15.2 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.8 | _ | 5.6 | ns | | Input setup time, CMD,<br>DAT[0:7] valid to SD_CLK | t <sub>ISU</sub> | | 4.8 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:7] valid | t <sub>ODLY</sub> | | _ | _ | 23.6 | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-----------------|----------------|-----|-----|-----|------| | Output hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>OH</sub> | | 3 | _ | _ | ns | Figure 4.13. SDIO MMC Legacy Mode Timing ### SDIO MMC SDR Mode Timing at 1.8 V Timing is specified for route location 0 at 1.8 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 20 pF on all pins. Table 4.52. SDIO MMC SDR Mode Timing (Location 0, 1.8V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 28 | MHz | | | | Using HFXO | _ | _ | 28 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 16.96 | _ | _ | ns | | | | Using HFXO | 14.28 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 16.96 | _ | _ | ns | | | | Using HFXO | 14.28 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.8 | _ | 5.6 | ns | | Input setup time, CMD,<br>DAT[0:7] valid to SD_CLK | t <sub>ISU</sub> | | 4.8 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:7] valid | t <sub>ODLY</sub> | | _ | _ | 18.8 | ns | | Output hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>OH</sub> | | 2.85 | _ | _ | ns | Table 4.53. SDIO MMC SDR Mode Timing (Location 1, 1.8V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|------|-----|-----|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 25 | MHz | | | | Using HFXO | _ | _ | 25 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 15.2 | _ | _ | ns | | Clock high time | twH | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 15.2 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.8 | _ | 5.6 | ns | | Input setup time, CMD,<br>DAT[0:7] valid to SD_CLK | t <sub>ISU</sub> | | 4.8 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-------------------|----------------|-----|-----|------|------| | Output delay time, SD_CLK to CMD, DAT[0:7] valid | t <sub>ODLY</sub> | | _ | _ | 23.6 | ns | | Output hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>OH</sub> | | 3 | _ | _ | ns | Figure 4.14. SDIO MMC SDR Mode Timing ### SDIO MMC SDR Mode Timing at 3.0 V Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 20 pF on all pins. Table 4.54. SDIO MMC SDR Mode Timing (Location 0, 3V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 49 | MHz | | | | Using HFXO | _ | _ | 49 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 9.7 | _ | _ | ns | | | | Using HFXO | 7.8 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 9.7 | _ | _ | ns | | | | Using HFXO | 7.8 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 0.85 | _ | 2.5 | ns | | Input setup time, CMD,<br>DAT[0:7] valid to SD_CLK | t <sub>ISU</sub> | | 3.13 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD, DAT[0:7] valid | todly | | _ | _ | 15.2 | ns | | Output hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>OH</sub> | | 3 | _ | _ | ns | Table 4.55. SDIO MMC SDR Mode Timing (Location 1, 3V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|-----------------------------------|------|-----|-----|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 38 | MHz | | | | Using HFXO | _ | _ | 38 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 12 | _ | _ | ns | | | | Using HFXO | 10 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 12 | _ | _ | ns | | | | Using HFXO | 10 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 0.85 | _ | 2.5 | ns | | Input setup time, CMD,<br>DAT[0:7] valid to SD_CLK | t <sub>ISU</sub> | | 3.4 | _ | _ | ns | | Input hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-------------------|----------------|-----|-----|-------|------| | Output delay time, SD_CLK to CMD, DAT[0:7] valid | t <sub>ODLY</sub> | | _ | _ | 19.83 | ns | | Output hold time, SD_CLK to CMD, DAT[0:7] change | t <sub>OH</sub> | | 3 | _ | _ | ns | Figure 4.15. SDIO MMC SDR Mode Timing ### SDIO MMC DDR Mode Timing at 1.8 V Timing is specified for route location 0 at 1.8 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 25 pF on all pins. Table 4.56. SDIO MMC DDR Mode Timing (Location 0, 1.8V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|-----------------------------------|------|-----|-------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 14.5 | MHz | | | | Using HFXO | _ | _ | 12 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 31.6 | _ | _ | ns | | | | Using HFXO | 31.2 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 31.6 | _ | _ | ns | | | | Using HFXO | 31.2 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.79 | _ | 5.54 | ns | | Clock fall time | t <sub>F</sub> | | 1.40 | _ | 4.21 | ns | | Input setup time, CMD valid to SD_CLK | t <sub>ISU</sub> | | 5.7 | _ | _ | ns | | Input hold time, SD_CLK to CMD change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD valid | t <sub>ODLY</sub> | | _ | _ | 19.81 | ns | | Output hold time, SD_CLK to CMD change | t <sub>OH</sub> | | 3 | _ | _ | ns | | Input setup time, DAT[0:7] valid to SD_CLK | t <sub>ISU2X</sub> | | 7.6 | _ | _ | ns | | Input hold time, SD_CLK to DAT[0:7] change | t <sub>lH2X</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to DAT[0:7] valid | t <sub>ODLY2X</sub> | | _ | _ | 30.3 | ns | | Output hold time, SD_CLK to DAT[0:7] change | t <sub>OH2X</sub> | | 3 | _ | _ | ns | Table 4.57. SDIO MMC DDR Mode Timing (Location 1, 1.8V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------|-----------------------------------|------|-----|-----|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 12 | MHz | | | | Using HFXO | _ | _ | 10 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 38.2 | _ | _ | ns | | | | Using HFXO | 38 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|-----------------------------------|------|-----|-------|------| | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 38.2 | _ | _ | ns | | | | Using HFXO | 38 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.79 | _ | 5.54 | ns | | Clock fall time | t <sub>F</sub> | | 1.40 | _ | 4.21 | ns | | Input setup time, CMD valid to SD_CLK | t <sub>ISU</sub> | | 7.1 | _ | _ | ns | | Input hold time, SD_CLK to CMD change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD valid | t <sub>ODLY</sub> | | _ | _ | 23.87 | ns | | Output hold time, SD_CLK to CMD change | t <sub>OH</sub> | | 3 | _ | _ | ns | | Input setup time, DAT[0:7] valid to SD_CLK | t <sub>ISU2X</sub> | | 8.24 | _ | _ | ns | | Input hold time, SD_CLK to DAT[0:7] change | t <sub>lH2X</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to DAT[0:7] valid | t <sub>ODLY2X</sub> | | _ | _ | 34.94 | ns | | Output hold time, SD_CLK to DAT[0:7] change | t <sub>OH2X</sub> | | 3 | _ | _ | ns | Figure 4.16. SDIO MMC DDR Mode Timing ### SDIO MMC DDR Mode Timing at 3.0 V Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 25 pF on all pins. Table 4.58. SDIO MMC DDR Mode Timing (Location 0, 3V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|-----------------------------------|-------|-----|-------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 16 | MHz | | | | Using HFXO | _ | _ | 13.5 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 29.69 | _ | _ | ns | | | | Using HFXO | 29.63 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 29.69 | _ | _ | ns | | | | Using HFXO | 29.63 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 0.84 | _ | 2.5 | ns | | Clock fall time | t <sub>F</sub> | | 0.77 | _ | 2.2 | ns | | Input setup time, CMD valid to SD_CLK | t <sub>ISU</sub> | | 4.3 | _ | _ | ns | | Input hold time, SD_CLK to CMD change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD valid | t <sub>ODLY</sub> | | _ | _ | 16.47 | ns | | Output hold time, SD_CLK to CMD change | t <sub>OH</sub> | | 3 | _ | _ | ns | | Input setup time, DAT[0:7] valid to SD_CLK | t <sub>ISU2X</sub> | | 6 | _ | _ | ns | | Input hold time, SD_CLK to DAT[0:7] change | t <sub>lH2X</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to DAT[0:7] valid | t <sub>ODLY2X</sub> | | _ | _ | 26.6 | ns | | Output hold time, SD_CLK to DAT[0:7] change | t <sub>OH2X</sub> | | 3 | _ | _ | ns | Table 4.59. SDIO MMC DDR Mode Timing (Location 1, 3V I/O) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------|-----------------------------------|------|-----|------|------| | Clock frequency during data transfer | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | | _ | 12.5 | MHz | | | | Using HFXO | _ | _ | 11 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 36.7 | _ | _ | ns | | | | Using HFXO | 34.6 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|-----------------------------------|------|-----|-------|------| | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 36.7 | _ | _ | ns | | | | Using HFXO | 34.6 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 0.84 | _ | 2.5 | ns | | Clock fall time | t <sub>F</sub> | | 0.77 | _ | 2.2 | ns | | Input setup time, CMD valid to SD_CLK | t <sub>ISU</sub> | | 5.1 | _ | _ | ns | | Input hold time, SD_CLK to CMD change | t <sub>IH</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to CMD valid | t <sub>ODLY</sub> | | _ | _ | 20.9 | ns | | Output hold time, SD_CLK to CMD change | t <sub>OH</sub> | | 3 | _ | _ | ns | | Input setup time, DAT[0:7] valid to SD_CLK | t <sub>ISU2X</sub> | | 6.8 | _ | _ | ns | | Input hold time, SD_CLK to DAT[0:7] change | t <sub>IH2X</sub> | | 2.5 | _ | _ | ns | | Output delay time, SD_CLK to DAT[0:7] valid | t <sub>ODLY2X</sub> | | _ | _ | 31.37 | ns | | Output hold time, SD_CLK to DAT[0:7] change | t <sub>OH2X</sub> | | 3 | _ | _ | ns | Figure 4.17. SDIO MMC DDR Mode Timing ## **SDIO SPI Mode Timing** Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 6, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 40 pF on all pins. Table 4.60. SDIO SPI Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|-------------------|-----------------------------------|-------|-----|------|------| | Clock frequency during data transfer | F <sub>SCLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 25 | MHz | | | | Using HFXO | _ | _ | 21 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 18.14 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 18.3 | _ | _ | ns | | | | Using HFXO | 18.14 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.49 | _ | 4.86 | ns | | Clock fall time | t <sub>F</sub> | | 1.28 | _ | 3.91 | ns | | Input setup time, MISO valid to SCLK | t <sub>ISU</sub> | | 5 | _ | _ | ns | | Input hold time, SCLK to MI-SO change | t <sub>IH</sub> | | 0 | _ | _ | ns | | Output delay time, SCLK to MOSI valid | t <sub>ODLY</sub> | | _ | _ | 14 | ns | | Output hold time, SCLK to MOSI change | t <sub>OH</sub> | | 5 | _ | _ | ns | Table 4.61. SDIO SPI Mode Timing (Location 1) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|-------------------|-----------------------------------|------|-----|------|------| | Clock frequency during data transfer | F <sub>SCLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _ | _ | 19 | MHz | | | | Using HFXO | _ | _ | 15 | MHz | | Clock low time | t <sub>WL</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 24.1 | _ | _ | ns | | | | Using HFXO | 23.8 | _ | _ | ns | | Clock high time | t <sub>WH</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | 24.1 | _ | _ | ns | | | | Using HFXO | 23.8 | _ | _ | ns | | Clock rise time | t <sub>R</sub> | | 1.49 | _ | 4.86 | ns | | Clock fall time | t <sub>F</sub> | | 1.28 | _ | 3.91 | ns | | Input setup time, MISO valid to SCLK | t <sub>ISU</sub> | | 5 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|-------------------|----------------|-----|-----|------|------| | Input hold time, SCLK to MI-SO change | t <sub>IH</sub> | | 0 | _ | _ | ns | | Output delay time, SCLK to MOSI valid | t <sub>ODLY</sub> | | _ | _ | 19.1 | ns | | Output hold time, SCLK to MOSI change | t <sub>OH</sub> | | 5 | _ | _ | ns | Figure 4.18. SDIO SPI Mode Timing # 4.1.27 Quad SPI (QSPI) ### 4.1.27.1 QSPI SDR Mode # **QSPI SDR Mode Timing (Location 0)** Timing is specified with voltage scaling disabled, PHY-mode, route location 0 only, TX DLL = 20, RX DLL = 45, 5-25 pF loading per GPIO, and slew rate for all GPIO set to 6, DRIVESTRENGTH = STRONG. Table 4.62. QSPI SDR Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-----------------|----------------|-----------------------------------|-----|-----------|------| | Full SCLK period | Т | | (1/F <sub>SCLK</sub> ) *<br>0.965 | _ | _ | ns | | Output valid | t <sub>OV</sub> | | _ | _ | T/2 - 3.0 | ns | | Output hold | t <sub>OH</sub> | | T/2 - 21.4 | _ | _ | ns | | Input setup | t <sub>SU</sub> | | 25.96 - T/2 | _ | _ | ns | | Input hold | t <sub>H</sub> | | T/2 - 1.0 | _ | _ | ns | ## **QSPI SDR Mode Timing (Optimal Conditions)** Timing is specified at IOVDD $\geq$ 3.0V, using internal HFRCO oscillator and with voltage scaling disabled, PHY-mode, route location 0 only, TX DLL = 17, RX DLL = 29, 5-25 pF loading per GPIO, and slew rate for all GPIO set to 6, DRIVESTRENGTH = STRONG. Table 4.63. QSPI SDR Mode Timing (Optimized at 3.0V, Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-----------------|----------------|-----------------------------------|-----|-----------|------| | Full SCLK period | Т | | (1/F <sub>SCLK</sub> ) *<br>0.965 | _ | _ | ns | | Output valid | t <sub>OV</sub> | | _ | _ | T/2 - 2.2 | ns | | Output hold | t <sub>OH</sub> | | T/2 - 19.13 | _ | _ | ns | | Input setup | t <sub>SU</sub> | | 15.33 - T/2 | _ | _ | ns | | Input hold | t <sub>H</sub> | | T/2 - 4.1 | _ | _ | ns | #### **QSPI SDR Mode Timing (Locations 1, 2)** Timing is specified with voltage scaling disabled, PHY-mode, route locations other than 0, TX DLL = 15, RX DLL = 47, 5-25 pF loading per GPIO, and slew rate for all GPIO set to 6, DRIVESTRENGTH = STRONG. Table 4.64. QSPI SDR Mode Timing (Locations 1, 2) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-----------------|----------------|--------------------------------|-----|-----------|------| | Full SCLK period | Т | | (1/F <sub>SCLK</sub> ) * 0.965 | _ | _ | ns | | Output valid | t <sub>OV</sub> | | _ | _ | T/2 - 2.6 | ns | | Output hold | t <sub>OH</sub> | | T/2 - 19.26 | _ | _ | ns | | Input setup | t <sub>SU</sub> | | 25.47 - T/2 | _ | _ | ns | | Input hold | t <sub>H</sub> | | T/2 - 0.5 | _ | _ | ns | Figure 4.19. QSPI SDR Timing Diagrams ### **QSPI SDR Flash Timing Example** This example uses timing values from SDR Mode Timing (Optimal Conditions) to demonstrate the calculation of allowable flash timing using the QSPI in SDR mode. - Using a configured SCLK frequency (F<sub>SCLK</sub>) of 40 MHz: - The resulting minimum period, T(min) = (1/F<sub>SCLK</sub>) \* 0.965 = 24.125 ns. - Flash will see a minimum setup time of $T/2 t_{OV} = T/2 (T/2 2.2) = 2.4$ ns. - Flash will see a minimum hold time of T/2 + t<sub>OH</sub> = T/2 + (T/2 19.13) = T 19.13 = 24.125 19.13 = 4.9 ns. - Flash can have a maximum output valid time of $T/2 t_{SU} = T/2 (15.33 T/2) = T 15.33 = 24.125 15.33 = 8.8 ns.$ - Flash can have a minimum output hold time of $t_H T/2 = (T/2 4.1) T/2 = -4.1$ ns. #### 4.1.27.2 QSPI DDR Mode #### **QSPI DDR Mode Timing (Location 0)** Timing is specified with voltage scaling disabled, PHY-mode, route location 0 only, TX DLL = 20, RX DLL = 52, 5-25 pF loading per GPIO, and slew rate for all GPIO set to 6, DRIVESTRENGTH = STRONG. Table 4.65. QSPI DDR Mode Timing (Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-----------------|--------------------------|---------------------------------------|-----|-----------|------| | Half SCLK period | T/2 | HFXO | (1/F <sub>SCLK</sub> ) *<br>0.4 - 0.4 | _ | _ | ns | | | | HFRCO, AUXHFRCO, USHFRCO | (1/F <sub>SCLK</sub> ) *<br>0.44 | _ | _ | ns | | Output valid | tov | | _ | _ | T/2 - 2.3 | ns | | Output hold | t <sub>OH</sub> | | T/2 - 18.63 | _ | _ | ns | | Input setup | t <sub>SU</sub> | | 14.85 | _ | _ | ns | | Input hold | t <sub>H</sub> | | -2.2 | _ | _ | ns | ## **QSPI DDR Mode Timing (Optimal Conditions)** Timing is specified at IOVDD ≥ 3.0V, using internal HFRCO oscillator and with voltage scaling disabled, PHY-mode, route location 0 only, TX DLL = 17, RX DLL = 37, 5-25 pF loading per GPIO, and slew rate for all GPIO set to 6, DRIVESTRENGTH = STRONG. Table 4.66. QSPI DDR Mode Timing (Optimized at 3.0V, Location 0) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-----------------|--------------------------|----------------------------------|-----|-----------|------| | Half SCLK period | T/2 | HFRCO, AUXHFRCO, USHFRCO | (1/F <sub>SCLK</sub> ) *<br>0.44 | _ | _ | ns | | Output valid | t <sub>OV</sub> | | _ | _ | T/2 - 2.4 | ns | | Output hold | t <sub>OH</sub> | | T/2 - 19.02 | _ | _ | ns | | Input setup | t <sub>SU</sub> | | 12.93 | _ | _ | ns | | Input hold | t <sub>H</sub> | | -0.8 | _ | _ | ns | ### **QSPI DDR Mode Timing (Locations 1, 2)** Timing is specified with voltage scaling disabled, PHY-mode, route locations other than 0, TX DLL = 17, RX DLL = 50, 5-25 pF loading per GPIO, and slew rate for all GPIO set to 6, DRIVESTRENGTH = STRONG. Table 4.67. QSPI DDR Mode Timing (Locations 1, 2) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-----------------|--------------------------|---------------------------------------|-----|-----------|------| | Half SCLK period | T/2 | HFXO | (1/F <sub>SCLK</sub> ) *<br>0.4 - 0.4 | _ | _ | ns | | | | HFRCO, AUXHFRCO, USHFRCO | (1/F <sub>SCLK</sub> ) *<br>0.44 | _ | _ | ns | | Output valid | tov | | _ | _ | T/2 - 2.8 | ns | | Output hold | t <sub>OH</sub> | | T/2 - 15.21 | _ | _ | ns | | Input setup | t <sub>SU</sub> | | 9.2 | _ | _ | ns | | Input hold | t <sub>H</sub> | | -0.38 | _ | _ | ns | Figure 4.20. QSPI DDR Timing Diagrams #### **QSPI DDR Flash Timing Example** This example uses timing values for DDR Mode Timing (Optimal Conditions) to demonstrate the calculation of allowable flash timing using the QSPI in DDR mode. - Using a configured SCLK frequency (F<sub>SCLK</sub>) of 20 MHz from the HFXO clock source: - The resulting minimum half-period, T/2(min) = (1/F<sub>SCLK</sub>) \* 0.44 = 22 ns. - Flash will see a minimum setup time of $T/2 t_{OV} = T/2 (T/2 2.2) = 2.4$ ns. - Flash will see a minimum hold time of $t_{OH} = T/2 19.02 = 22 19.02 = 2.98$ ns. - Flash can have a maximum output valid time of $T/2 t_{SU} = T/2 12.93 = 22 12.93 = 9.07$ ns. - Flash can have a minimum output hold time of $t_H$ = 0.8 ns. ### 4.1.28 PDM ### **PDM Timing** Timing is specified for all route locations, 10 pF to 25 pF loading on PDM\_CLK, and slew rate for PDM\_CLK set to 7. Table 4.68. Pulse Density Modulation (PDM) Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|-----------------------|-------------------------------------|------|-----|------|------| | PDM_CLK frequency during data transfer | F <sub>PDM_CLK</sub> | Microphone mode, VSCALE2 or VSCALE0 | _ | _ | 4.8 | MHz | | | | Sensor mode, VSCALE2 | _ | _ | 20 | MHz | | | | Sensor mode, VSCALE0 | _ | _ | 10 | MHz | | PDM_CLK duty cycle | DC <sub>PDM_CLK</sub> | | 47.5 | _ | 52.5 | % | | PDM_CLK rise time | t <sub>R</sub> | | _ | _ | 7.5 | ns | | PDM_CLK fall time | t <sub>F</sub> | | _ | _ | 7.5 | ns | | Input setup time | t <sub>ISU</sub> | | 20 | _ | _ | ns | | Input hold time | t <sub>IH</sub> | VSCALE2 | 3 | _ | _ | ns | | | | VSCALE0 | 4 | _ | _ | ns | Figure 4.21. PDM Timing Diagrams ## 4.2 Typical Performance Curves Typical performance curves indicate typical characterized performance under the stated conditions. ### 4.2.1 Supply Current Figure 4.22. EM0 Full Speed Active Mode Typical Supply Current vs. Temperature Figure 4.23. EM0 Active Mode Typical Supply Current vs. Temperature Figure 4.24. EM1 Sleep Mode Typical Supply Current vs. Temperature Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories. Figure 4.25. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Temperature Figure 4.26. EM0 and EM1 Mode Typical Supply Current vs. Supply Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories. Figure 4.27. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Supply #### 4.2.2 DC-DC Converter Default test conditions: CCM mode, LDCDC = $4.7 \mu H$ , CDCDC = $4.7 \mu F$ , VDCDC\_I = 3.3 V, VDCDC\_O = 1.8 V, FDCDC\_LN = 7 MHz Figure 4.28. DC-DC Converter Typical Performance Characteristics Figure 4.29. DC-DC Converter Transition Waveforms ### 5. Pin Definitions #### 5.1 EFM32GG12B8xx in BGA120 Device Pinout Figure 5.1. EFM32GG12B8xx in BGA120 Device Pinout Table 5.1. EFM32GG12B8xx in BGA120 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | A3 | GPIO | PE9 | A4 | GPIO | | PD11 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF5 | A8 | GPIO | | PF14 | A9 | GPIO (5V) | PF12 | A10 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|-----------------------------------|-------------------------------------------------------|----------|-----------------------------------|------------------------------------------------------------------------------------------| | VREGI | A11 | Input to 5 V regulator. | VREGO | A12 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | PF11 | A13 | GPIO (5V) | PA15 | B1 | GPIO | | PE13 | B2 | GPIO | PE11 | ВЗ | GPIO | | PE8 | B4 | GPIO | PD12 | B5 | GPIO | | PD10 | B6 | GPIO | PF8 | В7 | GPIO | | PF6 | B8 | GPIO | PF13 | В9 | GPIO (5V) | | PF4 | B10 | GPIO | PF3 | B11 | GPIO | | VBUS | B12 | USB VBUS signal and auxiliary input to 5 V regulator. | PF10 | B13 | GPIO (5V) | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | C3 | GPIO | PD13 | C4 | GPIO (5V) | | VSS | C5<br>C8<br>H3<br>J3<br>K11<br>L5 | Ground | IOVDD1 | C6 | Digital IO power supply 1. | | PF9 | C7 | GPIO | IOVDD0 | C9<br>G3<br>J11<br>K3<br>L4<br>L9 | Digital IO power supply 0. | | PF2 | C10 | GPIO | PF1 | C11 | GPIO (5V) | | PC14 | C12 | GPIO (5V) | PC15 | C13 | GPIO (5V) | | PA3 | D1 | GPIO | PA2 | D2 | GPIO | | PB15 | D3 | GPIO (5V) | PF0 | D11 | GPIO (5V) | | PC12 | D12 | GPIO (5V) | PC13 | D13 | GPIO (5V) | | PA6 | E1 | GPIO | PA5 | E2 | GPIO | | PA4 | E3 | GPIO | PC9 | E11 | GPIO (5V) | | PC10 | E12 | GPIO (5V) | PC11 | E13 | GPIO (5V) | | PB0 | F1 | GPIO | PB1 | F2 | GPIO | | PB2 | F3 | GPIO | PE6 | F11 | GPIO | | PE7 | F12 | GPIO | PC8 | F13 | GPIO (5V) | | PB3 | G1 | GPIO | PB4 | G2 | GPIO | | PE3 | G11 | GPIO | PE4 | G12 | GPIO | | PE5 | G13 | GPIO | PB5 | H1 | GPIO | | PB6 | H2 | GPIO | DVDD | H11 | Digital power supply. | | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 J2 GPIO (5V) | | DD J13 Voltage regulator VDD input | | K2 GPIO (5V) | | W K13 DCDC regulator switching node | | L2 GPIO (5V) | | L6 GPIO (5V) | | L10 GPIO | | L12 GPIO | | M1 GPIO | | M3 GPIO | | 3 M5 GPIO (5V) | | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | M9 GPIO (5V) | | M11 GPIO | | M13 GPIO | | N2 GPIO | | N4 GPIO | | N6 GPIO | | N8 GPIO | | N10 Analog power supply. | | N12 GPIO | | | | 5 C S S S S S S S S S S S S S S S S S S | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.2 EFM32GG12B5xx in BGA120 Device Pinout Figure 5.2. EFM32GG12B5xx in BGA120 Device Pinout Table 5.2. EFM32GG12B5xx in BGA120 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------|----------|--------|------------------------------------------------------------------------------------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | А3 | GPIO | PE9 | A4 | GPIO | | PD11 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF5 | A8 | GPIO | | PF14 | A9 | GPIO (5V) | PF12 | A10 | GPIO (5V) | | VREGI | A11 | Input to 5 V regulator. | VREGO | A12 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|-----------------------------------|-------------|----------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PF11 | A13 | GPIO (5V) | PA15 | B1 | GPIO | | PE13 | B2 | GPIO | PE11 | В3 | GPIO | | PE8 | B4 | GPIO | PD12 | B5 | GPIO | | PD10 | В6 | GPIO | PF8 | В7 | GPIO | | PF6 | В8 | GPIO | PF13 | В9 | GPIO (5V) | | PF4 | B10 | GPIO | PF3 | B11 | GPIO | | NC | B12 | No Connect. | PF10 | B13 | GPIO (5V) | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | СЗ | GPIO | PD13 | C4 | GPIO (5V) | | VSS | C5<br>C8<br>H3<br>J3<br>K11<br>L5 | Ground | IOVDD1 | C6 | Digital IO power supply 1. | | PF9 | C7 | GPIO | IOVDD0 | C9<br>G3<br>J11<br>K3<br>L4<br>L9 | Digital IO power supply 0. | | PF2 | C10 | GPIO | PF1 | C11 | GPIO (5V) | | PC14 | C12 | GPIO (5V) | PC15 | C13 | GPIO (5V) | | PA3 | D1 | GPIO | PA2 | D2 | GPIO | | PB15 | D3 | GPIO (5V) | PF0 | D11 | GPIO (5V) | | PC12 | D12 | GPIO (5V) | PC13 | D13 | GPIO (5V) | | PA6 | E1 | GPIO | PA5 | E2 | GPIO | | PA4 | E3 | GPIO | PC9 | E11 | GPIO (5V) | | PC10 | E12 | GPIO (5V) | PC11 | E13 | GPIO (5V) | | PB0 | F1 | GPIO | PB1 | F2 | GPIO | | PB2 | F3 | GPIO | PE6 | F11 | GPIO | | PE7 | F12 | GPIO | PC8 | F13 | GPIO (5V) | | PB3 | G1 | GPIO | PB4 | G2 | GPIO | | PE3 | G11 | GPIO | PE4 | G12 | GPIO | | PE5 | G13 | GPIO | PB5 | H1 | GPIO | | PB6 | H2 | GPIO | DVDD | H11 | Digital power supply. | | PE2 | H12 | GPIO | DECOUPLE | H13 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | | PD14 | J1 | GPIO (5V) | PD15 | J2 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------------------------------------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE1 | J12 | GPIO (5V) | VREGVDD | J13 | Voltage regulator VDD input | | PC0 | K1 | GPIO (5V) | PC1 | K2 | GPIO (5V) | | PE0 | K12 | GPIO (5V) | VREGSW | K13 | DCDC regulator switching node | | PC2 | L1 | GPIO (5V) | PC3 | L2 | GPIO (5V) | | PA7 | L3 | GPIO | PB9 | L6 | GPIO (5V) | | PB10 | L7 | GPIO (5V) | PD1 | L10 | GPIO | | PC6 | L11 | GPIO | PC7 | L12 | GPIO | | VREGVSS | L13 | Voltage regulator VSS | PB7 | M1 | GPIO | | PC4 | M2 | GPIO | PA8 | M3 | GPIO | | PA10 | M4 | GPIO | PA13 | M5 | GPIO (5V) | | PA14 | M6 | GPIO | RESETn | M7 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | PB12 | M8 | GPIO | PD0 | M9 | GPIO (5V) | | PD2 | M10 | GPIO (5V) | PD3 | M11 | GPIO | | PD4 | M12 | GPIO | PD8 | M13 | GPIO | | PB8 | N1 | GPIO | PC5 | N2 | GPIO | | PA9 | N3 | GPIO | PA11 | N4 | GPIO | | PA12 | N5 | GPIO (5V) | PB11 | N6 | GPIO | | BODEN | N7 | Brown-Out Detector Enable. This pin may be left disconnected or tied to AVDD. | PB13 | N8 | GPIO | | PB14 | N9 | GPIO | AVDD | N10 | Analog power supply. | | PD5 | N11 | GPIO | PD6 | N12 | GPIO | | PD7 | N13 | GPIO | | | | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.3 EFM32GG12B4xx in BGA120 Device Pinout Figure 5.3. EFM32GG12B4xx in BGA120 Device Pinout Table 5.3. EFM32GG12B4xx in BGA120 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------|----------|--------|------------------------------------------------------------------------------------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | А3 | GPIO | PE9 | A4 | GPIO | | PD11 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF5 | A8 | GPIO | | PF4 | A9 | GPIO | PF2 | A10 | GPIO | | VREGI | A11 | Input to 5 V regulator. | VREGO | A12 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|-------------------------------------------------------------------|-------------------------------------------------------|----------|-----------------------------------|----------------------------| | PF11 | A13 | GPIO (5V) | PA15 | B1 | GPIO | | PE13 | B2 | GPIO | PE11 | В3 | GPIO | | PE8 | B4 | GPIO | PD12 | B5 | GPIO | | PD10 | B6 | GPIO | PF8 | В7 | GPIO | | PF6 | B8 | GPIO | PF3 | В9 | GPIO | | PF1 | B10 | GPIO (5V) | PF12 | B11 | GPIO (5V) | | VBUS | B12 | USB VBUS signal and auxiliary input to 5 V regulator. | PF10 | B13 | GPIO (5V) | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | C3 | GPIO | PD13 | C4 | GPIO (5V) | | VSS | C5<br>C8<br>H3<br>J3<br>K11<br>K12<br>L5<br>L6<br>M8<br>M11<br>N8 | Ground | IOVDD1 | C6 | Digital IO power supply 1. | | PF9 | C7 | GPIO | IOVDD0 | C9<br>G3<br>J11<br>K3<br>L4<br>L7 | Digital IO power supply 0. | | PF0 | C10 | GPIO (5V) | PE4 | C11 | GPIO | | PC14 | C12 | GPIO (5V) | PC15 | C13 | GPIO (5V) | | PA3 | D1 | GPIO | PA2 | D2 | GPIO | | PB15 | D3 | GPIO (5V) | PE5 | D11 | GPIO | | PC12 | D12 | GPIO (5V) | PC13 | D13 | GPIO (5V) | | PA6 | E1 | GPIO | PA5 | E2 | GPIO | | PA4 | E3 | GPIO | PE6 | E11 | GPIO | | PC10 | E12 | GPIO (5V) | PC11 | E13 | GPIO (5V) | | PB0 | F1 | GPIO | PB1 | F2 | GPIO | | PB2 | F3 | GPIO | PE7 | F11 | GPIO | | PC8 | F12 | GPIO (5V) | PC9 | F13 | GPIO (5V) | | PB3 | G1 | GPIO | PB4 | G2 | GPIO | | PE0 | G11 | GPIO (5V) | PE1 | G12 | GPIO (5V) | | PE3 | G13 | GPIO | PB5 | H1 | GPIO | | PB6 | H2 | GPIO | DVDD | H11 | Digital power supply. | | PE2 | H12 | GPIO | PC7 | H13 | GPIO | | PD14 | J1 | GPIO (5V) | PD15 | J2 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC6 | J12 | GPIO | DECOUPLE | J13 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | | PC0 | K1 | GPIO (5V) | PC1 | K2 | GPIO (5V) | | PD8 | K13 | GPIO | PC2 | L1 | GPIO (5V) | | PC3 | L2 | GPIO (5V) | PA7 | L3 | GPIO | | PB9 | L8 | GPIO (5V) | PB10 | L9 | GPIO (5V) | | PD0 | L10 | GPIO (5V) | PD1 | L11 | GPIO | | PD4 | L12 | GPIO | PD7 | L13 | GPIO | | PB7 | M1 | GPIO | PC4 | M2 | GPIO | | PA8 | МЗ | GPIO | PA10 | M4 | GPIO | | PA13 | M5 | GPIO (5V) | PA14 | M6 | GPIO | | RESETn | M7 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | AVDD | M9<br>M10<br>N11 | Analog power supply. | | PD3 | M12 | GPIO | PD6 | M13 | GPIO | | PB8 | N1 | GPIO | PC5 | N2 | GPIO | | PA9 | N3 | GPIO | PA11 | N4 | GPIO | | PA12 | N5 | GPIO (5V) | PB11 | N6 | GPIO | | PB12 | N7 | GPIO | PB13 | N9 | GPIO | | PB14 | N10 | GPIO | PD2 | N12 | GPIO (5V) | | PD5 | N13 | GPIO | | | | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.4 EFM32GG12B8xx in BGA112 Device Pinout Figure 5.4. EFM32GG12B8xx in BGA112 Device Pinout Table 5.4. EFM32GG12B8xx in BGA112 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------|----------|--------|------------------------------------------------------------------------------------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | A3 | GPIO | PE9 | A4 | GPIO | | PD10 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF6 | A8 | GPIO | | VREGI | A9 | Input to 5 V regulator. | VREGO | A10 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | PF11 | A11 | GPIO (5V) | PA15 | B1 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------| | PE13 | B2 | GPIO | PE11 | В3 | GPIO | | PE8 | B4 | GPIO | PD12 | B5 | GPIO | | PD11 | В6 | GPIO | PF9 | B7 | GPIO | | PF8 | B8 | GPIO | PC12 | В9 | GPIO (5V) | | VBUS | B10 | USB VBUS signal and auxiliary input to 5 V regulator. | PF10 | B11 | GPIO (5V) | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | C3 | GPIO | PF5 | C4 | GPIO | | PF4 | C5 | GPIO | PF2 | C6 | GPIO | | VSS | C7<br>D4<br>G3<br>G9<br>H6<br>H9 | Ground | PF12 | C8 | GPIO (5V) | | PE4 | C9 | GPIO | PC10 | C10 | GPIO (5V) | | PC11 | C11 | GPIO (5V) | PA3 | D1 | GPIO | | PA2 | D2 | GPIO | PB15 | D3 | GPIO (5V) | | IOVDD1 | D5 | Digital IO power supply 1. | PF3 | D6 | GPIO | | IOVDD0 | D7<br>G4<br>G8<br>H7<br>L4 | Digital IO power supply 0. | PF1 | D8 | GPIO (5V) | | PE5 | D9 | GPIO | PC8 | D10 | GPIO (5V) | | PC9 | D11 | GPIO (5V) | PA6 | E1 | GPIO | | PA5 | E2 | GPIO | PA4 | E3 | GPIO | | PB0 | E4 | GPIO | PF0 | E8 | GPIO (5V) | | PE6 | E9 | GPIO | PE3 | E10 | GPIO | | PE2 | E11 | GPIO | PB1 | F1 | GPIO | | PB2 | F2 | GPIO | PB3 | F3 | GPIO | | PB4 | F4 | GPIO | DVDD | F8 | Digital power supply. | | PE7 | F9 | GPIO | PE1 | F10 | GPIO (5V) | | DECOUPLE | F11 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PB5 | G1 | GPIO | | PB6 | G2 | GPIO | PE0 | G10 | GPIO (5V) | | VREGVDD | G11 | Voltage regulator VDD input | PC0 | H1 | GPIO (5V) | | PC2 | H2 | GPIO (5V) | PD14 | НЗ | GPIO (5V) | | PA7 | H4 | GPIO | PA8 | H5 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------| | PD2 | H8 | GPIO (5V) | PC6 | H10 | GPIO | | VREGSW | H11 | DCDC regulator switching node | PC1 | J1 | GPIO (5V) | | PC3 | J2 | GPIO (5V) | PD15 | J3 | GPIO (5V) | | PA12 | J4 | GPIO (5V) | PA9 | J5 | GPIO | | PA10 | J6 | GPIO | PB9 | J7 | GPIO (5V) | | PD0 | J8 | GPIO (5V) | PD5 | J9 | GPIO | | PC7 | J10 | GPIO | VREGVSS | J11 | Voltage regulator VSS | | PB7 | K1 | GPIO | PC4 | K2 | GPIO | | PA13 | K3 | GPIO (5V) | PA11 | K5 | GPIO | | RESETn | K6 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB10 | K7 | GPIO (5V) | | PD1 | K8 | GPIO | PD3 | K9 | GPIO | | PD6 | K10 | GPIO | PD8 | K11 | GPIO | | PB8 | L1 | GPIO | PC5 | L2 | GPIO | | PA14 | L3 | GPIO | PB11 | L5 | GPIO | | PB12 | L6 | GPIO | PB13 | L7 | GPIO | | PB14 | L8 | GPIO | PD4 | L9 | GPIO | | AVDD | L10 | Analog power supply. | PD7 | L11 | GPIO | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.5 EFM32GG12B5xx in BGA112 Device Pinout Figure 5.5. EFM32GG12B5xx in BGA112 Device Pinout Table 5.5. EFM32GG12B5xx in BGA112 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | A3 | GPIO | PE9 | A4 | GPIO | | PD10 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF6 | A8 | GPIO | | PF10 | A9 | GPIO (5V) | PC14 | A10 | GPIO (5V) | | PC15 | A11 | GPIO (5V) | PA15 | B1 | GPIO | | PE13 | B2 | GPIO | PE11 | В3 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------| | PE8 | B4 | GPIO | PD12 | B5 | GPIO | | PD11 | В6 | GPIO | PF9 | В7 | GPIO | | PF8 | В8 | GPIO | PF11 | В9 | GPIO (5V) | | PC12 | B10 | GPIO (5V) | PC13 | B11 | GPIO (5V) | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | СЗ | GPIO | PD13 | C4 | GPIO (5V) | | PF5 | C5 | GPIO | PF4 | C6 | GPIO | | VSS | C7<br>D4<br>G3<br>G9<br>H6<br>H9<br>K4 | Ground | PF2 | C8 | GPIO | | PE4 | C9 | GPIO | PC10 | C10 | GPIO (5V) | | PC11 | C11 | GPIO (5V) | PA3 | D1 | GPIO | | PA2 | D2 | GPIO | PB15 | D3 | GPIO (5V) | | IOVDD1 | D5 | Digital IO power supply 1. | PF3 | D6 | GPIO | | IOVDD0 | D7<br>G4<br>G8<br>H7<br>L4 | Digital IO power supply 0. | PF1 | D8 | GPIO (5V) | | PE5 | D9 | GPIO | PC8 | D10 | GPIO (5V) | | PC9 | D11 | GPIO (5V) | PA6 | E1 | GPIO | | PA5 | E2 | GPIO | PA4 | E3 | GPIO | | PB0 | E4 | GPIO | PF0 | E8 | GPIO (5V) | | PE6 | E9 | GPIO | PE3 | E10 | GPIO | | PE2 | E11 | GPIO | PB1 | F1 | GPIO | | PB2 | F2 | GPIO | PB3 | F3 | GPIO | | PB4 | F4 | GPIO | DVDD | F8 | Digital power supply. | | PE7 | F9 | GPIO | PE1 | F10 | GPIO (5V) | | DECOUPLE | F11 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PB5 | G1 | GPIO | | PB6 | G2 | GPIO | PE0 | G10 | GPIO (5V) | | VREGVDD | G11 | Voltage regulator VDD input | PC0 | H1 | GPIO (5V) | | PC2 | H2 | GPIO (5V) | PD14 | НЗ | GPIO (5V) | | PA7 | H4 | GPIO | PA8 | H5 | GPIO | | PD2 | H8 | GPIO (5V) | PC7 | H10 | GPIO | | VREGSW | H11 | DCDC regulator switching node | PC1 | J1 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------| | PC3 | J2 | GPIO (5V) | PD15 | J3 | GPIO (5V) | | PA12 | J4 | GPIO (5V) | PA9 | J5 | GPIO | | PA10 | J6 | GPIO | PB9 | J7 | GPIO (5V) | | PD0 | J8 | GPIO (5V) | PD5 | J9 | GPIO | | PC6 | J10 | GPIO | VREGVSS | J11 | Voltage regulator VSS | | PB7 | K1 | GPIO | PC4 | K2 | GPIO | | PA13 | K3 | GPIO (5V) | PA11 | K5 | GPIO | | RESETn | K6 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB10 | K7 | GPIO (5V) | | PD1 | K8 | GPIO | PD3 | K9 | GPIO | | PD6 | K10 | GPIO | PD8 | K11 | GPIO | | PB8 | L1 | GPIO | PC5 | L2 | GPIO | | PA14 | L3 | GPIO | PB11 | L5 | GPIO | | PB12 | L6 | GPIO | PB13 | L7 | GPIO | | PB14 | L8 | GPIO | PD4 | L9 | GPIO | | AVDD | L10 | Analog power supply. | PD7 | L11 | GPIO | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.6 EFM32GG12B4xx in BGA112 Device Pinout Figure 5.6. EFM32GG12B4xx in BGA112 Device Pinout Table 5.6. EFM32GG12B4xx in BGA112 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | А3 | GPIO | PE9 | A4 | GPIO | | PD10 | A5 | GPIO | PF7 | A6 | GPIO | | PF5 | A7 | GPIO | PF12 | A8 | GPIO (5V) | | PE4 | A9 | GPIO | PF10 | A10 | GPIO (5V) | | PF11 | A11 | GPIO (5V) | PA15 | B1 | GPIO | | PE13 | B2 | GPIO | PE11 | В3 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|-----------------------------------------------------|-------------------------------------------------------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE8 | B4 | GPIO | PD11 | B5 | GPIO | | PF8 | B6 | GPIO | PF6 | В7 | GPIO | | VBUS | B8 | USB VBUS signal and auxiliary input to 5 V regulator. | PE5 | В9 | GPIO | | VREGI | B10 | Input to 5 V regulator. | VREGO | B11 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | C3 | GPIO | PD13 | C4 | GPIO (5V) | | PD12 | C5 | GPIO | PF9 | C6 | GPIO | | VSS | C7<br>D4<br>F9<br>G3<br>G9<br>H6<br>K4<br>K7<br>K10 | Ground | PF2 | C8 | GPIO | | PE6 | C9 | GPIO | PC10 | C10 | GPIO (5V) | | PC11 | C11 | GPIO (5V) | PA3 | D1 | GPIO | | PA2 | D2 | GPIO | PB15 | D3 | GPIO (5V) | | IOVDD1 | D5 | Digital IO power supply 1. | PD9 | D6 | GPIO | | IOVDD0 | D7<br>G4<br>G8<br>H7<br>L4 | Digital IO power supply 0. | PF1 | D8 | GPIO (5V) | | PE7 | D9 | GPIO | PC8 | D10 | GPIO (5V) | | PC9 | D11 | GPIO (5V) | PA6 | E1 | GPIO | | PA5 | E2 | GPIO | PA4 | E3 | GPIO | | PB0 | E4 | GPIO | PF0 | E8 | GPIO (5V) | | PE0 | E9 | GPIO (5V) | PE1 | E10 | GPIO (5V) | | PE3 | E11 | GPIO | PB1 | F1 | GPIO | | PB2 | F2 | GPIO | PB3 | F3 | GPIO | | PB4 | F4 | GPIO | DVDD | F8 | Digital power supply. | | PE2 | F10 | GPIO | DECOUPLE | F11 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | | PB5 | G1 | GPIO | PB6 | G2 | GPIO | | PC6 | G10 | GPIO | PC7 | G11 | GPIO | | PC0 | H1 | GPIO (5V) | PC2 | H2 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|----------------------| | PD14 | Н3 | GPIO (5V) | PA7 | H4 | GPIO | | PA8 | H5 | GPIO | PD8 | H8 | GPIO | | PD5 | Н9 | GPIO | PD6 | H10 | GPIO | | PD7 | H11 | GPIO | PC1 | J1 | GPIO (5V) | | PC3 | J2 | GPIO (5V) | PD15 | J3 | GPIO (5V) | | PA12 | J4 | GPIO (5V) | PA9 | J5 | GPIO | | PA10 | J6 | GPIO | PB9 | J7 | GPIO (5V) | | PB10 | J8 | GPIO (5V) | PD2 | J9 | GPIO (5V) | | PD3 | J10 | GPIO | PD4 | J11 | GPIO | | PB7 | K1 | GPIO | PC4 | K2 | GPIO | | PA13 | K3 | GPIO (5V) | PA11 | K5 | GPIO | | RESETn | K6 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | AVDD | K8<br>K9<br>L10 | Analog power supply. | | PD1 | K11 | GPIO | PB8 | L1 | GPIO | | PC5 | L2 | GPIO | PA14 | L3 | GPIO | | PB11 | L5 | GPIO | PB12 | L6 | GPIO | | PB13 | L8 | GPIO | PB14 | L9 | GPIO | | PD0 | L11 | GPIO (5V) | | | | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.7 EFM32GG12B3xx in BGA112 Device Pinout Figure 5.7. EFM32GG12B3xx in BGA112 Device Pinout Table 5.7. EFM32GG12B3xx in BGA112 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | А3 | GPIO | PE9 | A4 | GPIO | | PD10 | A5 | GPIO | PF7 | A6 | GPIO | | PF5 | A7 | GPIO | PF4 | A8 | GPIO | | PE4 | A9 | GPIO | PC14 | A10 | GPIO (5V) | | PC15 | A11 | GPIO (5V) | PA15 | B1 | GPIO | | PE13 | B2 | GPIO | PE11 | В3 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|-----------------------------------------------------|----------------------------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE8 | B4 | GPIO | PD11 | B5 | GPIO | | PF8 | В6 | GPIO | PF6 | В7 | GPIO | | PF3 | B8 | GPIO | PE5 | В9 | GPIO | | PC12 | B10 | GPIO (5V) | PC13 | B11 | GPIO (5V) | | PA1 | C1 | GPIO | PA0 | C2 | GPIO | | PE10 | C3 | GPIO | PD13 | C4 | GPIO (5V) | | PD12 | C5 | GPIO | PF9 | C6 | GPIO | | VSS | C7<br>D4<br>F9<br>G3<br>G9<br>H6<br>K4<br>K7<br>K10 | Ground | PF2 | C8 | GPIO | | PE6 | C9 | GPIO | PC10 | C10 | GPIO (5V) | | PC11 | C11 | GPIO (5V) | PA3 | D1 | GPIO | | PA2 | D2 | GPIO | PB15 | D3 | GPIO (5V) | | IOVDD1 | D5 | Digital IO power supply 1. | PD9 | D6 | GPIO | | IOVDD0 | D7<br>G4<br>G8<br>H7<br>L4 | Digital IO power supply 0. | PF1 | D8 | GPIO (5V) | | PE7 | D9 | GPIO | PC8 | D10 | GPIO (5V) | | PC9 | D11 | GPIO (5V) | PA6 | E1 | GPIO | | PA5 | E2 | GPIO | PA4 | E3 | GPIO | | PB0 | E4 | GPIO | PF0 | E8 | GPIO (5V) | | PE0 | E9 | GPIO (5V) | PE1 | E10 | GPIO (5V) | | PE3 | E11 | GPIO | PB1 | F1 | GPIO | | PB2 | F2 | GPIO | PB3 | F3 | GPIO | | PB4 | F4 | GPIO | DVDD | F8 | Digital power supply. | | PE2 | F10 | GPIO | DECOUPLE | F11 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | | PB5 | G1 | GPIO | PB6 | G2 | GPIO | | PC6 | G10 | GPIO | PC7 | G11 | GPIO | | PC0 | H1 | GPIO (5V) | PC2 | H2 | GPIO (5V) | | PD14 | НЗ | GPIO (5V) | PA7 | H4 | GPIO | | PA8 | H5 | GPIO | PD8 | H8 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|----------------------| | PD5 | H9 | GPIO | PD6 | H10 | GPIO | | PD7 | H11 | GPIO | PC1 | J1 | GPIO (5V) | | PC3 | J2 | GPIO (5V) | PD15 | J3 | GPIO (5V) | | PA12 | J4 | GPIO (5V) | PA9 | J5 | GPIO | | PA10 | J6 | GPIO | PB9 | J7 | GPIO (5V) | | PB10 | J8 | GPIO (5V) | PD2 | J9 | GPIO (5V) | | PD3 | J10 | GPIO | PD4 | J11 | GPIO | | PB7 | K1 | GPIO | PC4 | K2 | GPIO | | PA13 | K3 | GPIO (5V) | PA11 | K5 | GPIO | | RESETn | K6 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | AVDD | K8<br>K9<br>L10 | Analog power supply. | | PD1 | K11 | GPIO | PB8 | L1 | GPIO | | PC5 | L2 | GPIO | PA14 | L3 | GPIO | | PB11 | L5 | GPIO | PB12 | L6 | GPIO | | PB13 | L8 | GPIO | PB14 | L9 | GPIO | | PD0 | L11 | GPIO (5V) | | | | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. #### 5.8 EFM32GG12B8xx in QFP100 Device Pinout Figure 5.8. EFM32GG12B8xx in QFP100 Device Pinout Table 5.8. EFM32GG12B8xx in QFP100 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|---------------------------|----------------------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | PA6 | 7 | GPIO | IOVDD0 | 8<br>17<br>31<br>44<br>82 | Digital IO power supply 0. | | PB0 | 9 | GPIO | PB1 | 10 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|------------------------------------------------------------------------------------------| | PB2 | 11 | GPIO | PB3 | 12 | GPIO | | PB4 | 13 | GPIO | PB5 | 14 | GPIO | | PB6 | 15 | GPIO | VSS | 16<br>32<br>59<br>83 | Ground | | PC0 | 18 | GPIO (5V) | PC1 | 19 | GPIO (5V) | | PC2 | 20 | GPIO (5V) | PC3 | 21 | GPIO (5V) | | PC4 | 22 | GPIO | PC5 | 23 | GPIO | | PB7 | 24 | GPIO | PB8 | 25 | GPIO | | PA7 | 26 | GPIO | PA8 | 27 | GPIO | | PA9 | 28 | GPIO | PA10 | 29 | GPIO | | PA11 | 30 | GPIO | PA12 | 33 | GPIO (5V) | | PA13 | 34 | GPIO (5V) | PA14 | 35 | GPIO | | RESETn | 36 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB9 | 37 | GPIO (5V) | | PB10 | 38 | GPIO (5V) | PB11 | 39 | GPIO | | PB12 | 40 | GPIO | AVDD | 41 | Analog power supply. | | PB13 | 42 | GPIO | PB14 | 43 | GPIO | | PD0 | 45 | GPIO (5V) | PD1 | 46 | GPIO | | PD2 | 47 | GPIO (5V) | PD3 | 48 | GPIO | | PD4 | 49 | GPIO | PD5 | 50 | GPIO | | PD6 | 51 | GPIO | PD7 | 52 | GPIO | | PD8 | 53 | GPIO | PC7 | 54 | GPIO | | VREGVSS | 55 | Voltage regulator VSS | VREGSW | 56 | DCDC regulator switching node | | VREGVDD | 57 | Voltage regulator VDD input | DVDD | 58 | Digital power supply. | | DECOUPLE | 60 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PE1 | 61 | GPIO (5V) | | PE2 | 62 | GPIO | PE3 | 63 | GPIO | | PE4 | 64 | GPIO | PE5 | 65 | GPIO | | PE6 | 66 | GPIO | PE7 | 67 | GPIO | | PC8 | 68 | GPIO (5V) | PC9 | 69 | GPIO (5V) | | PC10 | 70 | GPIO (5V) | PC11 | 71 | GPIO (5V) | | VREGI | 72 | Input to 5 V regulator. | VREGO | 73 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------------------------------------------------| | PF10 | 74 | GPIO (5V) | PF11 | 75 | GPIO (5V) | | PF0 | 76 | GPIO (5V) | PF1 | 77 | GPIO (5V) | | PF2 | 78 | GPIO | VBUS | 79 | USB VBUS signal and auxiliary input to 5 V regulator. | | PF12 | 80 | GPIO (5V) | PF5 | 81 | GPIO | | PF6 | 84 | GPIO | PF7 | 85 | GPIO | | PF8 | 86 | GPIO | PF9 | 87 | GPIO | | PD9 | 88 | GPIO | PD10 | 89 | GPIO | | PD11 | 90 | GPIO | PD12 | 91 | GPIO | | PE8 | 92 | GPIO | PE9 | 93 | GPIO | | PE10 | 94 | GPIO | PE11 | 95 | GPIO | | PE12 | 96 | GPIO | PE13 | 97 | GPIO | | PE14 | 98 | GPIO | PE15 | 99 | GPIO | | PA15 | 100 | GPIO | | | | 1. GPIO with 5V tolerance are indicated by (5V). Figure 5.9. EFM32GG12B5xx in QFP100 Device Pinout Table 5.9. EFM32GG12B5xx in QFP100 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|---------------------------|----------------------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | PA6 | 7 | GPIO | IOVDD0 | 8<br>17<br>31<br>44<br>82 | Digital IO power supply 0. | | PB0 | 9 | GPIO | PB1 | 10 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|------------------------------------------------------------------------------------------| | PB2 | 11 | GPIO | PB3 | 12 | GPIO | | PB4 | 13 | GPIO | PB5 | 14 | GPIO | | PB6 | 15 | GPIO | VSS | 16<br>32<br>59<br>83 | Ground | | PC0 | 18 | GPIO (5V) | PC1 | 19 | GPIO (5V) | | PC2 | 20 | GPIO (5V) | PC3 | 21 | GPIO (5V) | | PC4 | 22 | GPIO | PC5 | 23 | GPIO | | PB7 | 24 | GPIO | PB8 | 25 | GPIO | | PA7 | 26 | GPIO | PA8 | 27 | GPIO | | PA9 | 28 | GPIO | PA10 | 29 | GPIO | | PA11 | 30 | GPIO | PA12 | 33 | GPIO (5V) | | PA13 | 34 | GPIO (5V) | PA14 | 35 | GPIO | | RESETn | 36 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB9 | 37 | GPIO (5V) | | PB10 | 38 | GPIO (5V) | PB11 | 39 | GPIO | | PB12 | 40 | GPIO | AVDD | 41 | Analog power supply. | | PB13 | 42 | GPIO | PB14 | 43 | GPIO | | PD0 | 45 | GPIO (5V) | PD1 | 46 | GPIO | | PD2 | 47 | GPIO (5V) | PD3 | 48 | GPIO | | PD4 | 49 | GPIO | PD5 | 50 | GPIO | | PD6 | 51 | GPIO | PD7 | 52 | GPIO | | PD8 | 53 | GPIO | PC7 | 54 | GPIO | | VREGVSS | 55 | Voltage regulator VSS | VREGSW | 56 | DCDC regulator switching node | | VREGVDD | 57 | Voltage regulator VDD input | DVDD | 58 | Digital power supply. | | DECOUPLE | 60 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PE1 | 61 | GPIO (5V) | | PE2 | 62 | GPIO | PE3 | 63 | GPIO | | PE4 | 64 | GPIO | PE5 | 65 | GPIO | | PE6 | 66 | GPIO | PE7 | 67 | GPIO | | PC8 | 68 | GPIO (5V) | PC9 | 69 | GPIO (5V) | | PC10 | 70 | GPIO (5V) | PC11 | 71 | GPIO (5V) | | VREGI | 72 | Input to 5 V regulator. | VREGO | 73 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PF10 | 74 | GPIO (5V) | PF11 | 75 | GPIO (5V) | | PF0 | 76 | GPIO (5V) | PF1 | 77 | GPIO (5V) | | PF2 | 78 | GPIO | NC | 79 | No Connect. | | PF12 | 80 | GPIO (5V) | PF5 | 81 | GPIO | | PF6 | 84 | GPIO | PF7 | 85 | GPIO | | PF8 | 86 | GPIO | PF9 | 87 | GPIO | | PD9 | 88 | GPIO | PD10 | 89 | GPIO | | PD11 | 90 | GPIO | PD12 | 91 | GPIO | | PE8 | 92 | GPIO | PE9 | 93 | GPIO | | PE10 | 94 | GPIO | PE11 | 95 | GPIO | | PE12 | 96 | GPIO | PE13 | 97 | GPIO | | PE14 | 98 | GPIO | PE15 | 99 | GPIO | | PA15 | 100 | GPIO | | | | <sup>1.</sup> GPIO with 5V tolerance are indicated by (5V). #### 5.10 EFM32GG12B4xx in QFP100 Device Pinout Figure 5.10. EFM32GG12B4xx in QFP100 Device Pinout Table 5.10. EFM32GG12B4xx in QFP100 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|---------------------------|----------------------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | PA6 | 7 | GPIO | IOVDD0 | 8<br>17<br>31<br>44<br>82 | Digital IO power supply 0. | | PB0 | 9 | GPIO | PB1 | 10 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|-------------------------| | PB2 | 11 | GPIO | PB3 | 12 | GPIO | | PB4 | 13 | GPIO | PB5 | 14 | GPIO | | PB6 | 15 | GPIO | VSS | 16<br>32<br>58<br>83 | Ground | | PC0 | 18 | GPIO (5V) | PC1 | 19 | GPIO (5V) | | PC2 | 20 | GPIO (5V) | PC3 | 21 | GPIO (5V) | | PC4 | 22 | GPIO | PC5 | 23 | GPIO | | PB7 | 24 | GPIO | PB8 | 25 | GPIO | | PA7 | 26 | GPIO | PA8 | 27 | GPIO | | PA9 | 28 | GPIO | PA10 | 29 | GPIO | | PA11 | 30 | GPIO | PA12 | 33 | GPIO (5V) | | PA13 | 34 | GPIO (5V) | PA14 | 35 | GPIO | | RESETn | 36 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB9 | 37 | GPIO (5V) | | PB10 | 38 | GPIO (5V) | PB11 | 39 | GPIO | | PB12 | 40 | GPIO | AVDD | 41<br>45 | Analog power supply. | | PB13 | 42 | GPIO | PB14 | 43 | GPIO | | PD0 | 46 | GPIO (5V) | PD1 | 47 | GPIO | | PD2 | 48 | GPIO (5V) | PD3 | 49 | GPIO | | PD4 | 50 | GPIO | PD5 | 51 | GPIO | | PD6 | 52 | GPIO | PD7 | 53 | GPIO | | PD8 | 54 | GPIO | PC6 | 55 | GPIO | | PC7 | 56 | GPIO | DVDD | 57 | Digital power supply. | | DECOUPLE | 59 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PE0 | 60 | GPIO (5V) | | PE1 | 61 | GPIO (5V) | PE2 | 62 | GPIO | | PE3 | 63 | GPIO | PE4 | 64 | GPIO | | PE5 | 65 | GPIO | PE6 | 66 | GPIO | | PE7 | 67 | GPIO | PC8 | 68 | GPIO (5V) | | PC9 | 69 | GPIO (5V) | PC10 | 70 | GPIO (5V) | | PC11 | 71 | GPIO (5V) | VREGI | 72 | Input to 5 V regulator. | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|------------------------------------------------------------------------------------------|----------|--------|-------------| | VREGO | 73 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | PF10 | 74 | GPIO (5V) | | PF11 | 75 | GPIO (5V) | PF0 | 76 | GPIO (5V) | | PF1 | 77 | GPIO (5V) | PF2 | 78 | GPIO | | VBUS | 79 | USB VBUS signal and auxiliary input to 5 V regulator. | PF12 | 80 | GPIO (5V) | | PF5 | 81 | GPIO | PF6 | 84 | GPIO | | PF7 | 85 | GPIO | PF8 | 86 | GPIO | | PF9 | 87 | GPIO | PD9 | 88 | GPIO | | PD10 | 89 | GPIO | PD11 | 90 | GPIO | | PD12 | 91 | GPIO | PE8 | 92 | GPIO | | PE9 | 93 | GPIO | PE10 | 94 | GPIO | | PE11 | 95 | GPIO | PE12 | 96 | GPIO | | PE13 | 97 | GPIO | PE14 | 98 | GPIO | | PE15 | 99 | GPIO | PA15 | 100 | GPIO | <sup>1.</sup> GPIO with 5V tolerance are indicated by (5V). #### 5.11 EFM32GG12B3xx in QFP100 Device Pinout Figure 5.11. EFM32GG12B3xx in QFP100 Device Pinout Table 5.11. EFM32GG12B3xx in QFP100 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|---------------------------|----------------------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | PA6 | 7 | GPIO | IOVDD0 | 8<br>17<br>31<br>44<br>82 | Digital IO power supply 0. | | PB0 | 9 | GPIO | PB1 | 10 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|-----------------------| | PB2 | 11 | GPIO | PB3 | 12 | GPIO | | PB4 | 13 | GPIO | PB5 | 14 | GPIO | | PB6 | 15 | GPIO | VSS | 16<br>32<br>58<br>83 | Ground | | PC0 | 18 | GPIO (5V) | PC1 | 19 | GPIO (5V) | | PC2 | 20 | GPIO (5V) | PC3 | 21 | GPIO (5V) | | PC4 | 22 | GPIO | PC5 | 23 | GPIO | | PB7 | 24 | GPIO | PB8 | 25 | GPIO | | PA7 | 26 | GPIO | PA8 | 27 | GPIO | | PA9 | 28 | GPIO | PA10 | 29 | GPIO | | PA11 | 30 | GPIO | PA12 | 33 | GPIO (5V) | | PA13 | 34 | GPIO (5V) | PA14 | 35 | GPIO | | RESETn | 36 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB9 | 37 | GPIO (5V) | | PB10 | 38 | GPIO (5V) | PB11 | 39 | GPIO | | PB12 | 40 | GPIO | AVDD | 41<br>45 | Analog power supply. | | PB13 | 42 | GPIO | PB14 | 43 | GPIO | | PD0 | 46 | GPIO (5V) | PD1 | 47 | GPIO | | PD2 | 48 | GPIO (5V) | PD3 | 49 | GPIO | | PD4 | 50 | GPIO | PD5 | 51 | GPIO | | PD6 | 52 | GPIO | PD7 | 53 | GPIO | | PD8 | 54 | GPIO | PC6 | 55 | GPIO | | PC7 | 56 | GPIO | DVDD | 57 | Digital power supply. | | DECOUPLE | 59 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PE0 | 60 | GPIO (5V) | | PE1 | 61 | GPIO (5V) | PE2 | 62 | GPIO | | PE3 | 63 | GPIO | PE4 | 64 | GPIO | | PE5 | 65 | GPIO | PE6 | 66 | GPIO | | PE7 | 67 | GPIO | PC8 | 68 | GPIO (5V) | | PC9 | 69 | GPIO (5V) | PC10 | 70 | GPIO (5V) | | PC11 | 71 | GPIO (5V) | PC12 | 72 | GPIO (5V) | | PC13 | 73 | GPIO (5V) | PC14 | 74 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PC15 | 75 | GPIO (5V) | PF0 | 76 | GPIO (5V) | | PF1 | 77 | GPIO (5V) | PF2 | 78 | GPIO | | PF3 | 79 | GPIO | PF4 | 80 | GPIO | | PF5 | 81 | GPIO | PF6 | 84 | GPIO | | PF7 | 85 | GPIO | PF8 | 86 | GPIO | | PF9 | 87 | GPIO | PD9 | 88 | GPIO | | PD10 | 89 | GPIO | PD11 | 90 | GPIO | | PD12 | 91 | GPIO | PE8 | 92 | GPIO | | PE9 | 93 | GPIO | PE10 | 94 | GPIO | | PE11 | 95 | GPIO | PE12 | 96 | GPIO | | PE13 | 97 | GPIO | PE14 | 98 | GPIO | | PE15 | 99 | GPIO | PA15 | 100 | GPIO | <sup>1.</sup> GPIO with 5V tolerance are indicated by (5V). Figure 5.12. EFM32GG12B8xx in QFP64 Device Pinout Table 5.12. EFM32GG12B8xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>27<br>55 | Digital IO power supply 0. | VSS | 8<br>23<br>56 | Ground | | PB3 | 9 | GPIO | PB4 | 10 | GPIO | | PB5 | 11 | GPIO | PB6 | 12 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC4 | 13 | GPIO | PC5 | 14 | GPIO | | PB7 | 15 | GPIO | PB8 | 16 | GPIO | | PA8 | 17 | GPIO | PA12 | 18 | GPIO (5V) | | PA14 | 19 | GPIO | RESETn | 20 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | PB11 | 21 | GPIO | PB12 | 22 | GPIO | | AVDD | 24 | Analog power supply. | PB13 | 25 | GPIO | | PB14 | 26 | GPIO | PD0 | 28 | GPIO (5V) | | PD1 | 29 | GPIO | PD2 | 30 | GPIO (5V) | | PD3 | 31 | GPIO | PD4 | 32 | GPIO | | PD5 | 33 | GPIO | PD6 | 34 | GPIO | | PD8 | 35 | GPIO | VREGVSS | 36 | Voltage regulator VSS | | VREGSW | 37 | DCDC regulator switching node | VREGVDD | 38 | Voltage regulator VDD input | | DVDD | 39 | Digital power supply. | DECOUPLE | 40 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | | PE4 | 41 | GPIO | PE5 | 42 | GPIO | | PE6 | 43 | GPIO | PE7 | 44 | GPIO | | VREGI | 45 | Input to 5 V regulator. | VREGO | 46 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | PF10 | 47 | GPIO (5V) | PF11 | 48 | GPIO (5V) | | PF0 | 49 | GPIO (5V) | PF1 | 50 | GPIO (5V) | | PF2 | 51 | GPIO | VBUS | 52 | USB VBUS signal and auxiliary input to 5 V regulator. | | PF12 | 53 | GPIO (5V) | PF5 | 54 | GPIO | | PE8 | 57 | GPIO | PE9 | 58 | GPIO | | PE10 | 59 | GPIO | PE11 | 60 | GPIO | | PE12 | 61 | GPIO | PE13 | 62 | GPIO | | PE14 | 63 | GPIO | PE15 | 64 | GPIO | #### 5.13 EFM32GG12B5xx in QFP64 Device Pinout Figure 5.13. EFM32GG12B5xx in QFP64 Device Pinout Table 5.13. EFM32GG12B5xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>27<br>55 | Digital IO power supply 0. | VSS | 8<br>23<br>56 | Ground | | PB3 | 9 | GPIO | PB4 | 10 | GPIO | | PB5 | 11 | GPIO | PB6 | 12 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC4 | 13 | GPIO | PC5 | 14 | GPIO | | PB7 | 15 | GPIO | PB8 | 16 | GPIO | | PA8 | 17 | GPIO | PA12 | 18 | GPIO (5V) | | PA14 | 19 | GPIO | RESETn | 20 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | PB11 | 21 | GPIO | PB12 | 22 | GPIO | | AVDD | 24 | Analog power supply. | PB13 | 25 | GPIO | | PB14 | 26 | GPIO | PD0 | 28 | GPIO (5V) | | PD1 | 29 | GPIO | PD2 | 30 | GPIO (5V) | | PD3 | 31 | GPIO | PD4 | 32 | GPIO | | PD5 | 33 | GPIO | PD6 | 34 | GPIO | | PD7 | 35 | GPIO | PD8 | 36 | GPIO | | PC7 | 37 | GPIO | VREGVSS | 38 | Voltage regulator VSS | | VREGSW | 39 | DCDC regulator switching node | VREGVDD | 40 | Voltage regulator VDD input | | DVDD | 41 | Digital power supply. | DECOUPLE | 42 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | | PE4 | 43 | GPIO | PE5 | 44 | GPIO | | PE6 | 45 | GPIO | PE7 | 46 | GPIO | | PC12 | 47 | GPIO (5V) | PC13 | 48 | GPIO (5V) | | PF0 | 49 | GPIO (5V) | PF1 | 50 | GPIO (5V) | | PF2 | 51 | GPIO | PF3 | 52 | GPIO | | PF4 | 53 | GPIO | PF5 | 54 | GPIO | | PE8 | 57 | GPIO | PE9 | 58 | GPIO | | PE10 | 59 | GPIO | PE11 | 60 | GPIO | | PE12 | 61 | GPIO | PE13 | 62 | GPIO | | PE14 | 63 | GPIO | PE15 | 64 | GPIO | #### 5.14 EFM32GG12B4xx in QFP64 Device Pinout Figure 5.14. EFM32GG12B4xx in QFP64 Device Pinout Table 5.14. EFM32GG12B4xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>26<br>55 | Digital IO power supply 0. | VSS | 8<br>22<br>56 | Ground | | PB3 | 9 | GPIO | PB4 | 10 | GPIO | | PB5 | 11 | GPIO | PB6 | 12 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC4 | 13 | GPIO | PC5 | 14 | GPIO | | PB7 | 15 | GPIO | PB8 | 16 | GPIO | | PA12 | 17 | GPIO (5V) | PA13 | 18 | GPIO (5V) | | PA14 | 19 | GPIO | RESETn | 20 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | PB11 | 21 | GPIO | AVDD | 23<br>27 | Analog power supply. | | PB13 | 24 | GPIO | PB14 | 25 | GPIO | | PD0 | 28 | GPIO (5V) | PD1 | 29 | GPIO | | PD2 | 30 | GPIO (5V) | PD3 | 31 | GPIO | | PD4 | 32 | GPIO | PD5 | 33 | GPIO | | PD6 | 34 | GPIO | PD7 | 35 | GPIO | | PD8 | 36 | GPIO | PC6 | 37 | GPIO | | PC7 | 38 | GPIO | DVDD | 39 | Digital power supply. | | DECOUPLE | 40 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PE4 | 41 | GPIO | | PE5 | 42 | GPIO | PE6 | 43 | GPIO | | PE7 | 44 | GPIO | VREGI | 45 | Input to 5 V regulator. | | VREGO | 46 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | PF10 | 47 | GPIO (5V) | | PF11 | 48 | GPIO (5V) | PF0 | 49 | GPIO (5V) | | PF1 | 50 | GPIO (5V) | PF2 | 51 | GPIO | | VBUS | 52 | USB VBUS signal and auxiliary input to 5 V regulator. | PF12 | 53 | GPIO (5V) | | PF5 | 54 | GPIO | PE8 | 57 | GPIO | | PE9 | 58 | GPIO | PE10 | 59 | GPIO | | PE11 | 60 | GPIO | PE12 | 61 | GPIO | | PE13 | 62 | GPIO | PE14 | 63 | GPIO | | PE15 | 64 | GPIO | | | | Figure 5.15. EFM32GG12B1xx in QFP64 Device Pinout Table 5.15. EFM32GG12B1xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>26<br>55 | Digital IO power supply 0. | VSS | 8<br>22<br>56 | Ground | | PC0 | 9 | GPIO (5V) | PC1 | 10 | GPIO (5V) | | PC2 | 11 | GPIO (5V) | PC3 | 12 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PC4 | 13 | GPIO | PC5 | 14 | GPIO | | | PB7 | 15 | GPIO | PB8 | 16 | GPIO | | | PA8 | 17 | GPIO | PA9 | 18 | GPIO | | | PA10 | 19 | GPIO | RESETn | 20 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | | PB11 | 21 | GPIO | AVDD | 23<br>27 | Analog power supply. | | | PB13 | 24 | GPIO | PB14 | 25 | GPIO | | | PD0 | 28 | GPIO (5V) | PD1 | 29 | GPIO | | | PD2 | 30 | GPIO (5V) | PD3 | 31 | GPIO | | | PD4 | 32 | GPIO | PD5 | 33 | GPIO | | | PD6 | 34 | GPIO | PD7 | 35 | GPIO | | | PD8 | 36 | GPIO | PC6 | 37 | GPIO | | | PC7 | 38 | GPIO | DVDD | 39 | Digital power supply. | | | DECOUPLE | 40 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PC8 | 41 | GPIO (5V) | | | PC9 | 42 | GPIO (5V) | PC10 | 43 | GPIO (5V) | | | PC11 | 44 | GPIO (5V) | PC12 | 45 | GPIO (5V) | | | PC13 | 46 | GPIO (5V) | PC14 | 47 | GPIO (5V) | | | PC15 | 48 | GPIO (5V) | PF0 | 49 | GPIO (5V) | | | PF1 | 50 | GPIO (5V) | PF2 | 51 | GPIO | | | PF3 | 52 | GPIO | PF4 | 53 | GPIO | | | PF5 | 54 | GPIO | PE8 | 57 | GPIO | | | PE9 | 58 | GPIO | PE10 | 59 | GPIO | | | PE11 | 60 | GPIO | PE12 | 61 | GPIO | | | PE13 | 62 | GPIO | PE14 | 63 | GPIO | | | PE15 | 64 | GPIO | | | | | #### 5.16 EFM32GG12B8xx in QFN64 Device Pinout Figure 5.16. EFM32GG12B8xx in QFN64 Device Pinout Table 5.16. EFM32GG12B8xx in QFN64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|--------|-------------| | VSS | 0 | Ground | PA0 | 1 | GPIO | | PA1 | 2 | GPIO | PA2 | 3 | GPIO | | PA3 | 4 | GPIO | PA4 | 5 | GPIO | | PA5 | 6 | GPIO | PA6 | 7 | GPIO | | IOVDD0 | 8<br>27<br>55 | Digital IO power supply 0. | PB3 | 9 | GPIO | | PB4 | 10 | GPIO | PB5 | 11 | GPIO | | PB6 12 GPIO PC4 13 GPIO PC5 14 GPIO PB7 15 GPIO PB8 16 GPIO PA8 17 GPIO PA12 18 GPIO (5V) PA13 19 GPIO (5V) PA14 20 GPIO RESETN 21 Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to nyl drive this pin low during reset, and let the internal pull-up ensure that reset is released. PB11 22 GPIO PB12 23 GPIO AVDD 24 Analog power supply. PB13 25 GPIO PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD2 30 GPIO (5V) PD3 33 GPIO PD4 32 GPIO (5V) PD4 43 GPIO PD6 34 GPIO VB | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PB8 | PB6 | 12 | GPIO | PC4 | 13 | GPIO | | | PA12 18 GPIO (6V) PA13 19 GPIO (6V) PA14 20 GPIO RESETn 21 Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during this pin low during required to only drive this pin low during required to only drive this pin low during required to only drive this pin low during required to only drive this pin low during required to only drive this pin low during required to only drive this pin low during required to this pin low during required to pin low during required to pin low during required to pin low during required to pin low during re | PC5 | 14 | GPIO | PB7 | 15 | GPIO | | | PA14 20 GPIO RESETN 21 Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and the internal pull-up ensure that reset is released. PB11 22 GPIO PB12 23 GPIO AVDD 24 Analog power supply. PB13 25 GPIO PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DCOUPLE 40 Decouple output for on-chip voltage regulator value r | PB8 | 16 | GPIO | PA8 | 17 | GPIO | | | PA14 20 GPIO RESETN 21 anally pulled up to AVDD. To apply an external rest source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. PB11 22 GPIO PB12 23 GPIO AVDD 24 Analog power supply. PB13 25 GPIO PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDS 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 pecuple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 | PA12 | 18 | GPIO (5V) | PA13 | 19 | GPIO (5V) | | | AVDD 24 Analog power supply. PB13 25 GPIO PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSD VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO VREGI 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 | PA14 | 20 | GPIO | RESETn | 21 | nally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure | | | PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO VREGI 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF1 48 GPIO (5V) PF2 51 < | PB11 | 22 | GPIO | PB12 | 23 | GPIO | | | PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF2 51 GPIO (5V) PF1 50 GPIO (5V) PF12 53 | AVDD | 24 | Analog power supply. | PB13 | 25 | GPIO | | | PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF2 51 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. | PB14 | 26 | GPIO | PD0 | 28 | GPIO (5V) | | | PD5 33 GPIO PD6 34 GPIO PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF2 51 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO (5V) PF5 54 GPIO PF3 54 GPIO PF5 54 GPIO PF1 58 | PD1 | 29 | GPIO | PD2 | 30 | GPIO (5V) | | | PD8 35 GPIO VREGVSS 36 Voltage regulator VSS VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF1 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO | PD3 | 31 | GPIO | PD4 | 32 | GPIO | | | VREGSW 37 DCDC regulator switching node VREGVDD 38 Voltage regulator VDD input DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF2 51 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE10 60 GPIO PE13 61 GPIO | PD5 | 33 | GPIO | PD6 | 34 | GPIO | | | DVDD 39 Digital power supply. DECOUPLE 40 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE10 58 GPIO PE11 59 GPIO | PD8 | 35 | GPIO | VREGVSS | 36 | Voltage regulator VSS | | | DVDD 39 Digital power supply. DECOUPLE 40 regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 41 GPIO PE5 42 GPIO PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE10 60 GPIO PE13 61 GPIO | VREGSW | 37 | DCDC regulator switching node | VREGVDD | 38 | Voltage regulator VDD input | | | PE6 43 GPIO PE7 44 GPIO VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | DVDD | 39 | Digital power supply. | DECOUPLE | 40 | regulator. An external decoupling ca-<br>pacitor is required at this pin. This pin<br>should not be used to power any exter- | | | VREGI 45 Input to 5 V regulator. VREGO 46 Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | PE4 | 41 | GPIO | PE5 | 42 | GPIO | | | VREGI 45 Input to 5 V regulator. VREGO 46 lator output. Power for USB PHY in USB-enabled OPNs PF10 47 GPIO (5V) PF11 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | PE6 | 43 | GPIO | PE7 | 44 | GPIO | | | PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | VREGI | 45 | Input to 5 V regulator. | VREGO | 46 | lator output. Power for USB PHY in | | | PF2 51 GPIO VBUS 52 USB VBUS signal and auxiliary input to 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | PF10 | 47 | GPIO (5V) | PF11 | 48 | GPIO (5V) | | | PF2 51 GPIO VBOS 52 5 V regulator. PF12 53 GPIO (5V) PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | PF0 | 49 | GPIO (5V) | PF1 | 50 | GPIO (5V) | | | PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | PF2 | 51 | GPIO | VBUS | 52 | | | | PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO | PF12 | 53 | GPIO (5V) | PF5 | 54 | GPIO | | | PE12 60 GPIO PE13 61 GPIO | PE8 | 56 | GPIO | PE9 | 57 | GPIO | | | | PE10 | 58 | GPIO | PE11 | 59 | GPIO | | | PE14 62 GPIO PE15 63 GPIO | PE12 | 60 | GPIO | PE13 | 61 | GPIO | | | | PE14 | 62 | GPIO | PE15 | 63 | GPIO | | | PA15 64 GPIO | PA15 | 64 | GPIO | | | | | Figure 5.17. EFM32GG12B5xx in QFN64 Device Pinout Table 5.17. EFM32GG12B5xx in QFN64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|--------|-------------| | VSS | 0 | Ground | PA0 | 1 | GPIO | | PA1 | 2 | GPIO | PA2 | 3 | GPIO | | PA3 | 4 | GPIO | PA4 | 5 | GPIO | | PA5 | 6 | GPIO | PA6 | 7 | GPIO | | IOVDD0 | 8<br>27<br>55 | Digital IO power supply 0. | PB3 | 9 | GPIO | | PB4 | 10 | GPIO | PB5 | 11 | GPIO | | PB6 | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PB8 | PB6 | 12 | GPIO | PC4 | 13 | GPIO | | | PA12 18 | PC5 | 14 | GPIO | PB7 | 15 | GPIO | | | PA14 | PB8 | 16 | GPIO | PA8 | 17 | GPIO | | | PA14 20 GPIO RESETN 21 analypulled up to AVDD. To apply an external reset source to this pin. It is pin. It is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. PB11 22 GPIO PB12 23 GPIO AVDD 24 Analog power supply. PB13 25 GPIO PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD8 36 GPIO PD7 35 GPIO PD8 36 GPIO PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DCOUPLE 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator voltage regulator voltage regulator voltage regulator voltage regulator voltage regulator vol | PA12 | 18 | GPIO (5V) | PA13 | 19 | GPIO (5V) | | | AVDD 24 | PA14 | 20 | GPIO | RESETn | 21 | nally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure | | | PB14 26 GPIO PD0 28 GPIO (5V) PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD7 35 GPIO PD8 36 GPIO PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should not be used to power any external decoupling capacitor is required at this pin. This pin should n | PB11 | 22 | GPIO | PB12 | 23 | GPIO | | | PD1 29 GPIO PD2 30 GPIO (5V) PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD7 35 GPIO PD8 36 GPIO PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF5 54 GPIO < | AVDD | 24 | Analog power supply. | PB13 | 25 | GPIO | | | PD3 31 GPIO PD4 32 GPIO PD5 33 GPIO PD6 34 GPIO PD7 35 GPIO PD8 36 GPIO PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE | PB14 | 26 | GPIO | PD0 | 28 | GPIO (5V) | | | PD5 33 GPIO PD6 34 GPIO PD7 35 GPIO PD8 36 GPIO PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply: DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE | PD1 | 29 | GPIO | PD2 | 30 | GPIO (5V) | | | PD7 35 GPIO PD8 36 GPIO PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO | PD3 | 31 | GPIO | PD4 | 32 | GPIO | | | PC7 37 GPIO VREGVSS 38 Voltage regulator VSS VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO <t< td=""><td>PD5</td><td>33</td><td>GPIO</td><td>PD6</td><td>34</td><td>GPIO</td></t<> | PD5 | 33 | GPIO | PD6 | 34 | GPIO | | | VREGSW 39 DCDC regulator switching node VREGVDD 40 Voltage regulator VDD input DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PD7 | 35 | GPIO | PD8 | 36 | GPIO | | | DVDD 41 Digital power supply. DECOUPLE 42 Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PC7 | 37 | GPIO | VREGVSS | 38 | Voltage regulator VSS | | | DVDD 41 Digital power supply. DECOUPLE 42 regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. PE4 43 GPIO PE5 44 GPIO PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | VREGSW | 39 | DCDC regulator switching node | VREGVDD | 40 | Voltage regulator VDD input | | | PE6 45 GPIO PE7 46 GPIO PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | DVDD | 41 | Digital power supply. | DECOUPLE | 42 | regulator. An external decoupling ca-<br>pacitor is required at this pin. This pin<br>should not be used to power any exter- | | | PC12 47 GPIO (5V) PC13 48 GPIO (5V) PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PE4 | 43 | GPIO | PE5 | 44 | GPIO | | | PF0 49 GPIO (5V) PF1 50 GPIO (5V) PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PE6 | 45 | GPIO | PE7 | 46 | GPIO | | | PF2 51 GPIO PF3 52 GPIO PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PC12 | 47 | GPIO (5V) | PC13 | 48 | GPIO (5V) | | | PF4 53 GPIO PF5 54 GPIO PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PF0 | 49 | GPIO (5V) | PF1 | 50 | GPIO (5V) | | | PE8 56 GPIO PE9 57 GPIO PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PF2 | 51 | GPIO | PF3 | 52 | GPIO | | | PE10 58 GPIO PE11 59 GPIO PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PF4 | 53 | GPIO | PF5 | 54 | GPIO | | | PE12 60 GPIO PE13 61 GPIO PE14 62 GPIO PE15 63 GPIO | PE8 | 56 | GPIO | PE9 | 57 | GPIO | | | PE14 62 GPIO PE15 63 GPIO | PE10 | 58 | GPIO | PE11 | 59 | GPIO | | | | PE12 | 60 | GPIO | PE13 | 61 | GPIO | | | PA15 64 GPIO | PE14 | 62 | GPIO | PE15 | 63 | GPIO | | | | PA15 | 64 | GPIO | | | | | Figure 5.18. EFM32GG12B4xx in QFN64 Device Pinout Table 5.18. EFM32GG12B4xx in QFN64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|--------------------------------|--------|-------------| | VSS | 0 | Ground | PA0 | 1 | GPIO | | PA1 | 2 | GPIO | PA2 | 3 | GPIO | | PA3 | 4 | GPIO | PA4 | 5 | GPIO | | PA5 | 6 | GPIO | PA6 | 7 | GPIO | | IOVDD0 | 8<br>26<br>55 | Digital IO power supply 0. | I IO power supply 0. PB3 9 GPI | | GPIO | | PB4 | 10 | GPIO | PB5 | 11 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------------|--| | PB6 | 12 | GPIO | PC4 | 13 | GPIO | | | PC5 | 14 | GPIO | PB7 | 15 | GPIO | | | PB8 | 16 | GPIO | PA12 | 17 | GPIO (5V) | | | PA13 | 18 | GPIO (5V) | PA14 | 19 | GPIO | | | RESETn | 20 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB11 | 21 | GPIO | | | PB12 | 22 | GPIO | AVDD | 23<br>27 | Analog power supply. | | | PB13 | 24 | GPIO | PB14 | 25 | GPIO | | | PD0 | 28 | GPIO (5V) | PD1 | 29 | GPIO | | | PD2 | 30 | GPIO (5V) | PD3 | 31 | GPIO | | | PD4 | 32 | GPIO | PD5 | 33 | GPIO | | | PD6 | 34 | GPIO | PD7 | 35 | GPIO | | | PD8 | 36 | GPIO | PC6 | 37 | GPIO | | | PC7 | 38 | GPIO | DVDD | 39 | Digital power supply. | | | DECOUPLE | 40 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PE4 | 41 | GPIO | | | PE5 | 42 | GPIO | PE6 | 43 | GPIO | | | PE7 | 44 | GPIO | VREGI | 45 | Input to 5 V regulator. | | | VREGO | 46 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | PF10 | 47 | GPIO (5V) | | | PF11 | 48 | GPIO (5V) | PF0 | 49 | GPIO (5V) | | | PF1 | 50 | GPIO (5V) | PF2 | 51 | GPIO | | | VBUS | 52 | USB VBUS signal and auxiliary input to 5 V regulator. | PF12 | 53 | GPIO (5V) | | | PF5 | 54 | GPIO | PE8 | 56 | GPIO | | | PE9 | 57 | GPIO | PE10 | 58 | GPIO | | | PE11 | 59 | GPIO | PE12 | 60 | GPIO | | | PE13 | 61 | GPIO | PE14 | 62 | GPIO | | | PE15 | 63 | GPIO | PA15 | 64 | GPIO | | #### 5.19 EFM32GG12B1xx in QFN64 Device Pinout Figure 5.19. EFM32GG12B1xx in QFN64 Device Pinout Table 5.19. EFM32GG12B1xx in QFN64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|------------------------------|--------|-------------| | VSS | 0 | Ground | PA0 | 1 | GPIO | | PA1 | 2 | GPIO | PA2 | 3 | GPIO | | PA3 | 4 | GPIO | PA4 | 5 | GPIO | | PA5 | 6 | GPIO | PA6 | 7 | GPIO | | IOVDD0 | 8<br>26<br>55 | Digital IO power supply 0. | er supply 0. PC0 9 GPIO (5V) | | GPIO (5V) | | PC1 | 10 | GPIO (5V) | PC2 | 11 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------------|--| | PC3 | 12 | GPIO (5V) | PC4 | 13 | GPIO | | | PC5 | 14 | GPIO | PB7 | 15 | GPIO | | | PB8 | 16 | GPIO | PA8 | 17 | GPIO | | | PA9 | 18 | GPIO | PA10 | 19 | GPIO | | | RESETn | 20 | Reset input, active low. This pin is internally pulled up to AVDD. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB11 | 21 | GPIO | | | PB12 | 22 | GPIO | AVDD | 23<br>27 | Analog power supply. | | | PB13 | 24 | GPIO | PB14 | 25 | GPIO | | | PD0 | 28 | GPIO (5V) | PD1 | 29 | GPIO | | | PD2 | 30 | GPIO (5V) | PD3 | 31 | GPIO | | | PD4 | 32 | GPIO | PD5 | 33 | GPIO | | | PD6 | 34 | GPIO | PD7 | 35 | GPIO | | | PD8 | 36 | GPIO | PC6 | 37 | GPIO | | | PC7 | 38 | GPIO | DVDD | 39 | Digital power supply. | | | DECOUPLE | 40 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. This pin should not be used to power any external circuits. | PC8 | 41 | GPIO (5V) | | | PC9 | 42 | GPIO (5V) | PC10 | 43 | GPIO (5V) | | | PC11 | 44 | GPIO (5V) | PC12 | 45 | GPIO (5V) | | | PC13 | 46 | GPIO (5V) | PC14 | 47 | GPIO (5V) | | | PC15 | 48 | GPIO (5V) | PF0 | 49 | GPIO (5V) | | | PF1 | 50 | GPIO (5V) | PF2 | 51 | GPIO | | | PF3 | 52 | GPIO | PF4 | 53 | GPIO | | | PF5 | 54 | GPIO | PE8 | 56 | GPIO | | | PE9 | 57 | GPIO | PE10 | 58 | GPIO | | | PE11 | 59 | GPIO | PE12 | 60 | GPIO | | | PE13 | 61 | GPIO | PE14 | 62 | GPIO | | | PE15 | 63 | GPIO | PA15 | 64 | GPIO | | ### 5.20 GPIO Functionality Table A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of each GPIO pin, followed by the functionality available on that pin. Refer to 5.21 Alternate Functionality Overview for a list of GPIO locations available for each function. Table 5.20. GPIO Functionality Table | GPIO Name | Pin Alternate Functionality / Description | | | | | | | | |-----------|-------------------------------------------|-----------------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--| | | Analog | EBI | Timers | Communication | Other | | | | | PA0 | BUSBY<br>BUSAX<br>LCD_SEG13 | EBI_AD09 #0<br>EBI_CSTFT #3 | TIM0_CC0 #0 TIM0_CC1 #7 TIM3_CC0 #4 PCNT0_S0IN #4 | SDIO_DAT0 #1 US1_RX #5 US3_TX #0 QSPI0_CS0 #1 LEU0_RX #4 I2C0_SDA #0 | PDM_CLK #0 CMU_CLK2 #0 PRS_CH0 #0 PRS_CH3 #3 GPIO_EM4WU0 | | | | | PA1 | BUSAY<br>BUSBX<br>LCD_SEG14 | EBI_AD10 #0<br>EBI_DCLK #3 | TIM0_CC0 #7 TIM0_CC1 #0 TIM3_CC1 #4 PCNT0_S1IN #4 | SDIO_DAT1 #1 US3_RX #0 QSPI0_CS1 #1 I2C0_SCL #0 | PDM_DAT0 #0<br>CMU_CLK1 #0<br>PRS_CH1 #0 | | | | | PA2 | BUSBY<br>BUSAX<br>LCD_SEG15 | EBI_AD11 #0<br>EBI_DTEN #3 | TIM0_CC2 #0<br>TIM3_CC2 #4 | SDIO_DAT2 #1 US1_RX #6 US3_CLK #0 QSPI0_DQ0 #1 | PDM_DAT1 #0 CMU_CLK0 #0 PRS_CH8 #1 ETM_TD0 #3 | | | | | PA3 | BUSAY<br>BUSBX<br>LCD_SEG16 | EBI_AD12 #0<br>EBI_VSNC #3 | TIM0_CDTI0 #0<br>TIM3_CC0 #5 | SDIO_DAT3 #1 US3_CS #0 U0_TX #2 QSPI0_DQ1 #1 | CMU_CLK2 #1 CMU_CLKI0 #1 PDM_DAT2 #0 CMU_CLK2 #4 LES_ALTEX2 PRS_CH9 #1 ETM_TD1 #3 | | | | | PA4 | BUSBY<br>BUSAX<br>LCD_SEG17 | EBI_AD13 #0<br>EBI_HSNC #3 | TIM0_CDTI1 #0<br>TIM3_CC1 #5 | SDIO_DAT4 #1 US3_CTS #0 U0_RX #2 QSPI0_DQ2 #1 | PDM_DAT3 #0<br>LES_ALTEX3<br>ETM_TD2 #3 | | | | | PA5 | BUSAY<br>BUSBX<br>LCD_SEG18 | EBI_AD14 #0 | TIM0_CDTI2 #0 TIM3_CC2 #5 PCNT1_S0IN #0 | SDIO_DAT5 #1 US3_RTS #0 U0_CTS #2 QSPI0_DQ3 #1 LEU1_TX #1 | LES_ALTEX4 ACMP1_O #7 ETM_TD3 #3 | | | | | GPIO Name | Pin Alternate Functionality / Description | | | | | | | |-----------|-------------------------------------------|------------------------|----------------|---------------|--------------|--|--| | | Analog | EBI | Timers | Communication | Other | | | | | DUEDV | | TIM3_CC0 #6 | SDIO CD #3 | PRS_CH6 #0 | | | | DAG. | BUSBY | EDI AD45 //0 | WTIM0_CC0 #1 | SDIO_CD #2 | ACMP0_O #4 | | | | PA6 | BUSAX | EBI_AD15 #0 | LETIM1_OUT1 #0 | U0_RTS #2 | ETM_TCLK #3 | | | | | LCD_SEG19 | | PCNT1_S1IN #0 | LEU1_RX #1 | GPIO_EM4WU1 | | | | | BUSAY | EBI_AD13 #1 | TIM0_CC2 #5 | UC2 TV #2 | | | | | PA7 | BUSBX | EBI_A01 #3 | LETIM1_OUT0 #0 | US2_TX #2 | PRS_CH7 #1 | | | | | LCD_SEG35 | EBI_CSTFT #0 | PCNT1_S0IN #4 | US4_CTS #0 | | | | | | BUSBY | EBI_AD14 #1 | TIM2_CC0 #0 | | | | | | PA8 | BUSAX | _ | TIM0_CC0 #6 | US2_RX #2 | PRS_CH8 #0 | | | | PAo | | EBI_A02 #3 | LETIM0_OUT0 #6 | US4_RTS #0 | PRS_CH6 #0 | | | | | LCD_SEG36 | EBI_DCLK #0 | PCNT1_S1IN #4 | | | | | | | BUSAY | EBI_AD15 #1 | TIM2_CC1 #0 | | | | | | PA9 | BUSBX | EBI_A03 #3 | TIM0_CC1 #6 | US2_CLK #2 | PRS_CH9 #0 | | | | | LCD_SEG37 | EBI_DTEN #0 | LETIM0_OUT1 #6 | | | | | | | BUSBY | EBI_CS0 #1 | TIM2_CC2 #0 | US2_CS #2 | PRS_CH10 #0 | | | | PA10 | BUSAX | EBI_A04 #3 | TIM2_CC2 #6 | | | | | | | LCD_SEG38 | EBI_VSNC #0 | 1 11VIO_CC2 #0 | | | | | | | BUSAY | EBI_CS1 #1 | | | | | | | PA11 | BUSBX | EBI_A05 #3 | LETIM1_OUT0 #1 | US2_CTS #2 | PRS_CH11 #0 | | | | | LCD_SEG39 | EBI_HSNC #0 | | | | | | | | | EBI_CS2 #1 | TIM2_CC0 #1 | CANA DV #5 | CMIL CLKO #5 | | | | DA42 | BUSBY | EBI_REn #2 | WTIM0_CDTI0 #2 | CAN1_RX #5 | CMU_CLK0 #5 | | | | PA12 | BUSAX | EBI_A00 #0 | LETIM1_OUT0 #2 | US0_CLK #5 | PRS_CH12 #0 | | | | | | EBI_A06 #3 | PCNT1_S0IN #5 | US2_RTS #2 | ACMP1_O #3 | | | | | | EDI \\/\(\C_\circ\) 44 | TIM0_CC2 #7 | | | | | | | DUCAY | EBI_WEn #1 | TIM2_CC1 #1 | CAN1_TX #5 | DDM DATO #0 | | | | PA13 | BUSAY | EBI_NANDWEn #2 | WTIM0_CDTI1 #2 | US0_CS #5 | PDM_DAT3 #3 | | | | | BUSBX | EBI_A01 #0 | LETIM1_OUT1 #1 | US2_TX #3 | PRS_CH13 #0 | | | | | | EBI_A07 #3 | PCNT1_S1IN #5 | | | | | | | BUSBY | EBI_REn #1 | TIM2_CC2 #1 | US1_TX #6 | DDC 0144.#0 | | | | PA14 | BUSAX | EBI_A02 #0 | WTIM0_CDTI2 #2 | US2_RX #3 | PRS_CH14 #0 | | | | | LCD_BEXT | EBI_A08 #3 | LETIM1_OUT1 #2 | US3_RTS #2 | ACMP1_O #4 | | | | | BUSAY | | | | | | | | PA15 | BUSBX | EBI_AD08 #0 | TIM3_CC2 #0 | US2_CLK #3 | PRS_CH15 #0 | | | | | LCD_SEG12 | | | | | | | | GPIO Name | | Pin Alter | nate Functionality / De | escription | | |-----------|-------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------| | | Analog | EBI | Timers | Communication | Other | | PB0 | BUSBY<br>BUSAX<br>LCD_SEG32 | EBI_AD00 #1<br>EBI_CS0 #3<br>EBI_A16 #0 | TIM2_CDTI0 #0 TIM1_CC0 #2 TIM3_CC2 #7 WTIM0_CC0 #5 PCNT0_S0IN #5 PCNT1_S1IN #2 | LEU1_TX #3 | PRS_CH4 #1<br>ACMP0_O #5 | | PB1 | BUSAY<br>BUSBX<br>LCD_SEG33 | EBI_AD01 #1<br>EBI_CS1 #3<br>EBI_A17 #0 | TIM2_CDTI1 #0 TIM1_CC1 #2 WTIM0_CC1 #5 LETIM1_OUT1 #5 PCNT0_S1IN #5 | LEU1_RX #3 | PRS_CH5 #1 | | PB2 | BUSBY<br>BUSAX<br>LCD_SEG34 | EBI_AD02 #1<br>EBI_CS2 #3<br>EBI_A18 #0 | TIM2_CDTI2 #0 TIM1_CC2 #2 WTIM0_CC2 #5 LETIM1_OUT0 #5 | US1_CS #6 | ACMP0_O #6 | | PB3 | BUSAY<br>BUSBX<br>LCD_SEG20 /<br>LCD_COM4 | EBI_AD03 #1<br>EBI_CS3 #3<br>EBI_A19 #0 | TIM1_CC3 #2 WTIM0_CC0 #6 PCNT1_S0IN #1 | SDIO_DAT6 #1 US2_TX #1 US3_TX #2 QSPI0_DQ4 #1 | ACMP0_O #7 | | PB4 | BUSBY BUSAX LCD_SEG21 / LCD_COM5 | EBI_AD04 #1<br>EBI_ARDY #3<br>EBI_A20 #0 | WTIM0_CC1 #6<br>PCNT1_S1IN #1 | SDIO_DAT7 #1 US2_RX #1 QSPI0_DQ5 #1 LEU1_TX #4 | | | PB5 | BUSAY BUSBX LCD_SEG22 / LCD_COM6 | EBI_AD05 #1<br>EBI_ALE #3<br>EBI_A21 #0 | WTIM0_CC2 #6 LETIM1_OUT0 #4 PCNT0_S0IN #6 | US0_RTS #4 US2_CLK #1 QSPI0_DQ6 #1 LEU1_RX #4 | | | PB6 | BUSBY BUSAX LCD_SEG23 / LCD_COM7 | EBI_AD06 #1<br>EBI_WEn #3<br>EBI_A22 #0 | TIM0_CC0 #3 TIM2_CC0 #4 LETIM1_OUT1 #4 PCNT0_S1IN #6 | US0_CTS #4<br>US2_CS #1<br>QSPI0_DQ7 #1 | PRS_CH12 #1 | | PB7 | LFXTAL_P | | TIM0_CDTI0 #4<br>TIM1_CC0 #3 | US0_TX #4 US1_CLK #0 US3_RX #2 US4_TX #0 U0_CTS #4 | | | GPIO Name | | Pin Alter | nate Functionality / De | escription | | |-----------|---------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PB8 | LFXTAL_N | | TIM0_CDTI1 #4<br>TIM1_CC1 #3 | US0_RX #4 US1_CS #0 US4_RX #0 U0_RTS #4 | CMU_CLKI0 #2 | | PB9 | BUSAY<br>BUSBX | EBI_ALE #1 EBI_NANDREn #2 EBI_A00 #1 EBI_A03 #0 EBI_A09 #3 | LETIM0_OUT0 #7 | SDIO_WP #3<br>CAN0_RX #3<br>US1_CTS #0<br>U1_TX #2 | PDM_DAT2 #3<br>PRS_CH13 #1<br>ACMP1_O #5 | | PB10 | BUSBY<br>BUSAX | EBI_BL0 #2 EBI_A01 #1 EBI_A04 #0 EBI_A10 #3 | LETIM0_OUT1 #7 | SDIO_CD #3 CAN0_TX #3 US1_RTS #0 US2_CTS #3 U1_RX #2 | PDM_DAT1 #3<br>PRS_CH9 #2<br>ACMP1_O #6 | | PB11 | BUSAY BUSBX VDAC0_OUT0 / OPA0_OUT IDAC0_OUT | EBI_BL1 #2<br>EBI_A02 #1<br>EBI_A11 #3 | TIM0_CDTI2 #4 TIM1_CC2 #3 LETIM0_OUT0 #1 PCNT0_S1IN #7 PCNT1_S0IN #6 | US0_CTS #5 US1_CLK #5 US2_CS #3 U1_CTS #2 I2C1_SDA #1 | CMU_CLK1 #5 CMU_CLKI0 #7 PDM_DAT0 #3 ACMP0_O #3 GPIO_EM4WU7 | | PB12 | BUSBY BUSAX VDAC0_OUT1 / OPA1_OUT | EBI_A03 #1<br>EBI_A12 #3 | TIM1_CC3 #3 LETIM0_OUT1 #1 PCNT0_S0IN #7 PCNT1_S1IN #6 | US2_CTS #1 U1_RTS #2 I2C1_SCL #1 | PDM_CLK #3 | | PB13 | BUSAY<br>BUSBX<br>HFXTAL_P | | WTIM1_CC0 #0<br>PCNT2_S0IN #2 | US0_CLK #4<br>US1_CTS #5<br>LEU0_TX #1 | CMU_CLKI0 #3<br>PRS_CH7 #0 | | PB14 | BUSBY<br>BUSAX<br>HFXTAL_N | | WTIM1_CC1 #0<br>PCNT2_S1IN #2 | US0_CS #4<br>US1_RTS #5<br>LEU0_RX #1 | PRS_CH6#1 | | PB15 | BUSAY<br>BUSBX | EBI_CS3 #1<br>EBI_ARDY #2 | TIM3_CC1 #7 | SDIO_WP #2<br>US2_RTS #1 | ETM_TD2 #1 | | GPIO Name | Pin Alternate Functionality / Description | | | | | |-----------|-------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------| | | Analog | EBI | Timers | Communication | Other | | PC0 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #0<br>BUSACMP0Y<br>BUSACMP0X | EBI_AD07 #1 EBI_CS0 #2 EBI_REn #3 EBI_A23 #0 | TIM0_CC1 #3<br>TIM2_CC1 #4<br>PCNT0_S0IN #2 | CAN0_RX #0 US0_TX #5 US1_TX #0 US1_CS #4 US2_RTS #0 US3_CS #3 I2C0_SDA #4 | LES_CH0<br>PRS_CH2 #0 | | PC1 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #1<br>BUSACMP0Y<br>BUSACMP0X | EBI_AD08 #1 EBI_CS1 #2 EBI_BL0 #3 EBI_A24 #0 | TIM0_CC2 #3 TIM2_CC2 #4 WTIM0_CC0 #7 PCNT0_S1IN #2 | CAN0_TX #0 US0_RX #5 US1_TX #4 US1_RX #0 US2_CTS #0 US3_RTS #1 I2C0_SCL #4 | LES_CH1<br>PRS_CH3 #0 | | PC2 | VDAC0_OUT0ALT / OPA0_OUTALT #2 BUSACMP0Y BUSACMP0X | EBI_AD09 #1 EBI_CS2 #2 EBI_NANDWEn #3 EBI_A25 #0 | TIM0_CDTI0 #3 TIM2_CC0 #5 WTIM0_CC1 #7 LETIM1_OUT0 #3 | CAN1_RX #0 US1_RX #4 US2_TX #0 QSPI0_RST0 #1 | LES_CH2<br>PRS_CH10 #1 | | PC3 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #3<br>BUSACMP0Y<br>BUSACMP0X | EBI_AD10 #1 EBI_CS3 #2 EBI_BL1 #3 EBI_NANDREn #0 | TIM0_CDTI1 #3 TIM2_CC1 #5 WTIM0_CC2 #7 LETIM1_OUT1 #3 | CAN1_TX #0 US1_CLK #4 US2_RX #0 QSPI0_RST1 #1 | LES_CH3<br>PRS_CH11 #1 | | PC4 | BUSACMP0Y<br>BUSACMP0X<br>OPA0_P | EBI_AD11 #1 EBI_ALE #2 EBI_NANDREn #3 EBI_A26 #0 | TIM0_CC0 #5 TIM0_CDTI2 #3 TIM2_CC2 #5 LETIM0_OUT0 #3 PCNT1_S0IN #3 | SDIO_CD #1 US2_CLK #0 US4_CLK #0 U0_TX #4 U1_CTS #4 I2C1_SDA #0 | LES_CH4<br>GPIO_EM4WU6 | | PC5 | BUSACMP0Y<br>BUSACMP0X<br>OPA0_N | EBI_AD12 #1 EBI_WEn #2 EBI_NANDWEn #0 EBI_A00 #3 | TIM0_CC1 #5 LETIM0_OUT1 #3 PCNT1_S1IN #3 | SDIO_WP #1 US2_CS #0 US4_CS #0 U0_RX #4 U1_RTS #4 I2C1_SCL #0 | LES_CH5 | | GPIO Name | Pin Alternate Functionality / Description | | | | | |-----------|-------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------| | | Analog | EBI | Timers | Communication | Other | | PC6 | BUSACMP0Y<br>BUSACMP0X<br>OPA3_P | EBI_A05#0 | WTIM1_CC3 #2 | US0_RTS #2 US1_CTS #3 LEU1_TX #0 I2C0_SDA #2 | LES_CH6 PRS_CH14 #1 ETM_TCLK #2 | | PC7 | BUSACMP0Y<br>BUSACMP0X<br>OPA3_N | EBI_A06 #0<br>EBI_A13 #1<br>EBI_A21 #3 | WTIM1_CC0 #3 | US0_CTS #2 US1_RTS #3 LEU1_RX #0 I2C0_SCL #2 | LES_CH7 PRS_CH15 #1 ETM_TD0 #2 | | PC8 | BUSACMP1Y<br>BUSACMP1X | EBI_A15 #0<br>EBI_A20 #1<br>EBI_A26 #3 | TIM2_CC0 #2 | US0_CS #2 | LES_CH8<br>PRS_CH4 #0 | | PC9 | BUSACMP1Y<br>BUSACMP1X | EBI_A21 #1<br>EBI_A27 #3 | TIM2_CC1 #2 | CAN1_RX #3<br>US0_CLK #2 | LES_CH9 PRS_CH5 #0 GPIO_EM4WU2 | | PC10 | BUSACMP1Y<br>BUSACMP1X | EBI_A22 #1 | TIM2_CC2 #2 | CAN1_TX #3<br>US0_RX #2 | LES_CH10 | | PC11 | BUSACMP1Y<br>BUSACMP1X | EBI_ALE #4 EBI_ALE #5 EBI_A23 #1 | | CAN1_TX #4<br>US0_TX #2<br>I2C1_SDA #4 | LES_CH11 | | PC12 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #0<br>BUSACMP1Y<br>BUSACMP1X | | TIM1_CC3 #0<br>PCNT2_S0IN #4 | CAN1_RX #4 US0_RTS #3 US1_CTS #4 US2_CTS #4 U0_RTS #3 U1_TX #0 | CMU_CLK0 #1<br>LES_CH12 | | PC13 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #1<br>BUSACMP1Y<br>BUSACMP1X | EBI_ARDY #4 | TIM0_CDTI0 #1 TIM1_CC0 #0 TIM1_CC2 #4 PCNT0_S0IN #0 PCNT2_S1IN #4 | US0_CTS #3 US1_RTS #4 US2_RTS #4 U0_CTS #3 U1_RX #0 | LES_CH13 | | <b>GPIO Name</b> | Pin Alternate Functionality / Description | | | | | |------------------|-----------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PC14 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #2<br>BUSACMP1Y<br>BUSACMP1X | EBI_NANDWEn #4 | TIM0_CDTI1 #1 TIM1_CC1 #0 TIM1_CC3 #4 LETIM0_OUT0 #5 PCNT0_S1IN #0 | US0_CS #3 US1_CS #3 US2_RTS #3 US3_CS #2 U0_TX #3 U1_CTS #0 LEU0_TX #5 | LES_CH14<br>PRS_CH0 #2 | | PC15 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #3<br>BUSACMP1Y<br>BUSACMP1X | EBI_NANDREn #4 | TIM0_CDTI2 #1 TIM1_CC2 #0 WTIM0_CC0 #4 LETIM0_OUT1 #5 | US0_CLK #3 US1_CLK #3 US3_RTS #3 U0_RX #3 U1_RTS #0 LEU0_RX #5 | LES_CH15<br>PRS_CH1 #2<br>DBG_SWO #1 | | PD0 | VDAC0_OUT0ALT / OPA0_OUTALT #4 OPA2_OUTALT BUSADC0Y BUSADC0X | EBI_A04 #1<br>EBI_A13 #3 | WTIM1_CC2 #0<br>PCNT2_S0IN #0 | CAN0_RX #2<br>US1_TX #1<br>USB_VBUSEN #2 | PDM_CLK #4 | | PD1 | VDAC0_OUT1ALT / OPA1_OUTALT #4 BUSADC0Y BUSADC0X OPA3_OUT | EBI_A05 #1<br>EBI_A14 #3 | TIM0_CC0 #2 WTIM1_CC3 #0 PCNT2_S1IN #0 | CAN0_TX #2<br>US1_RX #1 | PDM_DAT0 #4<br>DBG_SWO #2 | | PD2 | BUSADC0Y<br>BUSADC0X | EBI_A06 #1<br>EBI_A15 #3<br>EBI_A27 #0 | TIM0_CC1 #2<br>WTIM1_CC0 #1 | US1_CLK #1<br>LEU1_TX #2 | PDM_DAT1 #4<br>DBG_SWO #3 | | PD3 | BUSADC0Y<br>BUSADC0X<br>OPA2_N | EBI_A07 #1<br>EBI_A16 #3 | TIM0_CC2 #2<br>WTIM1_CC1 #1 | CAN1_RX #2<br>US1_CS #1<br>LEU1_RX #2 | PDM_DAT2 #4 ETM_TD1 #0 ETM_TD1 #2 | | PD4 | BUSADC0Y<br>BUSADC0X<br>OPA2_P | EBI_A08 #1<br>EBI_A17 #3 | WTIM0_CDTI0 #4<br>WTIM1_CC2 #1 | CAN1_TX #2 US1_CTS #1 US3_CLK #2 LEU0_TX #0 I2C1_SDA #3 | CMU_CLKI0 #0 PDM_DAT3 #4 PRS_CH10 #2 ETM_TD2 #0 ETM_TD2 #2 | | GPIO Name | Pin Alternate Functionality / Description | | | | | |-----------|--------------------------------------------------------|---------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PD5 | BUSADC0Y<br>BUSADC0X<br>OPA2_OUT | EBI_A09 #1<br>EBI_A18 #3 | WTIM0_CDTI1 #4<br>WTIM1_CC3 #1 | US1_RTS #1 U0_CTS #5 LEU0_RX #0 I2C1_SCL #3 | PRS_CH11 #2<br>ETM_TD3 #0<br>ETM_TD3 #2 | | PD6 | BUSADCOY BUSADCOX ADCO_EXTP VDACO_EXT ADC1_EXTP OPA1_P | EBI_A10 #1<br>EBI_A19 #3 | TIM1_CC0 #4 WTIM0_CDTI2 #4 WTIM1_CC0 #2 LETIM0_OUT0 #0 PCNT0_S0IN #3 | US0_RTS #5 US1_RX #2 US2_CTS #5 US3_CTS #2 U0_RTS #5 I2C0_SDA #1 | CMU_CLK2 #2 LES_ALTEX0 PRS_CH5 #2 ACMP0_O #2 ETM_TD0 #0 | | PD7 | BUSADC0Y BUSADC0X ADC0_EXTN ADC1_EXTN OPA1_N | EBI_A11 #1<br>EBI_A20 #3 | TIM1_CC1 #4 WTIM1_CC1 #2 LETIM0_OUT1 #0 PCNT0_S1IN #3 | US1_TX #2<br>US3_CLK #1<br>U0_TX #6<br>I2C0_SCL #1 | CMU_CLK0 #2<br>LES_ALTEX1<br>ACMP1_O #2<br>ETM_TCLK #0 | | PD8 | BU_VIN | EBI_A12#1 | WTIM1_CC2 #2 | US2_RTS #5 | CMU_CLK1 #1 PRS_CH12 #2 ACMP2_O #0 | | PD9 | LCD_SEG28 | EBI_CS0 #0<br>EBI_DTEN #1 | | SDIO_DAT7 #0<br>QSPI0_DQ0 #0<br>US4_TX #1 | PDM_DAT3 #2 | | PD10 | LCD_SEG29 | EBI_CS1 #0<br>EBI_VSNC #1 | | SDIO_DAT6 #0<br>QSPI0_DQ1 #0<br>US4_RX #1 | CMU_CLK2 #5<br>CMU_CLKI0 #5 | | PD11 | LCD_SEG30 | EBI_CS2 #0<br>EBI_HSNC #1 | | SDIO_DAT5 #0<br>QSPI0_DQ2 #0<br>US4_CLK #1 | | | PD12 | LCD_SEG31 | EBI_CS3 #0 | | SDIO_DAT4 #0<br>QSPI0_DQ3 #0<br>US4_CS #1 | | | PD13 | | EBI_ARDY#1 | TIM2_CDTI0 #1 TIM3_CC1 #6 WTIM0_CC1 #1 | US4_CTS #1 | ETM_TD1 #1 | | PD14 | | EBI_NANDWEn #1 | TIM2_CDTI1 #1 TIM3_CC2 #6 WTIM0_CC2 #1 | CAN0_RX #5<br>US4_RTS #1<br>I2C0_SDA #3 | | | GPIO Name | Pin Alternate Functionality / Description | | | | | | |-----------|-------------------------------------------|----------------|-----------------------------|---------------|--------------|--| | | Analog | EBI | Timers | Communication | Other | | | | | | TIM2_CDTI2 #1 | | | | | PD15 | | EDI NANDDE» #1 | TIM3_CC0 #7 | CAN0_TX #5 | | | | PDIS | | EBI_NANDREn #1 | WTIM0_CDTI0 #1 | I2C0_SCL #3 | | | | | | | PCNT1_S0IN #2 | | | | | | BUSDY | | TIM3_CC0 #1 | CAN0_RX #6 | | | | PE0 | BUSCX | EBI_A07 #0 | WTIM1_CC1 #3 | U0_TX #1 | ACMP2_O #1 | | | | BUSCA | | PCNT0_S0IN #1 | I2C1_SDA #2 | | | | | BUSCY | | TIM3_CC1 #1 | CAN0_TX #6 | CMU_CLKI0 #4 | | | PE1 | BUSDX | EBI_A08 #0 | WTIM1_CC2 #3 | U0_RX #1 | ACMP2_O #2 | | | | BOSDA | | PCNT0_S1IN #1 | I2C1_SCL #2 | ACIVIPZ_O #2 | | | | | EBL 400 #0 | TIM2 CC2 #4 | US0_RTS #1 | | | | PE2 | BU_VOUT | EBI_A09 #0 | TIM3_CC2 #1 | U0_CTS #1 | ACMP0_O #1 | | | | | EBI_A14 #1 | WTIM1_CC3 #3 | U1_TX #3 | | | | | | EBI_A10 #0 | TIM3_CC0 #2 | US0_CTS #1 | | | | PE3 | BU_STAT | EBI_A15 #1 | WTIM1_CC0 #4 | U0_RTS #1 | ACMP1_O #1 | | | | | | WTIN1_CC0 #4 | U1_RX #3 | | | | | | | | US0_CS #1 | | | | | | | | US1_CS #5 | | | | | BUSDY | EBI_A11 #0 | TIM3_CC1 #2 | US3_CS #1 | | | | PE4 | BUSCX | EBI_A16 #1 | WTIM0_CC0 #0 | U0_RX #6 | | | | | LCD_COM0 | EBI_A22 #3 | WTIM1_CC1 #4 | U1_CTS #3 | | | | | | | | I2C0_SDA #7 | | | | | | | | USB_VBUSEN #1 | | | | | | | TIM3_CC0 #3 | US0_CLK #1 | | | | | BUSCY | EBI_A12 #0 | | US1_CLK #6 | | | | PE5 | BUSDX | EBI_A17 #1 | TIM3_CC2 #2<br>WTIM0_CC1 #0 | US3_CTS #1 | | | | | LCD_COM1 | EBI_A23 #3 | | U1_RTS #3 | | | | | | | WTIM1_CC2 #4 | I2C0_SCL #7 | | | | | BUSDY | EBI_A13 #0 | TIM3_CC1 #3 | LISO DV #1 | | | | PE6 | BUSCX | EBI_A18 #1 | WTIM0_CC2 #0 | US0_RX #1 | PRS_CH6 #2 | | | | LCD_COM2 | EBI_A24 #3 | WTIM1_CC3 #4 | US3_TX #1 | | | | | BUSCY | EBI_A14 #0 | TIM3_CC2 #3 | US0_TX #1 | | | | PE7 | BUSDX | EBI_A19#1 | WTIM1_CC0 #5 | | PRS_CH7 #2 | | | | LCD_COM3 | EBI_A25 #3 | VV 1 11V1 1_CCO #3 | US3_RX #1 | | | | GPIO Name | | Pin Alter | nate Functionality / De | escription | | |-----------|-----------------------------|---------------------------|----------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PE8 | BUSDY BUSCX LCD_SEG4 | EBI_AD00 #0<br>EBI_CS0 #4 | TIM2_CDTI0 #2<br>PCNT2_S0IN #1 | SDIO_DAT3 #0<br>QSPI0_DQ4 #0 | PDM_CLK #1<br>PRS_CH3 #1 | | PE9 | BUSCY BUSDX LCD_SEG5 | EBI_AD01 #0<br>EBI_CS1 #4 | PCNT2_S1IN #1 | SDIO_DAT2 #0<br>QSPI0_DQ5 #0 | PDM_DAT0 #1<br>PRS_CH8 #2 | | PE10 | BUSDY BUSCX LCD_SEG6 | EBI_AD02 #0<br>EBI_CS2 #4 | TIM1_CC0 #1 WTIM0_CDTI0 #0 | SDIO_DAT1 #0<br>QSPI0_DQ6 #0<br>US0_TX #0 | PDM_DAT1 #1 PRS_CH2 #2 GPIO_EM4WU9 | | PE11 | BUSCY<br>BUSDX<br>LCD_SEG7 | EBI_AD03 #0<br>EBI_CS3 #4 | TIM1_CC1 #1 WTIM0_CDTI1 #0 | SDIO_DAT0 #0<br>QSPI0_DQ7 #0<br>US0_RX #0 | LES_ALTEX5 PDM_DAT2 #1 PRS_CH3 #2 ETM_TCLK #4 | | PE12 | BUSDY<br>BUSCX<br>LCD_SEG8 | EBI_AD04 #0 | TIM1_CC2 #1 TIM2_CC1 #3 WTIM0_CDTI2 #0 LETIM0_OUT0 #4 | SDIO_CMD #0 US0_RX #3 US0_CLK #0 U1_TX #4 I2C0_SDA #6 | CMU_CLK1 #2 CMU_CLKI0 #6 LES_ALTEX6 PDM_DAT3 #1 PRS_CH1 #3 ETM_TD0 #4 | | PE13 | BUSCY<br>BUSDX<br>LCD_SEG9 | EBI_AD05 #0 | TIM1_CC3 #1 TIM2_CC2 #3 LETIM0_OUT1 #4 | SDIO_CLK #0 US0_TX #3 US0_CS #0 U1_RX #4 I2C0_SCL #6 | LES_ALTEX7 PRS_CH2 #3 ACMP0_O #0 ETM_TD1 #4 GPIO_EM4WU5 | | PE14 | BUSDY<br>BUSCX<br>LCD_SEG10 | EBI_AD06 #0 | TIM2_CDTI1 #2<br>TIM3_CC0 #0 | QSPI0_RST0 #0 SDIO_CLK #1 US0_CTS #0 QSPI0_SCLK #1 LEU0_TX #2 | PRS_CH13 #2<br>ETM_TD2 #4 | | PE15 | BUSCY<br>BUSDX<br>LCD_SEG11 | EBI_AD07 #0 | TIM2_CDTI2 #2<br>TIM3_CC1 #0 | QSPI0_RST1 #0 SDIO_CMD #1 US0_RTS #0 QSPI0_DQS #1 LEU0_RX #2 | PRS_CH14 #2<br>ETM_TD3 #4 | | GPIO Name | Pin Alternate Functionality / Description | | | | | |-----------|-------------------------------------------|---------------------------|---------------------------------------|---------------------------|--------------| | | Analog | EBI | Timers | Communication | Other | | | | | TIM0_CC0 #4 | US2_TX #5<br>CAN0_RX #1 | PRS_CH15 #2 | | PF0 | BUSDY | EBI_A24 #1 | WTIM0_CC1 #4 | US1_CLK #2 | DBG_SWCLKTCK | | | BUSCX | _ | LETIM0_OUT0 #2 | <br>LEU0_TX #3 | BOOT_TX | | | | | | I2C0_SDA #5 | | | | | | | US2_RX #5 | | | | | | TIME 004 #4 | CAN1_RX #1 | PRS_CH4 #2 | | | BUSCY | | TIM0_CC1 #4 | US1_CS #2 | DBG_SWDIOTMS | | PF1 | BUSDX | EBI_A25 #1 | WTIM0_CC2 #4 | U0_TX #5 | GPIO_EM4WU3 | | | | | LETIM0_OUT1 #2 | LEU0_RX #3 | BOOT_RX | | | | | | I2C0_SCL #5 | | | | | | | US2_CLK #5 | CMU_CLK0 #4 | | | BUSDY | | TIM0_CC2 #4 TIM1_CC0 #5 TIM2_CC0 #3 | CAN0_TX #1 | PRS_CH0 #3 | | PF2 | BUSCX | EBI_ARDY #0<br>EBI_A26 #1 | | US1_TX #5 | ACMP1_O #0 | | PF2 | | | | U0_RX #5 | DBG_TDO | | | LCD_SEG0 | | 1 IIVI2_CC0 #3 | LEU0_TX #4 | DBG_SWO #0 | | | | | | I2C1_SCL #4 | GPIO_EM4WU4 | | | BUSCY | | TIM0_CDTI0 #2 | CAN1_TX #1 | CMU_CLK1 #4 | | PF3 | BUSDX | EBI_ALE #0 | TIM1_CC1 #5 | US1_CTS #2 | PRS_CH0 #1 | | | LCD_SEG1 | | | | ETM_TD3 #1 | | | BUSDY | EBI_WEn #0 | TIM0 CDTI1 #2 | | | | PF4 | BUSCX | EBI_WEn #5 | TIM1_CC2 #5 | US1_RTS #2 | PRS_CH1 #1 | | | LCD_SEG2 | <del>-</del> | _ | | | | | BUSCY | EBI_REn #0 | TIM0_CDTI2 #2 | US2_CS #5 | PRS_CH2 #1 | | PF5 | BUSDX | EBI_REn #5 | TIM1_CC3 #6 | USB_VBUSEN #0 | DBG_TDI | | | LCD_SEG3 | EBI_A27 #1 | | 1100 TV #4 | | | | BUSDY | EBI_BL0 #0 | | US2_TX #4 | | | PF6 | PF6 BUSCX LCD_SEG24 | EBI_BL0 #4 | TIM0_CC0 #1 | QSPI0_SCLK #0 | PDM_CLK #2 | | | | EBI_BL0 #5 | | US1_TX #3 | | | | | EBI_CSTFT #1 EBI_BL1 #0 | | U0_TX #0<br>US2_RX #4 | | | | BUSCY | | | | | | PF7 | BUSDX | EBI_BL1 #4 | TIM0_CC1 #1 | QSPI0_CS0 #0<br>US1_RX #3 | PDM_DAT0 #2 | | | LCD_SEG25 | EBI_BL1#5 | | _ | | | | | EBI_DCLK #1 | | U0_RX #0 | | | GPIO Name | Pin Alternate Functionality / Description | | | | | |-----------|-------------------------------------------|--------------------------|---------------|------------------------------------------------------------|-------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PF8 | BUSDY<br>BUSCX<br>LCD_SEG26 | EBI_WEn #4<br>EBI_BL0 #1 | TIM0_CC2 #1 | US2_CLK #4 QSPI0_CS1 #0 SDIO_CD #0 U0_CTS #0 U1_RTS #1 | PDM_DAT1 #2<br>ETM_TCLK #1<br>GPIO_EM4WU8 | | PF9 | BUSCY<br>BUSDX<br>LCD_SEG27 | EBI_REn #4<br>EBI_BL1 #1 | | US2_CS #4 QSPI0_DQS #0 SDIO_WP #0 U0_RTS #0 U1_CTS #1 | PDM_DAT2 #2<br>ETM_TD0 #1 | | PF10 | BUSDY<br>BUSCX | EBI_ARDY #5 | PCNT2_S0IN #3 | U1_TX #1<br>USB_DM | | | PF11 | BUSCY<br>BUSDX | EBI_NANDWEn #5 | PCNT2_S1IN #3 | U1_RX #1<br>USB_DP | | | PF12 | BUSDY<br>BUSCX | EBI_NANDREn #5 | TIM1_CC3 #5 | USB_ID | | | PF13 | BUSCY<br>BUSDX | | TIM1_CC0 #6 | | | | PF14 | BUSDY<br>BUSCX | | TIM1_CC1 #6 | | | ### 5.21 Alternate Functionality Overview A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings and the associated GPIO pin. Refer to 5.20 GPIO Functionality Table for a list of functions available on each GPIO pin. **Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0. Table 5.21. Alternate Functionality Overview | Alternate | LOCATION | | | |---------------|----------|---------|--------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PE13 | 4: PA6 | | | A CMPO | 1: PE2 | 5: PB0 | Angles comparator ACMDO digital output | | ACMP0_O | 2: PD6 | 6: PB2 | Analog comparator ACMP0, digital output. | | | 3: PB11 | 7: PB3 | | | | 0: PF2 | 4: PA14 | | | A CNADA O | 1: PE3 | 5: PB9 | Analog communitor ACMD4 digital cutout | | ACMP1_O | 2: PD7 | 6: PB10 | Analog comparator ACMP1, digital output. | | | 3: PA12 | 7: PA5 | | | | 0: PD8 | | | | ACMP2_O | 1: PE0 | | Analog comparator ACMP2, digital output. | | | 2: PE1 | | | | ADC0_EXTN | 0: PD7 | | Analog to digital converter ADC0 external reference input negative pin. | | ADC0_EXTP | 0: PD6 | | Analog to digital converter ADC0 external reference input positive pin. | | ADC1_EXTN | 0: PD7 | | Analog to digital converter ADC1 external reference input negative pin. | | ADC1_EXTP | 0: PD6 | | Analog to digital converter ADC1 external reference input positive pin. | | BOOT_RX | 0: PF1 | | Bootloader RX. | | BOOT_TX | 0: PF0 | | Bootloader TX. | | BU_STAT | 0: PE3 | | Backup Power Domain status, whether or not the system is in backup mode. | | BU_VIN | 0: PD8 | | Battery input for Backup Power Domain. | | BU_VOUT | 0: PE2 | | Power output for Backup Power Domain. | | | 0: PC0 | 5: PD14 | | | CAN0_RX | 1: PF0 | 6: PE0 | CAN0 RX. | | CANU_RX | 2: PD0 | | CANURA. | | | 3: PB9 | | | | | 0: PC1 | 5: PD15 | | | CANO TY | 1: PF2 | 6: PE1 | CANOTY | | CAN0_TX | 2: PD1 | | CAN0 TX. | | | 3: PB10 | | | | Alternate | LOC | ATION | | |------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PC2 | 4: PC12 | | | CANA DV | 1: PF1 | 5: PA12 | CANA DV | | CAN1_RX | 2: PD3 | | CAN1 RX. | | | 3: PC9 | | | | | 0: PC3 | 4: PC11 | | | CANIA TV | 1: PF3 | 5: PA13 | | | CAN1_TX | 2: PD4 | | CAN1 TX. | | | 3: PC10 | | | | | 0: PA2 | 4: PF2 | | | CMU_CLK0 | 1: PC12 | 5: PA12 | Clock Management Unit, clock output number 0. | | | 2: PD7 | | | | | 0: PA1 | 4: PF3 | | | CMU_CLK1 | 1: PD8 | 5: PB11 | Clock Management Unit, clock output number 1. | | | 2: PE12 | | | | | 0: PA0 | 4: PA3 | | | CMU_CLK2 | 1: PA3 | 5: PD10 | Clock Management Unit, clock output number 2. | | | 2: PD6 | | | | | 0: PD4 | 4: PE1 | | | CMU_CLKI0 | 1: PA3 | 5: PD10 | Clock Management Unit, clock input number 0. | | CIVIO_CERIO | 2: PB8 | 6: PE12 | Clock Management Offit, clock input number 0. | | | 3: PB13 | 7: PB11 | | | DBG SWCLKTCK | 0: PF0 | | Debug-interface Serial Wire clock input and JTAG Test Clock. | | DBG_GWGERTGR | | | Note that this function is enabled to the pin out of reset, and has a built-in pull down. | | DBG SWDIOTMS | 0: PF1 | | Debug-interface Serial Wire data input / output and JTAG Test Mode Select. | | DBG_GWDIGTING | | | Note that this function is enabled to the pin out of reset, and has a built-in pull up. | | | 0: PF2 | | | | DBG_SWO | 1: PC15 | | Debug-interface Serial Wire viewer Output. | | 2: PD1 Note that this function is not enaused. | Note that this function is not enabled after reset, and must be enabled by software to be used. | | | | | 3: PD2 | | | | | 0: PF5 | PF5 Debug-interface JTAG Test Data In. | Debug-interface JTAG Test Data In. | | DBG_TDI | | | Note that this function becomes available after the first valid JTAG command is received, and has a built-in pull up when JTAG is active. | | | 0: PF2 | | Debug-interface JTAG Test Data Out. | | DBG_TDO | | | Note that this function becomes available after the first valid JTAG command is received. | | Alternate | LOCA | TION | | |---------------|---------|-------|-----------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PA12 | | | | EBI_A00 | 1: PB9 | | External Bus Interface (EBI) address output pin 00. | | | 3: PC5 | | | | | 0: PA13 | | | | EBI_A01 | 1: PB10 | | External Bus Interface (EBI) address output pin 01. | | | 3: PA7 | | | | | 0: PA14 | | | | EBI_A02 | 1: PB11 | | External Bus Interface (EBI) address output pin 02. | | | 3: PA8 | | | | | 0: PB9 | | | | EBI_A03 | 1: PB12 | | External Bus Interface (EBI) address output pin 03. | | | 3: PA9 | | | | | 0: PB10 | | | | EBI_A04 | 1: PD0 | | External Bus Interface (EBI) address output pin 04. | | | 3: PA10 | | | | | 0: PC6 | | | | EBI_A05 | 1: PD1 | | External Bus Interface (EBI) address output pin 05. | | | 3: PA11 | | | | | 0: PC7 | | | | EBI_A06 | 1: PD2 | | External Bus Interface (EBI) address output pin 06. | | | 3: PA12 | | | | | 0: PE0 | | | | EBI_A07 | 1: PD3 | | External Bus Interface (EBI) address output pin 07. | | | 3: PA13 | | | | | 0: PE1 | | | | EBI_A08 | 1: PD4 | | External Bus Interface (EBI) address output pin 08. | | | 3: PA14 | | | | | 0: PE2 | | | | EBI_A09 | 1: PD5 | | External Bus Interface (EBI) address output pin 09. | | | 3: PB9 | | | | | 0: PE3 | | | | EBI_A10 | 1: PD6 | | External Bus Interface (EBI) address output pin 10. | | | 3: PB10 | | | | | 0: PE4 | | | | EBI_A11 | 1: PD7 | | External Bus Interface (EBI) address output pin 11. | | | 3: PB11 | | | | Alternate | LOCA | ATION | | |---------------|---------|-------|-----------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PE5 | | | | EBI_A12 | 1: PD8 | | External Bus Interface (EBI) address output pin 12. | | | 3: PB12 | | | | | 0: PE6 | | | | EBI_A13 | 1: PC7 | | External Bus Interface (EBI) address output pin 13. | | | 3: PD0 | | | | | 0: PE7 | | | | EBI_A14 | 1: PE2 | | External Bus Interface (EBI) address output pin 14. | | | 3: PD1 | | | | | 0: PC8 | | | | EBI_A15 | 1: PE3 | | External Bus Interface (EBI) address output pin 15. | | | 3: PD2 | | | | | 0: PB0 | | | | EBI_A16 | 1: PE4 | | External Bus Interface (EBI) address output pin 16. | | | 3: PD3 | | | | | 0: PB1 | | | | EBI_A17 | 1: PE5 | | External Bus Interface (EBI) address output pin 17. | | | 3: PD4 | | | | | 0: PB2 | | | | EBI_A18 | 1: PE6 | | External Bus Interface (EBI) address output pin 18. | | | 3: PD5 | | | | | 0: PB3 | | | | EBI_A19 | 1: PE7 | | External Bus Interface (EBI) address output pin 19. | | | 3: PD6 | | | | | 0: PB4 | | | | EBI_A20 | 1: PC8 | | External Bus Interface (EBI) address output pin 20. | | | 3: PD7 | | | | | 0: PB5 | | | | EBI_A21 | 1: PC9 | | External Bus Interface (EBI) address output pin 21. | | | 3: PC7 | | | | | 0: PB6 | | | | EBI_A22 | 1: PC10 | | External Bus Interface (EBI) address output pin 22. | | | 3: PE4 | | | | | 0: PC0 | | | | EBI_A23 | 1: PC11 | | External Bus Interface (EBI) address output pin 23. | | | 3: PE5 | | | | Alternate | LOCA | ATION | | |---------------|---------|-------|-----------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PC1 | | | | EBI_A24 | 1: PF0 | | External Bus Interface (EBI) address output pin 24. | | | 3: PE6 | | | | | 0: PC2 | | | | EBI_A25 | 1: PF1 | | External Bus Interface (EBI) address output pin 25. | | | 3: PE7 | | | | | 0: PC4 | | | | EBI_A26 | 1: PF2 | | External Bus Interface (EBI) address output pin 26. | | | 3: PC8 | | | | | 0: PD2 | | | | EBI_A27 | 1: PF5 | | External Bus Interface (EBI) address output pin 27. | | | 3: PC9 | | | | EDI ADOO | 0: PE8 | | Estamal Dualistarfa a (EDI) adduces and data insut / autout air 00 | | EBI_AD00 | 1: PB0 | | External Bus Interface (EBI) address and data input / output pin 00. | | EDI ADO4 | 0: PE9 | | Estamal Dual laterface (EDI) address and data invest / autout size 04 | | EBI_AD01 | 1: PB1 | | External Bus Interface (EBI) address and data input / output pin 01. | | EDI ADOO | 0: PE10 | | External Bus Interface (EBI) address and data input / output pin 02. | | EBI_AD02 | 1: PB2 | | | | EDI ADOS | 0: PE11 | | External Bus Interface (EBI) address and data input / output pin 03. | | EBI_AD03 | 1: PB3 | | | | EBI_AD04 | 0: PE12 | | External Bus Interface (EBI) address and data input / output pin 04. | | LBI_AD04 | 1: PB4 | | | | ERI ADOS | 0: PE13 | | External Bus Interface (EBI) address and data input / output pin 05. | | EBI_AD05 | 1: PB5 | | External bus interlace (Ebi) address and data input / output pin ob. | | EBI_AD06 | 0: PE14 | | External Bus Interface (EBI) address and data input / output pin 06. | | | 1: PB6 | | External bus interlace (Ebi) address and data input / output pin oo. | | EBI_AD07 | 0: PE15 | | External Bus Interface (EBI) address and data input / output pin 07. | | | 1: PC0 | | External bus interlace (Ebi) address and data input / output pin o/. | | EBI_AD08 | 0: PA15 | | External Bus Interface (EBI) address and data input / output pin 08. | | | 1: PC1 | | External bus interiace (Ebi) address and data input / output pin oo. | | EBI_AD09 | 0: PA0 | | External Bus Interface (EBI) address and data input / output pin 09. | | | 1: PC2 | | External bus interlace (Ebi) address and data input / output pin os. | | EBI_AD10 | 0: PA1 | | External Bus Interface (EBI) address and data input / output pin 10. | | | 1: PC3 | | External bus interlace (Ebi) address and data input / output pin 10. | | EBI_AD11 | 0: PA2 | | External Bus Interface (EBI) address and data input / output pin 11. | | EDI_AUTI | 1: PC4 | | External 245 interface (E21) address and data input? output piii 11. | | Alternate | LOCATION | | | |---------------|----------|---------|----------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | EBI_AD12 | 0: PA3 | | External Bus Interface (EBI) address and data input / output pin 12. | | LBI_AD12 | 1: PC5 | | External bus interface (EBI) address and data input? Output piii 12. | | EBI_AD13 | 0: PA4 | | External Bus Interface (EBI) address and data input / output pin 13. | | LBI_NB 10 | 1: PA7 | | External bus interface (EBI) address and data input? output piii 16. | | EBI_AD14 | 0: PA5 | | External Bus Interface (EBI) address and data input / output pin 14. | | LDI_ND 14 | 1: PA8 | | External bus interface (EBI) address and data input? output piii 14. | | EBI_AD15 | 0: PA6 | | External Bus Interface (EBI) address and data input / output pin 15. | | LDI_AD 10 | 1: PA9 | | External bus interface (EBI) address and data input? output piii 15. | | | 0: PF3 | 4: PC11 | | | EBI_ALE | 1: PB9 | 5: PC11 | External Bus Interface (EBI) Address Latch Enable output. | | LDI_ALL | 2: PC4 | | External bus interface (EBI) Address Lateri Eriable output. | | | 3: PB5 | | | | | 0: PF2 | 4: PC13 | | | EDI ADDV | 1: PD13 | 5: PF10 | External Rua Interface (ERI) Hardware Ready Control input | | EBI_ARDY | 2: PB15 | | External Bus Interface (EBI) Hardware Ready Control input. | | | 3: PB4 | | | | | 0: PF6 | 4: PF6 | | | EDI DI O | 1: PF8 | 5: PF6 | Estamal Pura laterface (EDI) Puta Large (Estable gia 0 | | EBI_BL0 | 2: PB10 | | External Bus Interface (EBI) Byte Lane/Enable pin 0. | | | 3: PC1 | | | | | 0: PF7 | 4: PF7 | | | EDI DI 4 | 1: PF9 | 5: PF7 | E touris Daniel Con (EDN Daniel Con (Editor) | | EBI_BL1 | 2: PB11 | | External Bus Interface (EBI) Byte Lane/Enable pin 1. | | | 3: PC3 | | | | | 0: PD9 | 4: PE8 | | | EDI 000 | 1: PA10 | | E touring and the CERNOLING And to the | | EBI_CS0 | 2: PC0 | | External Bus Interface (EBI) Chip Select output 0. | | | 3: PB0 | | | | | 0: PD10 | 4: PE9 | | | EDI 004 | 1: PA11 | | | | EBI_CS1 | 2: PC1 | | External Bus Interface (EBI) Chip Select output 1. | | | 3: PB1 | | | | | 0: PD11 | 4: PE10 | | | EDI COO | 1: PA12 | | Estamal Rua laterface (EDI) Ohir Oalest autout O | | EBI_CS2 | 2: PC2 | | External Bus Interface (EBI) Chip Select output 2. | | | 3: PB2 | | | | Alternate | LOC | ATION | | |---------------|---------|---------|------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PD12 | 4: PE11 | | | EDI 000 | 1: PB15 | | Estamal Pura lateria de (EDI) Obia Oblasta estanto | | EBI_CS3 | 2: PC3 | | External Bus Interface (EBI) Chip Select output 3. | | | 3: PB3 | | | | | 0: PA7 | | | | EBI_CSTFT | 1: PF6 | | External Bus Interface (EBI) Chip Select output TFT. | | | 3: PA0 | | | | | 0: PA8 | | | | EBI_DCLK | 1: PF7 | | External Bus Interface (EBI) TFT Dot Clock pin. | | | 3: PA1 | | | | | 0: PA9 | | | | EBI_DTEN | 1: PD9 | | External Bus Interface (EBI) TFT Data Enable pin. | | | 3: PA2 | | | | | 0: PA11 | | | | EBI_HSNC | 1: PD11 | | External Bus Interface (EBI) TFT Horizontal Synchronization pin. | | | 3: PA4 | | | | | 0: PC3 | 4: PC15 | | | | 1: PD15 | 5: PF12 | Estamal Rua laterface (ERI) NIAND Road Enable estast | | EBI_NANDREn | 2: PB9 | | External Bus Interface (EBI) NAND Read Enable output. | | | 3: PC4 | | | | | 0: PC5 | 4: PC14 | | | EDI MANDIME: | 1: PD14 | 5: PF11 | Enternal Dual laterface (EDI) MAND Write Enable autout | | EBI_NANDWEn | 2: PA13 | | External Bus Interface (EBI) NAND Write Enable output. | | | 3: PC2 | | | | | 0: PF5 | 4: PF9 | | | | 1: PA14 | 5: PF5 | E touch Brooks (EDN Brooks of the | | EBI_REn | 2: PA12 | | External Bus Interface (EBI) Read Enable output. | | | 3: PC0 | | | | | 0: PA10 | | | | EBI_VSNC | 1: PD10 | | External Bus Interface (EBI) TFT Vertical Synchronization pin. | | | 3: PA3 | | | | | 0: PF4 | 4: PF8 | | | EDI ME | 1: PA13 | 5: PF4 | Estamal Pura lateria de (EDI) Weita Established | | EBI_WEn | 2: PC5 | | External Bus Interface (EBI) Write Enable output. | | | 3: PB6 | | | | Alternate | LOC | ATION | | |---------------|---------|---------|--------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PD7 | 4: PE11 | | | ETM_TCLK | 1: PF8 | | Frehedded Trees Medule FTM cleak | | | 2: PC6 | | Embedded Trace Module ETM clock . | | | 3: PA6 | | | | | 0: PD6 | 4: PE12 | | | ETM TD0 | 1: PF9 | | Embedded Trees Medule ETM deta 0 | | ETM_TD0 | 2: PC7 | | Embedded Trace Module ETM data 0. | | | 3: PA2 | | | | | 0: PD3 | 4: PE13 | | | ETM TD4 | 1: PD13 | | Firsh added Torse Madula FTM data 4 | | ETM_TD1 | 2: PD3 | | Embedded Trace Module ETM data 1. | | | 3: PA3 | | | | | 0: PD4 | 4: PE14 | | | ETM TD0 | 1: PB15 | | | | ETM_TD2 | 2: PD4 | | Embedded Trace Module ETM data 2. | | | 3: PA4 | | | | | 0: PD5 | 4: PE15 | | | ETM TOO | 1: PF3 | | Forbadded Torre Madde FTM date 0 | | ETM_TD3 | 2: PD5 | | Embedded Trace Module ETM data 3. | | | 3: PA5 | | | | GPIO_EM4WU0 | 0: PA0 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU1 | 0: PA6 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU2 | 0: PC9 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | 0: PF1 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | 0: PF2 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU5 | 0: PE13 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU6 | 0: PC4 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU7 | 0: PB11 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU8 | 0: PF8 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU9 | 0: PE10 | | Pin can be used to wake the system up from EM4 | | HFXTAL_N | 0: PB14 | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | HFXTAL_P | 0: PB13 | | High Frequency Crystal positive pin. | | | 0: PA1 | 4: PC1 | | | I2C0_SCL | 1: PD7 | 5: PF1 | I2C0 Serial Clock Line input / output. | | 1200_00L | 2: PC7 | 6: PE13 | 1200 Ochai Olock Eiric Iliput / Output. | | | 3: PD15 | 7: PE5 | | | Alternate | LOCA | ATION | | |---------------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PA0 | 4: PC0 | | | | 1: PD6 | 5: PF0 | | | I2C0_SDA | 2: PC6 | 6: PE12 | I2C0 Serial Data input / output. | | | 3: PD14 | 7: PE4 | | | | 0: PC5 | 4: PF2 | | | 1204 801 | 1: PB12 | | 12C4 Social Clock Line input / output | | I2C1_SCL | 2: PE1 | | I2C1 Serial Clock Line input / output. | | | 3: PD5 | | | | | 0: PC4 | 4: PC11 | | | 1004 004 | 1: PB11 | | 1004 Cariel Data issued (subset) | | I2C1_SDA | 2: PE0 | | I2C1 Serial Data input / output. | | | 3: PD4 | | | | IDAC0_OUT | 0: PB11 | | IDAC0 output. | | | 0: PA14 | | LCD external supply bypass in step down or charge pump mode. If using the LCD in step-down or charge pump mode, a 1 uF (minimum) capacitor between this pin and VSS is required. | | LCD_BEXT | | | To reduce supply ripple, a larger capcitor of approximately 1000 times the total LCD segment capacitance may be used. | | | | | If using the LCD with the internal supply source, this pin may be left unconnected or used as a GPIO. | | LCD_COM0 | 0: PE4 | | LCD driver common line number 0. | | LCD_COM1 | 0: PE5 | | LCD driver common line number 1. | | LCD_COM2 | 0: PE6 | | LCD driver common line number 2. | | LCD_COM3 | 0: PE7 | | LCD driver common line number 3. | | LCD_SEG0 | 0: PF2 | | LCD segment line 0. | | LCD_SEG1 | 0: PF3 | | LCD segment line 1. | | LCD_SEG2 | 0: PF4 | | LCD segment line 2. | | LCD_SEG3 | 0: PF5 | | LCD segment line 3. | | LCD_SEG4 | 0: PE8 | | LCD segment line 4. | | LCD_SEG5 | 0: PE9 | | LCD segment line 5. | | LCD_SEG6 | 0: PE10 | | LCD segment line 6. | | LCD_SEG7 | 0: PE11 | | LCD segment line 7. | | LCD_SEG8 | 0: PE12 | | LCD segment line 8. | | LCD_SEG9 | 0: PE13 | | LCD segment line 9. | | LCD_SEG10 | 0: PE14 | | LCD segment line 10. | | LCD_SEG11 | 0: PE15 | | LCD segment line 11. | | LCD_SEG12 | 0: PA15 | | LCD segment line 12. | | Alternate | LOCATION | | | |-------------------------|----------|-------|------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | LCD_SEG13 | 0: PA0 | | LCD segment line 13. | | LCD_SEG14 | 0: PA1 | | LCD segment line 14. | | LCD_SEG15 | 0: PA2 | | LCD segment line 15. | | LCD_SEG16 | 0: PA3 | | LCD segment line 16. | | LCD_SEG17 | 0: PA4 | | LCD segment line 17. | | LCD_SEG18 | 0: PA5 | | LCD segment line 18. | | LCD_SEG19 | 0: PA6 | | LCD segment line 19. | | LCD_SEG20 /<br>LCD_COM4 | 0: PB3 | | LCD segment line 20. This pin may also be used as LCD COM line 4 | | LCD_SEG21 /<br>LCD_COM5 | 0: PB4 | | LCD segment line 21. This pin may also be used as LCD COM line 5 | | LCD_SEG22 /<br>LCD_COM6 | 0: PB5 | | LCD segment line 22. This pin may also be used as LCD COM line 6 | | LCD_SEG23 /<br>LCD_COM7 | 0: PB6 | | LCD segment line 23. This pin may also be used as LCD COM line 7 | | LCD_SEG24 | 0: PF6 | | LCD segment line 24. | | LCD_SEG25 | 0: PF7 | | LCD segment line 25. | | LCD_SEG26 | 0: PF8 | | LCD segment line 26. | | LCD_SEG27 | 0: PF9 | | LCD segment line 27. | | LCD_SEG28 | 0: PD9 | | LCD segment line 28. | | LCD_SEG29 | 0: PD10 | | LCD segment line 29. | | LCD_SEG30 | 0: PD11 | | LCD segment line 30. | | LCD_SEG31 | 0: PD12 | | LCD segment line 31. | | LCD_SEG32 | 0: PB0 | | LCD segment line 32. | | LCD_SEG33 | 0: PB1 | | LCD segment line 33. | | LCD_SEG34 | 0: PB2 | | LCD segment line 34. | | LCD_SEG35 | 0: PA7 | | LCD segment line 35. | | LCD_SEG36 | 0: PA8 | | LCD segment line 36. | | LCD_SEG37 | 0: PA9 | | LCD segment line 37. | | LCD_SEG38 | 0: PA10 | | LCD segment line 38. | | LCD_SEG39 | 0: PA11 | | LCD segment line 39. | | LES_ALTEX0 | 0: PD6 | | LESENSE alternate excite output 0. | | LES_ALTEX1 | 0: PD7 | | LESENSE alternate excite output 1. | | LES_ALTEX2 | 0: PA3 | | LESENSE alternate excite output 2. | | LES_ALTEX3 | 0: PA4 | | LESENSE alternate excite output 3. | | LES_ALTEX4 | 0: PA5 | | LESENSE alternate excite output 4. | | LES_ALTEX5 | 0: PE11 | | LESENSE alternate excite output 5. | | LES_ALTEX6 | 0: PE12 | | LESENSE alternate excite output 6. | | Alternate | LOC | ATION | | |---------------|---------|---------|---------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | LES_ALTEX7 | 0: PE13 | | LESENSE alternate excite output 7. | | LES_CH0 | 0: PC0 | | LESENSE channel 0. | | LES_CH1 | 0: PC1 | | LESENSE channel 1. | | LES_CH2 | 0: PC2 | | LESENSE channel 2. | | LES_CH3 | 0: PC3 | | LESENSE channel 3. | | LES_CH4 | 0: PC4 | | LESENSE channel 4. | | LES_CH5 | 0: PC5 | | LESENSE channel 5. | | LES_CH6 | 0: PC6 | | LESENSE channel 6. | | LES_CH7 | 0: PC7 | | LESENSE channel 7. | | LES_CH8 | 0: PC8 | | LESENSE channel 8. | | LES_CH9 | 0: PC9 | | LESENSE channel 9. | | LES_CH10 | 0: PC10 | | LESENSE channel 10. | | LES_CH11 | 0: PC11 | | LESENSE channel 11. | | LES_CH12 | 0: PC12 | | LESENSE channel 12. | | LES_CH13 | 0: PC13 | | LESENSE channel 13. | | LES_CH14 | 0: PC14 | | LESENSE channel 14. | | LES_CH15 | 0: PC15 | | LESENSE channel 15. | | | 0: PD6 | 4: PE12 | | | LETIMO OLITO | 1: PB11 | 5: PC14 | Law Factor Times LETIMO system channel O | | LETIM0_OUT0 | 2: PF0 | 6: PA8 | Low Energy Timer LETIM0, output channel 0. | | | 3: PC4 | 7: PB9 | | | | 0: PD7 | 4: PE13 | | | LETIMO OLITA | 1: PB12 | 5: PC15 | Law Farana Times I FTIMO and at all and all | | LETIM0_OUT1 | 2: PF1 | 6: PA9 | Low Energy Timer LETIM0, output channel 1. | | | 3: PC5 | 7: PB10 | | | | 0: PA7 | 4: PB5 | | | LETINAL CLITC | 1: PA11 | 5: PB2 | | | LETIM1_OUT0 | 2: PA12 | | Low Energy Timer LETIM1, output channel 0. | | | 3: PC2 | | | | | 0: PA6 | 4: PB6 | | | LETIMA CUITA | 1: PA13 | 5: PB1 | Law Farana Times I FTINAL autout abanca I d | | LETIM1_OUT1 | 2: PA14 | | Low Energy Timer LETIM1, output channel 1. | | | 3: PC3 | | | | Alternate | LOC | ATION | | |---------------|---------|---------|---------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PD5 | 4: PA0 | | | LEU0_RX | 1: PB14 | 5: PC15 | LEW DEC D | | | 2: PE15 | | LEUART0 Receive input. | | | 3: PF1 | | | | | 0: PD4 | 4: PF2 | | | LEUO TV | 1: PB13 | 5: PC14 | LEMBER T | | LEU0_TX | 2: PE14 | | LEUART0 Transmit output. Also used as receive input in half duplex communication. | | | 3: PF0 | | | | | 0: PC7 | 4: PB5 | | | | 1: PA6 | | | | LEU1_RX | 2: PD3 | | LEUART1 Receive input. | | | 3: PB1 | | | | | 0: PC6 | 4: PB4 | | | | 1: PA5 | | LEUART1 Transmit output. Also used as receive input in half duplex communication. | | LEU1_TX | 2: PD2 | | | | | 3: PB0 | | | | LFXTAL_N | 0: PB8 | | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. | | LFXTAL_P | 0: PB7 | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | OPA0_N | 0: PC5 | | Operational Amplifier 0 external negative input. | | OPA0_P | 0: PC4 | | Operational Amplifier 0 external positive input. | | OPA1_N | 0: PD7 | | Operational Amplifier 1 external negative input. | | OPA1_P | 0: PD6 | | Operational Amplifier 1 external positive input. | | OPA2_N | 0: PD3 | | Operational Amplifier 2 external negative input. | | OPA2_OUT | 0: PD5 | | Operational Amplifier 2 output. | | OPA2_OUTALT | 0: PD0 | | Operational Amplifier 2 alternative output. | | OPA2_P | 0: PD4 | | Operational Amplifier 2 external positive input. | | OPA3_N | 0: PC7 | | Operational Amplifier 3 external negative input. | | OPA3_OUT | 0: PD1 | | Operational Amplifier 3 output. | | OPA3_P | 0: PC6 | | Operational Amplifier 3 external positive input. | | | 0: PC13 | 4: PA0 | | | DONTO SOIN | 1: PE0 | 5: PB0 | Pulco Counter PCNT0 input number 0 | | PCNT0_S0IN | 2: PC0 | 6: PB5 | Pulse Counter PCNT0 input number 0. | | | 3: PD6 | 7: PB12 | | | Alternate | LOCATION | | | |---------------|----------|---------|--------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PC14 | 4: PA1 | | | PCNT0_S1IN | 1: PE1 | 5: PB1 | D. L. O. A. DONTO: A L. A. A. A. A. | | | 2: PC1 | 6: PB6 | Pulse Counter PCNT0 input number 1. | | | 3: PD7 | 7: PB11 | | | | 0: PA5 | 4: PA7 | | | DONTA COIN | 1: PB3 | 5: PA12 | Dules Counter DCNT1 input number 0 | | PCNT1_S0IN | 2: PD15 | 6: PB11 | Pulse Counter PCNT1 input number 0. | | | 3: PC4 | | | | | 0: PA6 | 4: PA8 | | | DONT1 SAIN | 1: PB4 | 5: PA13 | Pulso Counter PCNT1 input number 1 | | PCNT1_S1IN | 2: PB0 | 6: PB12 | Pulse Counter PCNT1 input number 1. | | | 3: PC5 | | | | | 0: PD0 | 4: PC12 | | | PCNT2_S0IN | 1: PE8 | | Pulse Counter PCNT2 input number 0. | | FCN12_30IN | 2: PB13 | | ruise Counter r CN12 input number 6. | | | 3: PF10 | | | | | 0: PD1 | 4: PC13 | | | PCNT2_S1IN | 1: PE9 | | Pulse Counter PCNT2 input number 1. | | 1 GN12_311N | 2: PB14 | | use counter i CN12 input number i. | | | 3: PF11 | | | | | 0: PA0 | 4: PD0 | | | PDM_CLK | 1: PE8 | | PDM Clock Output. | | I BM_OER | 2: PF6 | | 1 Bir Glock Galpat. | | | 3: PB12 | | | | | 0: PA1 | 4: PD1 | | | PDM_DAT0 | 1: PE9 | | PDM Data 0. | | BM_B/(10 | 2: PF7 | | I Bill Bala G. | | | 3: PB11 | | | | | 0: PA2 | 4: PD2 | | | PDM_DAT1 | 1: PE10 | | PDM Data 1. | | | 2: PF8 | | | | | 3: PB10 | | | | | 0: PA3 | 4: PD3 | | | PDM_DAT2 | 1: PE11 | | PDM Data 2. | | . S.W_D/(12 | 2: PF9 | | FDIVI Data 2. | | | 3: PB9 | | | | Alternate | LOCA | ATION | | |---------------|---------|--------|------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PA4 | 4: PD4 | | | PDM_DAT3 | 1: PE12 | | DDM D. I. G | | | 2: PD9 | | PDM Data 3. | | | 3: PA13 | | | | | 0: PA0 | | | | DDS CHO | 1: PF3 | | Posinharal Poffey System DDS, shannel 0 | | PRS_CH0 | 2: PC14 | | Peripheral Reflex System PRS, channel 0. | | | 3: PF2 | | | | | 0: PA1 | | | | DDS CU1 | 1: PF4 | | Peripheral Reflex System PRS, channel 1. | | PRS_CH1 | 2: PC15 | | renprieral Reliex System PRS, Channel 1. | | | 3: PE12 | | | | | 0: PC0 | | | | DDS CH3 | 1: PF5 | | Peripheral Reflex System PRS, channel 2. | | PRS_CH2 | 2: PE10 | | | | | 3: PE13 | | | | | 0: PC1 | | | | DDC CU2 | 1: PE8 | | Designated Defloy System DDS shared 2 | | PRS_CH3 | 2: PE11 | | Peripheral Reflex System PRS, channel 3. | | | 3: PA0 | | | | | 0: PC8 | | Peripheral Reflex System PRS, channel 4. | | PRS_CH4 | 1: PB0 | | | | | 2: PF1 | | | | | 0: PC9 | | | | PRS_CH5 | 1: PB1 | | Peripheral Reflex System PRS, channel 5. | | | 2: PD6 | | | | | 0: PA6 | | | | PRS_CH6 | 1: PB14 | | Peripheral Reflex System PRS, channel 6. | | | 2: PE6 | | | | | 0: PB13 | | | | PRS_CH7 | 1: PA7 | | Peripheral Reflex System PRS, channel 7. | | | 2: PE7 | | | | | 0: PA8 | | | | PRS_CH8 | 1: PA2 | | Peripheral Reflex System PRS, channel 8. | | | 2: PE9 | | | | Alternate | LOCA | ATION | | |---------------|---------|-------|-------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PA9 | | | | PRS_CH9 | 1: PA3 | | Peripheral Reflex System PRS, channel 9. | | | 2: PB10 | | | | | 0: PA10 | | | | PRS_CH10 | 1: PC2 | | Peripheral Reflex System PRS, channel 10. | | | 2: PD4 | | | | | 0: PA11 | | | | PRS_CH11 | 1: PC3 | | Peripheral Reflex System PRS, channel 11. | | | 2: PD5 | | | | | 0: PA12 | | | | PRS_CH12 | 1: PB6 | | Peripheral Reflex System PRS, channel 12. | | | 2: PD8 | | | | | 0: PA13 | | | | PRS_CH13 | 1: PB9 | | Peripheral Reflex System PRS, channel 13. | | | 2: PE14 | | | | | 0: PA14 | | | | PRS_CH14 | 1: PC6 | | Peripheral Reflex System PRS, channel 14. | | | 2: PE15 | | | | | 0: PA15 | | | | PRS_CH15 | 1: PC7 | | Peripheral Reflex System PRS, channel 15. | | | 2: PF0 | | | | | 0: PF7 | | | | QSPI0_CS0 | 1: PA0 | | Quad SPI 0 Chip Select 0. | | | 0: PF8 | | | | QSPI0_CS1 | 1: PA1 | | Quad SPI 0 Chip Select 1. | | 00010 000 | 0: PD9 | | | | QSPI0_DQ0 | 1: PA2 | | Quad SPI 0 Data 0. | | | 0: PD10 | | | | QSPI0_DQ1 | 1: PA3 | | Quad SPI 0 Data 1. | | 0000 000 | 0: PD11 | | | | QSPI0_DQ2 | 1: PA4 | | Quad SPI 0 Data 2. | | OCDIO DOS | 0: PD12 | | Quad CDLO Data 2 | | QSPI0_DQ3 | 1: PA5 | | Quad SPI 0 Data 3. | | OSDIO DO4 | 0: PE8 | | Quad SDI 0 Data 4 | | QSPI0_DQ4 | 1: PB3 | | Quad SPI 0 Data 4. | | Alternate | LOCATION | | | | |---------------|--------------------------|--------------|--------------------------|--| | Functionality | 0 - 3 | 4 - 7 | Description | | | QSPI0_DQ5 | 0: PE9 | | Quad SPI 0 Data 5. | | | Q01 10_DQ0 | 1: PB4 | | Quad 31 1 0 Data 3. | | | QSPI0_DQ6 | 0: PE10 | | Quad SPI 0 Data 6. | | | <u> </u> | 1: PB5 | | 4444 51 10 2414 6. | | | QSPI0_DQ7 | 0: PE11 | | Quad SPI 0 Data 7. | | | <u> </u> | 1: PB6 | | 4444 51 10 2444 11 | | | QSPI0_DQS | 0: PF9 | | Quad SPI 0 Data S. | | | Q01 10_BQ0 | 1: PE15 | | Quad of 10 Bata o. | | | QSPI0_RST0 | 0: PE14 | | Quad SPI 0 Reset 0. | | | Q31 10_1\310 | 1: PC2 | | Quad SI 10 Neset 0. | | | QSPI0_RST1 | 0: PE15 | | Quad SPI 0 Reset 1. | | | Q31 10_1\31 1 | 1: PC3 | | Quad St 10 Neset 1. | | | QSPI0_SCLK | 0: PF6 | | Quad SPI 0 Serial Clock. | | | QSFI0_SCLK | 1: PE14 | | Quad SFI 0 Serial Clock. | | | | 0: PF8 | | | | | SDIO CD | 1: PC4 | | | | | SDIO_CD | 2: PA6 | | SDIO Card Detect. | | | | 3: PB10 | | | | | 0010 0114 | 0: PE13 | | CDIO Carial Clark | | | SDIO_CLK | 1: PE14 | | SDIO Serial Clock. | | | CDIO CMD | 0: PE12 | | SDIO Command. | | | SDIO_CMD | 1: PE15 | | SDIO Command. | | | CDIO DATO | 0: PE11 | | SDIO Data 0. | | | SDIO_DAT0 | 1: PA0 | | SDIO Data 0. | | | ODIO DATA | 0: PE10 | | ODIO D-1- 1 | | | SDIO_DAT1 | 1: PA1 | | SDIO Data 1. | | | ODIO DATO | 0: PE9 | | ODIO Data 2 | | | SDIO_DAT2 | 1: PA2 | | SDIO Data 2. | | | SDIO DATS | 0: PE8 | | SDIO Data 2 | | | SDIO_DAT3 | 1: PA3 | | SDIO Data 3. | | | SDIO DATA | 0: PD12 | | SDIO Data 4 | | | SDIO_DAT4 | SDIO_DAT4 SDIO Data 4. | SDIO Dala 4. | | | | SDIO DATE | 0: PD11 | | | | | SDIO_DAT5 | 1: PA5 | | SDIO Data 5. | | | SDIO DATE | 0: PD10 | | | | | SDIO_DAT6 | 1: PB3 | | SDIO Data 6. | | | Alternate | LOCATION | | | | |---------------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0010 0477 | 0: PD9 | | 2012 D. L. 7 | | | SDIO_DAT7 | 1: PB4 | | SDIO Data 7. | | | | 0: PF9 | | | | | CDIO WD | 1: PC5 | | CDIO Write Dretest | | | SDIO_WP | 2: PB15 | | SDIO Write Protect. | | | | 3: PB9 | | | | | | 0: PA0 | 4: PF0 | | | | TIMO 000 | 1: PF6 | 5: PC4 | Times 2 Contract Comment in a triangle of the contract | | | TIM0_CC0 | 2: PD1 | 6: PA8 | Timer 0 Capture Compare input / output channel 0. | | | | 3: PB6 | 7: PA1 | | | | | 0: PA1 | 4: PF1 | | | | TIMO 004 | 1: PF7 | 5: PC5 | Times O Contract Comment ( author) about 14 | | | TIM0_CC1 | 2: PD2 | 6: PA9 | Timer 0 Capture Compare input / output channel 1. | | | | 3: PC0 | 7: PA0 | | | | | 0: PA2 | 4: PF2 | | | | TIMO CC2 | 1: PF8 | 5: PA7 | Timer 0 Centure Compare input / output channel 2 | | | TIM0_CC2 | 2: PD3 | 6: PA10 | Timer 0 Capture Compare input / output channel 2. | | | | 3: PC1 | 7: PA13 | | | | | 0: PA3 | 4: PB7 | | | | TIMO CDTIO | 1: PC13 | | Timer 0 Complimentary Dead Time Insertion channel 0 | | | TIM0_CDTI0 | 2: PF3 | | Timer 0 Complimentary Dead Time Insertion channel 0. | | | | 3: PC2 | | | | | | 0: PA4 | 4: PB8 | | | | TIM0_CDTI1 | 1: PC14 | | Timer 0 Complimentary Dead Time Insertion channel 1. | | | TIMO_CDTT | 2: PF4 | | Timer o Complimentary Dead Time insertion charmer 1. | | | | 3: PC3 | | | | | | 0: PA5 | 4: PB11 | | | | TIM0_CDTI2 | 1: PC15 | | Timer 0 Complimentary Dead Time Insertion channel 2. | | | TIMO_CDT12 | 2: PF5 | | Timer o Complimentary Dead Time insertion charmer 2. | | | | 3: PC4 | | | | | | 0: PC13 | 4: PD6 | | | | TIM1_CC0 | 1: PE10 | 5: PF2 | Timer 1 Capture Compare input / output channel 0. | | | THVII_CCU | 2: PB0 | 6: PF13 | Timer T Capture Compare input / output channel 0. | | | | 3: PB7 | | | | | Alternate | LOCATION | | | |---------------|---------------|---------|------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PC14 | 4: PD7 | | | T.1.4. 004 | 1: PE11 | 5: PF3 | | | TIM1_CC1 | 2: PB1 | 6: PF14 | Timer 1 Capture Compare input / output channel 1. | | | 3: PB8 | | | | | 0: PC15 | 4: PC13 | | | TILL 000 | 1: PE12 | 5: PF4 | | | TIM1_CC2 | 2: PB2 | | Timer 1 Capture Compare input / output channel 2. | | | 3: PB11 | | | | | 0: PC12 | 4: PC14 | | | TILL 000 | 1: PE13 | 5: PF12 | | | TIM1_CC3 | 2: PB3 | 6: PF5 | Timer 1 Capture Compare input / output channel 3. | | | 3: PB12 | | | | | 0: PA8 4: PB6 | | | | | 1: PA12 | 5: PC2 | | | TIM2_CC0 | 2: PC8 | | Timer 2 Capture Compare input / output channel 0. | | | 3: PF2 | | | | | 0: PA9 | 4: PC0 | | | TIL 40 .004 | 1: PA13 | 5: PC3 | | | TIM2_CC1 | 2: PC9 | | Timer 2 Capture Compare input / output channel 1. | | | 3: PE12 | | | | | 0: PA10 | 4: PC1 | | | TIL 40 000 | 1: PA14 | 5: PC4 | | | TIM2_CC2 | 2: PC10 | | Timer 2 Capture Compare input / output channel 2. | | | 3: PE13 | | | | | 0: PB0 | | | | TIM2_CDTI0 | 1: PD13 | | Timer 2 Complimentary Dead Time Insertion channel 0. | | | 2: PE8 | | | | | 0: PB1 | | | | TIM2_CDTI1 | 1: PD14 | | Timer 2 Complimentary Dead Time Insertion channel 1. | | | 2: PE14 | | | | | 0: PB2 | | | | TIM2_CDTI2 | 1: PD15 | | Timer 2 Complimentary Dead Time Insertion channel 2. | | | 2: PE15 | | | | Alternate | LOCATION | | | | |---------------|----------|---------|----------------------------------------------------------------------------------|--| | Functionality | 0 - 3 | 4 - 7 | Description | | | | 0: PE14 | 4: PA0 | | | | TIN 40 . 000 | 1: PE0 | 5: PA3 | Time 2 0 1 1 2 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | TIM3_CC0 | 2: PE3 | 6: PA6 | Timer 3 Capture Compare input / output channel 0. | | | | 3: PE5 | 7: PD15 | | | | | 0: PE15 | 4: PA1 | | | | TIN40, 004 | 1: PE1 | 5: PA4 | Time 2 0 1 1 2 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | TIM3_CC1 | 2: PE4 | 6: PD13 | Timer 3 Capture Compare input / output channel 1. | | | | 3: PE6 | 7: PB15 | | | | | 0: PA15 | 4: PA2 | | | | TIN 40 . 000 | 1: PE2 | 5: PA5 | Time 2 0 1 1 2 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | TIM3_CC2 | 2: PE5 | 6: PD14 | Timer 3 Capture Compare input / output channel 2. | | | | 3: PE7 | 7: PB0 | | | | | 0: PF8 | 4: PB7 | | | | LIO CTC | 1: PE2 | 5: PD5 | LIADTO Class To Cond hardware flow control input | | | U0_CTS | 2: PA5 | | UART0 Clear To Send hardware flow control input. | | | | 3: PC13 | | | | | | 0: PF9 | 4: PB8 | | | | LIO DTO | 1: PE3 | 5: PD6 | LIADTO Descript Te Could be advise a flow country. | | | U0_RTS | 2: PA6 | | UART0 Request To Send hardware flow control output. | | | | 3: PC12 | | | | | | 0: PF7 | 4: PC5 | | | | LIO DV | 1: PE1 | 5: PF2 | LIADTO Descive input | | | U0_RX | 2: PA4 | 6: PE4 | UART0 Receive input. | | | | 3: PC15 | | | | | | 0: PF6 | 4: PC4 | | | | LIO TV | 1: PE0 | 5: PF1 | LIADTO Transmit sutraut. Also used as respire input in helf dupley communication | | | U0_TX | 2: PA3 | 6: PD7 | UART0 Transmit output. Also used as receive input in half duplex communication. | | | | 3: PC14 | | | | | | 0: PC14 | 4: PC4 | | | | LII CTS | 1: PF9 | | LIARTA Clear To Sond hardware flow central input | | | U1_CTS | 2: PB11 | | UART1 Clear To Send hardware flow control input. | | | | 3: PE4 | | | | | | 0: PC15 | 4: PC5 | | | | III DTS | 1: PF8 | | LIADT1 Dequest To Sond hardware flow central output | | | U1_RTS | 2: PB12 | | UART1 Request To Send hardware flow control output. | | | | 3: PE5 | | | | | Alternate | LOCATION | | | |---------------|----------|---------|----------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PC13 | 4: PE13 | | | LIA DV | 1: PF11 | | HADTA B | | U1_RX | 2: PB10 | | UART1 Receive input. | | | 3: PE3 | | | | | 0: PC12 | 4: PE12 | | | LIA TV | 1: PF10 | | LIADTA Transmit autout. Also used as respire input in helf dupley communication | | U1_TX | 2: PB9 | | UART1 Transmit output. Also used as receive input in half duplex communication. | | | 3: PE2 | | | | | 0: PE12 | 4: PB13 | | | 1100 0114 | 1: PE5 | 5: PA12 | LICARTO el este importa / entre d | | US0_CLK | 2: PC9 | | USART0 clock input / output. | | | 3: PC15 | | | | | 0: PE13 | 4: PB14 | | | 1100 00 | 1: PE4 | 5: PA13 | LICARTO ship as lead in suid / suidest | | US0_CS | 2: PC8 | | USART0 chip select input / output. | | | 3: PC14 | | | | | 0: PE14 | 4: PB6 | | | LICO OTO | 1: PE3 | 5: PB11 | LICARTO Class To Cond houstween flow control insurt | | US0_CTS | 2: PC7 | | USART0 Clear To Send hardware flow control input. | | | 3: PC13 | | | | | 0: PE15 | 4: PB5 | | | LICO DTC | 1: PE2 | 5: PD6 | LICARTO Descript To Cond hardware flow control systems | | US0_RTS | 2: PC6 | | USART0 Request To Send hardware flow control output. | | | 3: PC12 | | | | | 0: PE11 | 4: PB8 | | | LICO DV | 1: PE6 | 5: PC1 | USART0 Asynchronous Receive. | | US0_RX | 2: PC10 | | USART0 Synchronous mode Master Input / Slave Output (MISO). | | | 3: PE12 | | | | | 0: PE10 | 4: PB7 | | | LICO TV | 1: PE7 | 5: PC0 | USART0 Asynchronous Transmit. Also used as receive input in half duplex communication. | | US0_TX | 2: PC11 | | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | | 3: PE13 | | | | | 0: PB7 | 4: PC3 | | | LIST CLK | 1: PD2 | 5: PB11 | LISART1 clock input / output | | US1_CLK | 2: PF0 | 6: PE5 | USART1 clock input / output. | | | 3: PC15 | | | | Alternate | LOCATION | | | | |---------------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Functionality | 0 - 3 | 4 - 7 | Description | | | | 0: PB8 | 4: PC0 | | | | | 1: PD3 | 5: PE4 | | | | US1_CS | 2: PF1 | 6: PB2 | USART1 chip select input / output. | | | | 3: PC14 | | | | | | 0: PB9 | 4: PC12 | | | | LICA CTC | 1: PD4 | 5: PB13 | LICADTA Close To Cood hardware flow control input | | | US1_CTS | 2: PF3 | | USART1 Clear To Send hardware flow control input. | | | | 3: PC6 | | | | | | 0: PB10 | 4: PC13 | | | | LICA DTO | 1: PD5 | 5: PB14 | LICARTA Descript To Conditional section and formation of the section secti | | | US1_RTS | 2: PF4 | | USART1 Request To Send hardware flow control output. | | | | 3: PC7 | | | | | | 0: PC1 | 4: PC2 | | | | LICA DV | 1: PD1 | 5: PA0 | USART1 Asynchronous Receive. | | | US1_RX | 2: PD6 | 6: PA2 | USART1 Synchronous mode Master Input / Slave Output (MISO). | | | | 3: PF7 | | | | | | 0: PC0 | 4: PC1 | | | | LICA TV | 1: PD0 | 5: PF2 | USART1 Asynchronous Transmit. Also used as receive input in half duplex communication. | | | US1_TX | 2: PD7 | 6: PA14 | USART1 Synchronous mode Master Output / Slave Input (MOSI). | | | | 3: PF6 | | | | | | 0: PC4 | 4: PF8 | | | | US2_CLK | 1: PB5 | 5: PF2 | USART2 clock input / output. | | | 032_CLK | 2: PA9 | | OSAK 12 Glock Input / Output. | | | | 3: PA15 | | | | | | 0: PC5 | 4: PF9 | | | | US2_CS | 1: PB6 | 5: PF5 | USART2 chip select input / output. | | | 032_03 | 2: PA10 | | OSAK12 Grip Select input / output. | | | | 3: PB11 | | | | | | 0: PC1 | 4: PC12 | | | | LIS2 CTS | 1: PB12 | 5: PD6 | USART2 Clear To Send hardware flow control input. | | | US2_CTS | 2: PA11 | | OSAKT2 Clear To Serio Hardware now control input. | | | | 3: PB10 | | | | | | 0: PC0 | 4: PC13 | | | | US2_RTS | 1: PB15 | 5: PD8 | USART2 Request To Send hardware flow control output. | | | 302_1(10 | 2: PA12 | | 33/4/12 (request to bend hardware now control bulput. | | | | 3: PC14 | | | | | Alternate | LOCATION | | | | |---------------|-------------|--------|----------------------------------------------------------------------------------------|--| | Functionality | 0 - 3 4 - 7 | | Description | | | | 0: PC3 | 4: PF7 | | | | | 1: PB4 | 5: PF1 | USART2 Asynchronous Receive. | | | US2_RX | 2: PA8 | | USART2 Synchronous mode Master Input / Slave Output (MISO). | | | | 3: PA14 | | | | | | 0: PC2 | 4: PF6 | | | | LICO TV | 1: PB3 | 5: PF0 | USART2 Asynchronous Transmit. Also used as receive input in half duplex communication. | | | US2_TX | 2: PA7 | | USART2 Synchronous mode Master Output / Slave Input (MOSI). | | | | 3: PA13 | | | | | | 0: PA2 | | | | | US3_CLK | 1: PD7 | | USART3 clock input / output. | | | | 2: PD4 | | | | | | 0: PA3 | | | | | US3_CS | 1: PE4 | | USART3 chip select input / output. | | | 033_03 | 2: PC14 | | OSAKTS Chip select input / output. | | | | 3: PC0 | | | | | | 0: PA4 | | | | | US3_CTS | 1: PE5 | | USART3 Clear To Send hardware flow control input. | | | | 2: PD6 | | | | | | 0: PA5 | | | | | US3 RTS | 1: PC1 | | USART3 Request To Send hardware flow control output. | | | 000_1110 | 2: PA14 | | CONTROL Request 10 Sena naraware new control output. | | | | 3: PC15 | | | | | | 0: PA1 | | USART3 Asynchronous Receive. | | | US3_RX | 1: PE7 | | USART3 Synchronous mode Master Input / Slave Output (MISO). | | | | 2: PB7 | | ob, a tro dynamichodo mado, impati, ciaro datpat (imed). | | | | 0: PA0 | | USART3 Asynchronous Transmit. Also used as receive input in half duplex communica- | | | US3_TX | 1: PE6 | | tion. | | | | 2: PB3 | | USART3 Synchronous mode Master Output / Slave Input (MOSI). | | | US4_CLK | 0: PC4 | | USART4 clock input / output. | | | | 1: PD11 | | , | | | US4_CS | 0: PC5 | | USART4 chip select input / output. | | | | 1: PD12 | | | | | US4_CTS | 0: PA7 | | USART4 Clear To Send hardware flow control input. | | | _ | 1: PD13 | | · | | | US4_RTS | US4 RTS | | USART4 Request To Send hardware flow control output. | | | | 1: PD14 | | | | | Alternate | LOCATION | | | | |--------------------------|----------|---------|------------------------------------------------------------------------------------|--| | Functionality | 0 - 3 | 4 - 7 | Description | | | LICA DV | 0: PB8 | | USART4 Asynchronous Receive. | | | US4_RX | 1: PD10 | | USART4 Synchronous mode Master Input / Slave Output (MISO). | | | | 0: PB7 | | USART4 Asynchronous Transmit. Also used as receive input in half duplex communica- | | | US4_TX | 1: PD9 | | tion. | | | | | | USART4 Synchronous mode Master Output / Slave Input (MOSI). | | | USB_DM | 0: PF10 | | USB D- pin. | | | USB_DP | 0: PF11 | | USB D+ pin. | | | USB_ID | 0: PF12 | | USB ID pin. | | | | 0: PF5 | | | | | USB_VBUSEN | 1: PE4 | | USB 5 V VBUS enable. | | | | 2: PD0 | | | | | VDAC0_EXT | 0: PD6 | | Digital to analog converter VDAC0 external reference input pin. | | | VDAC0_OUT0 /<br>OPA0_OUT | 0: PB11 | | Digital to Analog Converter DAC0 output channel number 0. | | | | 0: PC0 | 4: PD0 | | | | VDAC0_OUT0ALT | 1: PC1 | | District to Applica Convertor DACO alternative autout for all annual C | | | / OPA0_OUTALT | 2: PC2 | | Digital to Analog Converter DAC0 alternative output for channel 0. | | | | 3: PC3 | | | | | VDAC0_OUT1 /<br>OPA1_OUT | 0: PB12 | | Digital to Analog Converter DAC0 output channel number 1. | | | | 0: PC12 | 4: PD1 | | | | VDAC0_OUT1ALT | 1: PC13 | | | | | / OPA1_OUTALT | 2: PC14 | | Digital to Analog Converter DAC0 alternative output for channel 1. | | | | 3: PC15 | | | | | | 0: PE4 | 4: PC15 | | | | | 1: PA6 | 5: PB0 | | | | WTIM0_CC0 | | 6: PB3 | Wide timer 0 Capture Compare input / output channel 0. | | | | | 7: PC1 | | | | | 0: PE5 | 4: PF0 | | | | | 1: PD13 | 5: PB1 | | | | WTIM0_CC1 | | 6: PB4 | Wide timer 0 Capture Compare input / output channel 1. | | | | | 7: PC2 | | | | | 0: PE6 | 4: PF1 | | | | | 1: PD14 | 5: PB2 | | | | WTIM0_CC2 | | 6: PB5 | Wide timer 0 Capture Compare input / output channel 2. | | | | | 7: PC3 | | | | | | 1.1.00 | | | | Alternate | LOCATION | | | |---------------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | | 0: PE10 | 4: PD4 | | | WTIM0_CDTI0 | 1: PD15 | | Wide timer 0 Complimentary Dead Time Insertion channel 0. | | | 2: PA12 | | | | WITING CDTIA | 0: PE11 | 4: PD5 | Wide times O Compliance to a Dead Time Inscrition about 1 | | WTIM0_CDTI1 | 2: PA13 | | Wide timer 0 Complimentary Dead Time Insertion channel 1. | | WITING ODTIO | 0: PE12 | 4: PD6 | Wide times O Consuling atom Deed Time Inserting about 10 | | WTIM0_CDTI2 | 2: PA14 | | Wide timer 0 Complimentary Dead Time Insertion channel 2. | | | 0: PB13 | 4: PE3 | | | NA/TINAA 000 | 1: PD2 | 5: PE7 | Wide times 4 October Comment in the Asset of the second O | | WTIM1_CC0 | 2: PD6 | | Wide timer 1 Capture Compare input / output channel 0. | | | 3: PC7 | | | | | 0: PB14 | 4: PE4 | | | NA/TINAA OOA | 1: PD3 | | Wide times 4 Contract Conservation of the state st | | WTIM1_CC1 | 2: PD7 | | Wide timer 1 Capture Compare input / output channel 1. | | | 3: PE0 | | | | | 0: PD0 | 4: PE5 | | | NA/TIMA COO | 1: PD4 | | Wide times 4 Continue Comment in the Australia beauty 10 | | WTIM1_CC2 | 2: PD8 | | Wide timer 1 Capture Compare input / output channel 2. | | | 3: PE1 | | | | | 0: PD1 | 4: PE6 | | | VA/TIMAL COO | 1: PD5 | | Wide times 4 Centure Company input / output shares 12 | | WTIM1_CC3 | 2: PC6 | | Wide timer 1 Capture Compare input / output channel 3. | | | 3: PE2 | | | Certain alternate function locations may have non-interference priority. These locations will take precedence over any other functions selected on that pin (i.e. another alternate function enabled to the same pin inadvertently). Some alternate functions may also have high speed priority on certain locations. These locations ensure the fastest possible paths to the pins for timing-critical signals. The following table lists the alternate functions and locations with special priority. Table 5.22. Alternate Functionality Priority | Alternate Functionality | Location | Priority | |-------------------------|-------------------|--------------------------| | CMU_CLK2 | 1: PA3<br>5: PD10 | High Speed<br>High Speed | | CMU_CLKI0 | 1: PA3<br>5: PD10 | High Speed<br>High Speed | | PDM_CLK | 0: PA0 | High Speed | | PDM_DAT0 | 0: PA1 | High Speed | | Alternate Functionality | Location | Priority | |-------------------------|----------|------------------| | PDM_DAT1 | 0: PA2 | High Speed | | PDM_DAT2 | 0: PA3 | High Speed | | PDM_DAT3 | 0: PA4 | High Speed | | QSPI0_CS0 | 0: PF7 | High Speed | | QSPI0_CS1 | 0: PF8 | High Speed | | QSPI0_DQ0 | 0: PD9 | High Speed | | QSPI0_DQ1 | 0: PD10 | High Speed | | QSPI0_DQ2 | 0: PD11 | High Speed | | QSPI0_DQ3 | 0: PD12 | High Speed | | QSPI0_DQ4 | 0: PE8 | High Speed | | QSPI0_DQ5 | 0: PE9 | High Speed | | QSPI0_DQ6 | 0: PE10 | High Speed | | QSPI0_DQ7 | 0: PE11 | High Speed | | QSPI0_DQS | 0: PF9 | High Speed | | QSPI0_RST0 | 0: PE14 | High Speed | | QSPI0_RST1 | 0: PE15 | High Speed | | QSPI0_SCLK | 0: PF6 | High Speed | | SDIO_CLK | 0: PE13 | High Speed | | SDIO_CMD | 0: PE12 | High Speed | | SDIO_DAT0 | 0: PE11 | High Speed | | SDIO_DAT1 | 0: PE10 | High Speed | | SDIO_DAT2 | 0: PE9 | High Speed | | SDIO_DAT3 | 0: PE8 | High Speed | | SDIO_DAT4 | 0: PD12 | High Speed | | SDIO_DAT5 | 0: PD11 | High Speed | | SDIO_DAT6 | 0: PD10 | High Speed | | SDIO_DAT7 | 0: PD9 | High Speed | | TIM0_CC0 | 3: PB6 | Non-interference | | TIM0_CC1 | 3: PC0 | Non-interference | | TIM0_CC2 | 3: PC1 | Non-interference | | TIMO_CDTI0 | 1: PC13 | Non-interference | | TIM0_CDTI1 | 1: PC14 | Non-interference | | TIM0_CDTI2 | 1: PC15 | Non-interference | | TIM2_CC0 | 0: PA8 | Non-interference | | TIM2_CC1 | 0: PA9 | Non-interference | | TIM2_CC2 | 0: PA10 | Non-interference | | TIM2_CDTI0 | 0: PB0 | Non-interference | | Alternate Functionality | Location | Priority | |-------------------------|------------------|--------------------------| | TIM2_CDTI1 | 0: PB1 | Non-interference | | TIM2_CDTI2 | 0: PB2 | Non-interference | | US2_CLK | 4: PF8<br>5: PF2 | High Speed<br>High Speed | | US2_CS | 4: PF9<br>5: PF5 | High Speed<br>High Speed | | US2_RX | 4: PF7<br>5: PF1 | High Speed<br>High Speed | | US2_TX | 4: PF6<br>5: PF0 | High Speed<br>High Speed | #### 5.22 Analog Port (APORT) Client Maps The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, DACs, etc. The APORT consists of a set of shared buses, switches, and control logic needed to configurably implement the signal routing. Figure 5.20 APORT Connection Diagram on page 204 shows the APORT routing for this device family (note that available features may vary by part number). A complete description of APORT functionality can be found in the Reference Manual. Figure 5.20. APORT Connection Diagram Client maps for each analog circuit using the APORT are shown in the following tables. The maps are organized by bus, and show the peripheral's port connection, the shared bus, and the connection from specific bus channel numbers to GPIO pins. In general, enumerations for the pin selection field in an analog peripheral's register can be determined by finding the desired pin connection in the table and then combining the value in the Port column (APORT\_\_), and the channel identifier (CH\_\_). For example, if pin PF7 is available on port APORT2X as CH23, the register field enumeration to connect to PF7 would be APORT2XCH23. The shared bus used by this connection is indicated in the Bus column. Table 5.23. ACMP0 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | APORT0X | BUSACMPOX | | | | | | | | | | | | | | | | | | | | | | | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | APORT0Y | BUSACMP0Y | | | | | | | | | | | | | | | | | | | | | | | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | 9Bd | | PB4 | | PB2 | | DB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | # Table 5.24. ACMP1 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | APORT0X | BUSACMP1X | | | | | | | | | | | | | | | | | | | | | | | | | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | | APORT0Y | BUSACMP1Y | | | | | | | | | | | | | | | | | | | | | | | | | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | 9∃d | | PE4 | | | | PE0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | # Table 5.25. ACMP2 Bus and Pin Mapping | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | 6∃d | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | # Table 5.26. ADC0 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | 9НЭ | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|--------------|-----|-----|-----|-----|-----|-----| | APORT0X | BUSADC0X | | | | | | | | | | | | | | | | | | | | | | | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | APORT0Y | BUSADCOY | | | | | | | | | | | | | | | | | | | | | | | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | 9 <b>3</b> d | | PE4 | | | | PE0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | 9∃d | | PE4 | | | | PE0 | # Table 5.27. ADC1 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | Table 5.28. CSEN Bus and Pin Mapping | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | CE | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | CE | XT_ | SEN | ISE | | | | | | | | ı | | | ı | | | | | l | | | | | | | | | ı | | | | | | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | Table 5.29. IDAC0 Bus and Pin Mapping | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | APORT1X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT1Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | # Table 5.30. VDAC0 / OPA Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | СН1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | ОР | A0_ | _N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | П | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | ОР | A0_ | Р | ı | | l | l | | | | ļ | ı | | | | | | | | l | ı | | 1 | | | | | Į. | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | OF | A1_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | OF | A1_ | Р | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | OF | A2_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | ОР | A2_ | OU. | Т | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | 6VA | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | OP | A2_ | Р | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | OP | A3_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | 6∃d | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | | | <u> </u> | 0 | ō. | φ. | 2: | ဖွ | 2 | 4 | က္ | Ŋ | Σ. | 0 | ၈ | ω | 7 | ဖ | 2 | 4 | က | 7 | _ | 0 | | | | | | | | | | | |---------|-------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | СН2 | CH1 | СНО | | ОР | A3_ | OU. | Т | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | OP | A3_ | Р | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT2X | BUSBX | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | APORT4X | BUSDX | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | VD | AC | 0_0 | UT0 | / OI | PA0 | _0L | JT | | - | | ı | ı | | | ı | | ı | | ı | ı | | | ı | | | | | ı | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | 6∃d | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | 9НО | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | VD | ACC | _Ol | JT1 | / OI | PA1 | _OU | JΤ | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | PB15 | | PB13 | | PB11 | | PB9 | | | | PB5 | | PB3 | | PB1 | | PA15 | | PA13 | | PA11 | | PA9 | | PA7 | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | PB10 | | | | PB6 | | PB4 | | PB2 | | PB0 | | PA14 | | PA12 | | PA10 | | PA8 | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | PF13 | | PF11 | | PF9 | | PF7 | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | PE1 | | | APORT4Y | BUSDY | | PF14 | | PF12 | | PF10 | | PF8 | | PF6 | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | PE0 | #### 6. BGA120 Package Specifications #### 6.1 BGA120 Package Dimensions Figure 6.1. BGA120 Package Drawing Table 6.1. BGA120 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------------|----------|------| | Α | 0.78 | 0.84 | 0.90 | | A1 | 0.13 | 0.18 | 0.23 | | A3 | 0.17 | 0.21 | 0.25 | | A2 | | 0.45 REF | | | D | | 7.00 BSC | | | е | 0.50 BSC | | | | Е | 7.00 BSC | | | | D1 | 6.00 BSC | | | | E1 | 6.00 BSC | | | | b | 0.20 0.25 0.30 | | | | aaa | 0.10 | | | | bbb | 0.10 | | | | ddd | 0.08 | | | | eee | 0.15 | | | | fff | 0.05 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 6.2 BGA120 PCB Land Pattern Figure 6.2. BGA120 PCB Land Pattern Drawing Table 6.2. BGA120 PCB Land Pattern Dimensions | Dimension | Min | Nom | Max | |-----------|------|------|-----| | X | | 0.20 | | | C1 | 6.00 | | | | C2 | 6.00 | | | | E1 | 0.5 | | | | E2 | 0.5 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size should be 1:1. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ## 6.3 BGA120 Package Marking Figure 6.3. BGA120 Package Marking - PPPPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. # 7. BGA112 Package Specifications # 7.1 BGA112 Package Dimensions Figure 7.1. BGA112 Package Drawing Table 7.1. BGA112 Package Dimensions | Min | Тур | Max | |-----------|-------------------|------| | - | - | 1.30 | | 0.55 | 0.60 | 0.65 | | | 0.21 BSC | | | 0.30 | 0.35 | 0.40 | | 0.43 | 0.48 | 0.53 | | 10.00 BSC | | | | 8.00 BSC | | | | 10.00 BSC | | | | 8.00 BSC | | | | 0.80 BSC | | | | 0.80 BSC | | | | 1.00 REF | | | | 1.00 REF | | | | | -<br>0.55<br>0.30 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 7.2 BGA112 PCB Land Pattern Figure 7.2. BGA112 PCB Land Pattern Drawing Table 7.2. BGA112 PCB Land Pattern Dimensions | Dimension | Min | Nom | Max | |-----------|------|-----|-----| | X | 0.45 | | | | C1 | 8.00 | | | | C2 | 8.00 | | | | E1 | 0.8 | | | | E2 | 0.8 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size should be 1:1. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ## 7.3 BGA112 Package Marking Figure 7.3. BGA112 Package Marking - PPPPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. # 8. TQFP100 Package Specifications ## 8.1 TQFP100 Package Dimensions Figure 8.1. TQFP100 Package Drawing Table 8.1. TQFP100 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|----------|----------|------|--| | A | - | - | 1.20 | | | A1 | 0.05 | - | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | b | 0.17 | 0.22 | 0.27 | | | b1 | 0.17 | 0.20 | 0.23 | | | С | 0.09 | - | 0.20 | | | c1 | 0.09 | - | 0.16 | | | D | | 16.0 BSC | | | | E | | 16.0 BSC | | | | D1 | | 14.0 BSC | | | | E1 | 14.0 BSC | | | | | е | | 0.50 BSC | | | | L1 | | 1 REF | | | | L | 0.45 | 0.60 | 0.75 | | | θ | 0 | 3.5 | 7 | | | θ1 | 0 | - | - | | | θ2 | 11 | 12 | 13 | | | θ3 | 11 | 12 | 13 | | | R1 | 0.08 | - | - | | | R2 | 0.08 | - | 0.2 | | | S | 0.2 | - | - | | | aaa | | 0.2 | | | | bbb | | 0.2 | | | | ccc | | 0.08 | | | | ddd | | 0.08 | | | | eee | 0.05 | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.2 TQFP100 PCB Land Pattern Figure 8.2. TQFP100 PCB Land Pattern Drawing Table 8.2. TQFP100 PCB Land Pattern Dimensions | Dimension | Min | Nom | Max | |-----------|----------|-----|-----| | C1 | 15.4 | | | | C2 | 15.4 | | | | E | 0.50 BSC | | | | X | 0.30 | | | | Υ | 1.50 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ### 8.3 TQFP100 Package Marking Figure 8.3. TQFP100 Package Marking - PPPPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. # 9. TQFP64 Package Specifications # 9.1 TQFP64 Package Dimensions Figure 9.1. TQFP64 Package Drawing Table 9.1. TQFP64 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------------|-----------|----------| | A | _ | 1.15 | 1.20 | | A1 | 0.05 | _ | 0.15 | | A2 | 0.95 | 1.00 | 1.05 | | b | 0.17 | 0.22 | 0.27 | | b1 | 0.17 | 0.20 | 0.23 | | С | 0.09 | _ | 0.20 | | c1 | 0.09 | _ | 0.16 | | D | | 12.00 BSC | | | D1 | 10.00 BSC | | | | е | 0.50 BSC | | | | Е | 12.00 BSC | | | | E1 | 10.00 BSC | | | | L | 0.45 0.60 0.75 | | 0.75 | | L1 | 1.00 REF | | | | R1 | 0.08 | _ | _ | | R2 | 0.08 | _ | 0.20 | | S | 0.20 | _ | _ | | θ | 0 | 3.5 | 7 | | Θ1 | 0 | _ | 0.10 | | Θ2 | 11 | 12 | 13 | | Ө3 | 11 | 12 | 13 | | | 1 | 1 | <u> </u> | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 9.2 TQFP64 PCB Land Pattern Figure 9.2. TQFP64 PCB Land Pattern Drawing Table 9.2. TQFP64 PCB Land Pattern Dimensions | Dimension | Min | Max | | |-----------|----------|-------|--| | C1 | 11.30 | 11.40 | | | C2 | 11.30 | 11.40 | | | E | 0.50 BSC | | | | Х | 0.20 | 0.30 | | | Υ | 1.40 | 1.50 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size can be 1:1 for all pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 9.3 TQFP64 Package Marking Figure 9.3. TQFP64 Package Marking - PPPPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. # 10. QFN64 Package Specifications # 10.1 QFN64 Package Dimensions Figure 10.1. QFN64 Package Drawing Table 10.1. QFN64 Package Dimensions | Dimension | Min | Тур | Max | |-----------|-------------|-----------|------| | A | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | _ | 0.05 | | b | 0.20 | 0.25 | 0.30 | | A3 | | 0.203 REF | | | D | | 9.00 BSC | | | е | 0.50 BSC | | | | Е | 9.00 BSC | | | | D2 | 7.10 | 7.20 | 7.30 | | E2 | 7.10 | 7.20 | 7.30 | | L | 0.40 | 0.45 | 0.50 | | L1 | 0.00 — 0.10 | | 0.10 | | aaa | 0.10 | | | | bbb | 0.10 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 10.2 QFN64 PCB Land Pattern Figure 10.2. QFN64 PCB Land Pattern Drawing Table 10.2. QFN64 PCB Land Pattern Dimensions | Dimension | Тур | |-----------|------| | C1 | 8.90 | | C2 | 8.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 7.30 | | Y2 | 7.30 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size can be 1:1 for all pads. - 8. A 3x3 array of 1.45 mm square openings on a 2.00 mm pitch can be used for the center ground pad. - 9. A No-Clean, Type-3 solder paste is recommended. - 10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 10.3 QFN64 Package Marking Figure 10.3. QFN64 Package Marking - PPPPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. ## 11. Revision History ### Revision 1.0 July, 2019 - 4.1 Electrical Characteristics updated with final production test limits. - RESETn pin pullup connection to AVDD clarified in pinout tables. - Table 5.20 GPIO Functionality Table on page 166 formatting updated for translation. ### Revision 0.6 February, 2019 - · Updated 2. Ordering Information with new high temperature range BGA part numbers. - 4.1 Electrical Characteristics updated with notes distinguishing RESETn reference (AVDD) from all other GPIO reference (IOVDD). - Added to pin description of DECOUPLE decouple output for on-chip voltage should not be used to power external circuits. - 5.20 GPIO Functionality Table: re-ordered to show pins in alphabetical order by GPIO name. ### Revision 0.5 December, 2018 - · 4.1 Electrical Characteristics updated with latest characterization data and production test limits. - · 4.1 Electrical Characteristics added SDIO location 1 and SDIO SPI mode timing details. - 4.1 Electrical Characteristics sorted all table footnotes in order of appearance. - Table 5.21 Alternate Functionality Overview on page 178 changed vertical white space. ### Revision 0.1 May, 2018 Initial release. IoT Portfolio www.silabs.com/loT **SW/HW**www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p ### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadioPRO®, Gecko®, Gecko OS, Studio, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701