

# **EPCQ-A Serial Configuration Device Datasheet**



**CF52014 | 2019.10.01** Latest document on the web: **[PDF](https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/cfg/cfg_cf52014.pdf)** | **[HTML](https://www.intel.com/content/www/us/en/programmable/documentation/sli1498107252254.html)**



**Send Feedback** 



# **Contents**











# <span id="page-3-0"></span>**1. EPCQ-A Serial Configuration Device Datasheet**

#### **Related Information**

AN822: Intel® [Configuration Device Migration Guideline](https://www.intel.com/content/www/us/en/programmable/documentation/tfb1498107381358.html#bno1498108619513)

## **1.1. Supported Devices**

#### **Table 1. Supported Intel EPCQ-A Devices**



## **1.2. Features**

EPCQ-A devices offer the following features:

- Serial or quad-serial FPGA configuration in devices that support active serial (AS) x1 or AS  $x4^{(1)}$  configuration schemes
- Low cost, low pin count, and non-volatile memory
- 2.7-V to 3.6-V operation
- Available in 8-pin small-outline integrated circuit (SOIC) package for EPCQ4A, EPCQ16A, and EPCQ32A devices
- Available in 16-pin SOIC package for EPCQ64A and EPCQ128A devices
- Reprogrammable memory more than 100,000 program-erase cycles
- Write protection support for memory sectors using status register bits
- Fast read, extended dual input fast read, and extended quad input fast read of the entire memory using a single operation code
- Reprogrammable with an external microprocessor using the SRunner software driver
- In-system programming (ISP) support with the SRunner software driver

#### (1) AS x4 is not applicable for EPCQ4A.

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.





- <span id="page-4-0"></span>• ISP support with Intel® FPGA Download Cable II, Intel FPGA Download Cable, or Intel FPGA Ethernet Cable
- By default, the memory array is erased and the bits are set to 1
- More than 20-year data retention
- Supports JEDEC standard Serial Flash Discoverable Parameter (SFDP)

# **1.3. Operating Conditions**

# **1.3.1. Absolute Maximum Ratings**

#### **Table 2. Absolute Maximum Ratings for EPCQ-A Devices**



# **1.3.2. Recommended Operating Conditions**

#### **Table 3. Recommended Operating Conditions for EPCQ-A Devices**



*Note:* For the junction temperature  $(T_J)$ , follow the  $T_A$  specification.

<sup>(2)</sup>  $V_{CC}$  voltage during a Read operation can operate across the min and max range but should not exceed ±10% of the programming (erase/write) voltage.



<span id="page-5-0"></span>

# **1.3.3. DC Operating Conditions**

#### **Table 4. DC Operating Conditions for EPCQ-A Devices**



# **1.3.4. AC Measurement Conditions**

#### **Table 5. AC Measurement Conditions for EPCQ-A Devices**



#### **Figure 1. AC Measurement I/O Waveform**



# **1.3.5. ICC Supply Current**

#### Table 6. **I**<sub>CC</sub> Supply Current AC Measurement





<span id="page-6-0"></span>

# **1.3.6. Capacitance**

#### **Table 7. Capacitance for EPCQ-A Devices**

Capacitance is sample-tested only at  $T_A = 25$  °C and at  $V_{CC} = 3.0$  V.



# **1.4. Pin Information**

# **1.4.1. Pin-Out Diagram for EPCQ4A, EPCQ16A and EPCQ32A Devices**

#### **Figure 2. AS x1 and AS x4 Pin-Out Diagrams for EPCQ4A, EPCQ16A, and EPCQ32A Devices**

*Note:* EPCQ4A supports AS x1 only.





<span id="page-7-0"></span>

### **1.4.2. Pin-Out Diagram for EPCQ64A and EPCQ128A Devices**





*Notes:*

*N.C pins must be left unconnected.*

*There is an internal pull-up resistor for the dedicated nRESET pin. If the reset function is not needed, connect this pin to Vcc or leave it unconnected.*

# **1.4.3. EPCQ-A Device Pin Description**

#### **Table 8. EPCQ-A Device Pin Description**







<span id="page-9-0"></span>



# **1.5. Device Package and Ordering Code**

# **1.5.1. Package**

The EPCQ4A, EPCQ16A, and EPCQ32A devices are available in 8-pin SOIC packages. The EPCQ64A and EPCQ128A devices are available in 16-pin SOIC packages.

# **1.5.2. Ordering Code**

#### **Table 9. EPCQ-A Device Ordering Codes**





 $(3)$  N indicates that the device is lead free.



# <span id="page-10-0"></span>**1.6. Memory Array Organization**

#### **Table 10. Supported Memory Array Organization in EPCQ-A Devices**



# **1.6.1. Address Range for EPCQ4A**

#### **Table 11. Address Range for Sectors 7..0 and Subsectors 127..0 in EPCQ4A Devices**

| <b>Sector</b>  | <b>Subsector</b>     | <b>Address Range (Byte Addresses in HEX)</b> |                      |  |
|----------------|----------------------|----------------------------------------------|----------------------|--|
|                |                      | <b>Start</b>                                 | <b>End</b>           |  |
| $\overline{7}$ | 127                  | 7F000                                        | 7FFFF                |  |
|                | 126                  | 7E000                                        | 7EFFF                |  |
|                | $\ddot{\phantom{1}}$ | Ω.                                           | $\cdot$ .            |  |
|                | 114                  | 72000                                        | 72FFF                |  |
|                | 113                  | 71000                                        | 71FFF                |  |
|                | 112                  | 70000                                        | 70FFF                |  |
| 6              | 111                  | 6F000                                        | 6FFFF                |  |
|                | 110                  | 6E000                                        | 6EFFF                |  |
|                | $\cdots$             | $\ddot{\phantom{1}}$                         | $\ddot{\phantom{1}}$ |  |
|                | 98                   | 62000                                        | 62FFF                |  |
|                | 97                   | 61000                                        | 61FFF                |  |
|                | 96                   | 60000                                        | 60FFF                |  |
| $\mathbf{1}$   | 31                   | 1F000                                        | 1FFFF                |  |
|                | 30                   | 1E000                                        | 1EFFF                |  |
|                | $\cdot$ .            | $\ddot{\phantom{1}}$                         | $\ddot{\phantom{1}}$ |  |
| continued      |                      |                                              |                      |  |

<sup>(4)</sup> Every sector is further divided into 16 subsectors with 4 KB of memory. Therefore, there are 128 (8 x 16) subsectors for the EPCQ4A device, 512 (32 x 16) subsectors for the EPCQ16A device, 1,024 (64 x 16) subsectors for the EPCQ32A device, 2,048 (128 x 16) subsectors for the EPCQ64A device, and 4,096 (256 x 16) subsectors for the EPCQ128A device.



<span id="page-11-0"></span>



# **1.6.2. Address Range for EPCQ16A**

#### **Table 12. Address Range for Sectors 31..0 and Subsectors 511..0 in EPCQ16A Devices**







<span id="page-12-0"></span>

# **1.6.3. Address Range for EPCQ32A**

## **Table 13. Address Range for Sectors 63..0 and Subsectors 1023..0 in EPCQ32A Devices**





<span id="page-13-0"></span>

# **1.6.4. Address Range for EPCQ64A**

#### **Table 14. Address Range for Sectors 127..0 and Subsectors 2047..0 in EPCQ64A Devices**







<span id="page-14-0"></span>

## **1.6.5. Address Range for EPCQ128A**

#### **Table 15. Address Range for Sectors 255..0 and Subsectors 4095..0 in EPCQ128A Devices**











<span id="page-16-0"></span>

# **1.7. Memory Operations**

This section describes the operations that you can use to access the memory in EPCQ-A devices. When performing the operation, addresses and data are shifted in and out of the device serially, with the MSB first.

## **1.7.1. Timing Requirements**

When the active low chip select (nCS) signal is driven low, shift in the operation code into the EPCQ-A device using theDATA0 pin. Each operation code bit is latched into the EPCQ-A device at rising edges of the DCLK signal.

While executing an operation, shift in the desired operation code, followed by the address or data bytes. See related information for more information about the address and data bytes. The device must drive the nCS pin high after the last bit of the operation sequence is shifted in.

For read operations, the data read is shifted out on the  $DATA[3:0]$  pins. You can drive the nCS pin high when any bit of the data is shifted out.

For write and erase operations, drive the nCS pin high at a byte boundary, that is in a multiple of eight clock pulses. Otherwise, the operation is rejected and not executed.

All attempts to access the memory contents while a write or erase cycle is in progress are rejected, and the write or erase cycle continues unaffected.

# **1.8. Status Register**

**Table 16. Status Register Bits**

| <b>Bit</b> | R/W       | <b>Default</b><br><b>Value</b> | <b>Name</b>            | <b>Value</b>                                                                                                                                      | <b>Description</b>                                                                               |  |  |
|------------|-----------|--------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| 7          | R/W       | $0^{(5)}$                      | Reserved               |                                                                                                                                                   |                                                                                                  |  |  |
| 6          | R/W       | 0(5)                           | Reserved               |                                                                                                                                                   |                                                                                                  |  |  |
| 5          | R/W       | 0                              | TB (Top/Bottom<br>Bit) | 1=Protected area starts from the bottom of<br>$\bullet$<br>the memory array.<br>0=Protected area starts from the top of the<br>٠<br>memory array. | Determine that the<br>protected area starts<br>from the top or<br>bottom of the memory<br>array. |  |  |
|            | continued |                                |                        |                                                                                                                                                   |                                                                                                  |  |  |

<sup>(5)</sup> Do not program these bits to 1.



<span id="page-17-0"></span>



# **1.8.1. Read Status Operation**

The status register can be read continuously and at anytime, including during a write or erase operations.

#### **Figure 4. Read Status Operation Timing Diagram**



#### **Table 17. Block Protection Bits in EPCQ4A**



 $(6)$  The erase bulk and erase die operation is only available when all the block protect bits are set to 0. When any of the block protect bits are set to 1, the relevant area is protected from being written by a write bytes operation or erased by an erase sector operation.





#### **Table 18. Block Protection Bits in EPCQ16A**



#### **Table 19. Block Protection Bits in EPCQ32A**



<span id="page-19-0"></span>



# **Table 20. Block Protection Bits in EPCQ64A**



#### **Table 21. Block Protection Bits in EPCQ128A**







<span id="page-20-0"></span>

#### **1.8.2. Write Status Operation**

The write status operation does not affect the write enable latch and write in progress bits. You can use the write status operation to set the status register block protection and top or bottom bits. Therefore, you can implement this operation to protect certain memory sectors. After setting the block protect bits, the protected memory sectors are treated as read-only memory. You must execute the write enable operation before the write status operation.

#### **Figure 5. Write Status Operation Timing Diagram**



Immediately after the nCS signal drives high, the device initiates the self-timed write status cycle. The self-timed write status cycle usually takes 10 ms for all EPCQ-A devices and is guaranteed to be less than 15 ms. For details about  $t_{WS}$ , refer to the related information below. You must account for this delay to ensure that the status register is written with the desired block protect bits. Alternatively, you can check the write in progress bit in the status register by executing the read status operation while the self-timed write status cycle is in progress. Write in progress bit is 1 during the self-timed write status cycle and 0 when it is complete.



<span id="page-21-0"></span>

# **1.9. Summary of Operation Codes**



# **1.9.1. Read Bytes Operation (03h)**

When you execute the read bytes operation, you first drive the nCS pin low and shift in the read bytes operation code, followed by a 3-byte address (A[23..0]). Each address bit must be latched in at rising edges of the DCLK signal. After the address is latched in, the memory contents of the specified address are shifted out serially on the DATA1 pin, beginning with the MSB. For reading Raw Programming Data File (**.rpd**), the content is shifted out serially beginning with the LSB. Each data bit is shifted out at falling edges of the DCLK signal. The maximum DCLK frequency during the read bytes operation is 50 MHz.

- (7) List MSB first and LSB last.
- $(8)$  The status register or data is read out at least once and is continuously read out until the nCS pin is driven high.
- $(9)$  This operation is not applicable for EPCQ4A.
- (10) A write bytes operation requires at least one data byte. If more than 256 bytes are sent to the device, only the last 256 bytes are written to the memory.



<span id="page-22-0"></span>

The first byte address can be at any location. The device automatically increases the address to the next higher address after shifting out each byte of data. Therefore, the device can read the whole memory with a single read bytes operation. When the device reaches the highest address, the address counter restarts at  $0 \times 000000$ , allowing the memory contents to be read out indefinitely until the read bytes operation is terminated by driving the nCS signal high. If the read bytes operation is shifted in while a write or erase cycle is in progress, the operation is not executed and does not affect the write or erase cycle in progress.

### **1.9.2. Fast Read Operation (0Bh)**

When you execute the fast read operation, you first shift in the fast read operation code, followed by a 3-byte address  $(A[23..0])$ , and 8 dummy clock cycles with each bit being latched-in at rising edges of the DCLK signal. Then, the memory contents at that address is shifted out on DATA1 with each bit being shifted out at a maximum frequency of 100 MHz at falling edges of the DCLK signal.





The first byte address can be at any location. The device automatically increases the address to the next higher address after shifting out each byte of data. Therefore, the device can read the whole memory with a single fast read operation. When the device reaches the highest address, the address counter restarts at  $0x000000$ , allowing the read sequence to continue indefinitely.

<span id="page-23-0"></span>

You can terminate the fast read operation by driving the nCS signal high at any time during data output. If the fast read operation is shifted in while an erase, program, or write cycle is in progress, the operation is not executed and does not affect the erase, program, or write cycle in progress.

# **1.9.3. Extended Dual Input Fast Read Operation (BBh)**

This operation is similar to the fast read operation except that the data and addresses are shifted in and out on the DATA0 and DATA1 pins.

#### **Figure 8. Extended Dual Input Fast Read Operation Timing Diagram**



# **1.9.4. Extended Quad Input Fast Read Operation (EBh)**

This operation is similar to the extended dual input fast read operation except that the data and addresses are shifted in and out on the DATA0, DATA1, DATA2, and DATA3 pins.



#### **Figure 9. Extended Quad Input Fast Read Operation**



# <span id="page-24-0"></span>**1.9.5. Read Device Identification Operation (9Fh)**

This operation reads the 8-bit device identification of the EPCQ-A device from the DATA1 output pin. If this operation is shifted in while an erase or write cycle is in progress, the operation is not executed and does not affect the erase or write cycle in progress.

#### **Table 22. EPCQ-A Device Identification**



The 8-bit device identification of the EPCQ-A device is shifted out on the DATA1 pin at falling edges of the DCLK signal.

#### **Figure 10. Read Device Identification Operation Timing Diagram**



# **1.9.6. Read Silicon Identification Operation (ABh)**

This operation reads the 8-bit silicon ID of the EPCQ-A device from the DATA1 output pin. If this operation is shifted in during an erase or write cycle, it is ignored and does not affect the cycle that is in progress.

*Note:* This operation is applicable to EPCQ4A, EPCQ16A and EPCQ64A devices only.

The device implements the read silicon ID operation by driving the  $nCS$  signal low and then shifting in the read silicon ID operation code, followed by three dummy bytes on the DATA0 pin. The 8-bit silicon ID of the EPCQ-A device is then shifted out on the DATA1 pin at falling edges of the DCLK signal. The device can terminate the read silicon ID operation by driving the nCS signal high after reading the silicon ID at least one time. Sending additional clock cycles on DCLK while nCS is driven low can cause the silicon ID to be shifted out repeatedly.



<span id="page-25-0"></span>

#### **Table 23. EPCQ-A Silicon Identification**



#### **Figure 11. Read Silicon Identification Operation Timing Diagram**



## **1.9.7. Write Enable Operation (06h)**

When you enable the write enable operation, the write enable latch bit is set to  $1$  in the status register. You must execute this operation before the write bytes, write status, erase bulk, erase sector, and quad input fast write bytes operations.

#### **Figure 12. Write Enable Operation Timing Diagram**



# **1.9.8. Write Disable Operation (04h)**

The write disable operation resets the write enable latch bit in the status register. To prevent the memory from being written unintentionally, the write enable latch bit is automatically reset when implementing the write disable operation, and under the following conditions:

- Power up
- Write bytes operation completion
- Write status operation completion





- Erase bulk operation completion
- Erase sector operation completion
- Quad input fast write bytes operation completion

<span id="page-26-0"></span>



#### **1.9.9. Write Bytes Operation (02h)**

This operation allows bytes to be written to the memory. You must execute the write enable operation before the write bytes operation. After the write bytes operation is completed, the write enable latch bit in the status register is set to 0.

When you execute the write bytes operation, you shift in the write bytes operation code, followed by a 3-byte address  $(A[23..0])$  and at least one data byte on the DATA0 pin. If the eight LSBs  $(A[7, .0])$  are not all 0, all sent data that goes beyond the end of the current page is not written into the next page. Instead, this data is written at the start address of the same page. You must ensure the nCS signal is set low during the entire write bytes operation.

#### **Figure 14. Write Bytes Operation Timing Diagram**



If more than 256 data bytes are shifted into the EPCQ-A device with a write bytes operation, the previously latched data is discarded and the last 256 bytes are written to the page. However, if less than 256 data bytes are shifted into the EPCQ-A device, they are guaranteed to be written at the specified addresses and the other bytes of the same page are not affected.

The device initiates a self-timed write cycle immediately after the nCS signal is driven high. For details about the self-timed write cycle time, refer to  $t_{WB}$  in the related information below. You must account for this amount of delay before another page of memory is written. Alternatively, you can check the write in progress bit in the status register by executing the read status operation while the self-timed write cycle is in progress. The write in progress bit is set to 1 during the self-timed write cycle and 0 when it is complete.

<span id="page-27-0"></span>

*Note:* You must erase all the memory bytes of EPCQ-A devices before you implement the write bytes operation. You can erase all the memory bytes by executing the erase sector operation in a sector or the erase bulk operation throughout the entire memory

# **1.9.10. Quad Input Fast Write Bytes Operation (32h)**

This operation is similar to the write bytes operation except that the data are shifted in on the DATA0, DATA1, DATA2, and DATA3 pins.

#### **Figure 15. Quad Input Fast Write Bytes Operation Timing Diagram**



# **1.9.11. Erase Bulk Operation (C7h)**

This operation sets all the memory bits to  $1$  or  $0xFF$ . Similar to the write bytes operation, you must execute the write enable operation before the erase bulk operation.

You can implement the erase bulk operation by driving the nCS signal low and then shifting in the erase bulk operation code on the DATA0 pin. The nCS signal must be driven high after the eighth bit of the erase bulk operation code has been latched in.

#### **Figure 16. Erase Bulk Operation Timing Diagram**



The device initiates a self-timed erase bulk cycle immediately after the nCS signal is driven high. For details about the self-timed erase bulk cycle time, refer to  $t_{EB}$  in the related information below.





<span id="page-28-0"></span>You must account for this delay before accessing the memory contents. Alternatively, you can check the write in progress bit in the status register by executing the read status operation while the self-timed erase cycle is in progress. The write in progress bit is set to  $1$  during the self-timed erase cycle and  $0$  when it is complete. The write enable latch bit in the status register is reset to 0 before the erase cycle is complete.

## **1.9.12. Erase Sector Operation (D8h)**

The erase sector operation allows you to erase a certain sector in the EPCQ-A device by setting all the bits inside the sector to 1 or  $0xFF$ . This operation is useful if you want to access the unused sectors as a general purpose memory in your applications. You must execute the write enable operation before the erase sector operation.

When you execute the erase sector operation, you must first shift in the erase sector operation code, followed by the 3-byte address  $(A[23..0])$  of the chosen sector on the DATA0 pin. The 3-byte address for the erase sector operation can be any address inside the specified sector. Drive the nCS signal high after the eighth bit of the erase sector operation code has been latched in.

#### **Figure 17. Erase Sector Operation Timing Diagram**



The device initiates a self-timed erase sector cycle immediately after the nCS signal is driven high. For details about the self-timed erase sector cycle time, refer to  $t_{ES}$  in the related information below. You must account for this amount of delay before another page of memory is written. Alternatively, you can check the write in progress bit in the status register by executing the read status operation while the self-timed erase cycle is in progress. The write in progress bit is set to 1 during the self-timed erase cycle and 0 when it is complete. The write enable latch bit in the status register is set to  $0$ before the self-timed erase cycle is complete.

#### **1.9.13. Erase Subsector Operation (20h)**

The erase subsector operation allows you to erase a certain subsector in the EPCQ-A device by setting all the bits inside the subsector to  $1$  or  $0 \times FF$ . This operation is useful if you want to access the unused subsectors as a general purpose memory in your applications. You must execute the write enable operation before the erase subsector operation.

When you execute the erase subsector operation, you must first shift in the erase subsector operation code, followed by the 3-byte address  $(A[23..0])$  of the chosen subsector on the DATA0 pin. The 3-byte address for the erase subsector operation can be any address inside the specified subsector. For details about the subsector address range, refer to the related information below. Drive the nCS signal high after the eighth bit of the erase subsector operation code has been latched in.



<span id="page-29-0"></span>





The device initiates a self-timed erase subsector cycle immediately after the nCS signal is driven high. For details about the self-timed erase subsector cycle time, refer to related the information below. You must account for this amount of delay before another page of memory is written. Alternatively, you can check the write in progress bit in the status register by executing the read status operation while the self-timed erase cycle is in progress. The write in progress bit is set to 1 during the self-timed erase cycle and 0 when it is complete. The write enable latch bit in the status register is set to 0 before the self-timed erase cycle is complete.

# **1.9.14. Read SFDP Register Operation (5Ah)**

The 256-byte SFDP register contains information about device configurations, available operations and other features.

The Read SFDP Register operation is compatible with the JEDEC SFDP standard, JESD216A. For SFDP register values and descriptions, please refer to [Appendix: SFDP](#page-33-0) [Register Definitions](#page-33-0) on page 34.

#### **Figure 19. Read SFDP Register Operation Timing Diagram**







<span id="page-30-0"></span>Initiate the Read SFDP operation by driving the nCS pin low and shifting the operations code followed by a 3-byte address into the DATA0 pin. The 3-byte address content:

- $A[23..8] = 0$
- $A[7..0]$  = Defines the starting byte address for the 256-byte SFDP register

Eight dummy clock cycles are required before the SFDP register contents are shifted out on the falling edge of the  $40<sup>th</sup>$  DCLK with the most significant bit (MSB) first.

#### **Related Information**

[Appendix: SFDP Register Definitions](#page-33-0) on page 34

#### **1.10. Power Mode**

EPCQ-A devices support active and standby power modes. When the  $nCS$  signal is low, the device is enabled and is in active power mode. The FPGA is configured while the EPCQ-A device is in active power mode. When the nCS signal is high, the device is disabled but remains in active power mode until all internal cycles are completed, such as write or erase operations. The EPCQ-A device then goes into standby power mode. The I<sub>CC1</sub> and I<sub>CC0</sub> parameters list the V<sub>CC</sub> supply current when the device is in active and standby power modes.

# **1.11. Timing Information**

#### **1.11.1. Write Operation Timing**

#### **Figure 20. Write Operation Timing Diagram**



#### **Table 24. Write Operation Parameters**





<span id="page-31-0"></span>



 $(11)$  10 ns for read and 50 ns for write, erase or program.

- (12) The Write Operation Timing Diagram does not show these parameters.
- $(13)$  The t<sub>WB</sub> parameter is for a complete page write operation.



<span id="page-32-0"></span>

# **1.11.2. Read Operation Timing**

#### **Figure 21. Read Operation Timing Diagram**



#### **Table 25. Read Operation Parameters**



<sup>(15)</sup> 3.4 ns for fast read and 9 ns for read.



<sup>(14)</sup> 4 ns for fast read and 6 ns for read.

<span id="page-33-0"></span>



# **1.12. Programming and Configuration File Support**

The Intel Quartus® Prime software provides programming support for EPCQ-A devices. When you select an EPCQ-A device, the Intel Quartus Prime software automatically generates the Programmer Object File (**.pof**) to program the device. The software allows you to select the appropriate EPCQ-A device density that most efficiently stores the configuration data for the selected FPGA.

You can program the EPCQ-A device in-system by an external microprocessor using the SRunner software driver. The SRunner software driver is developed for embedded EPCQ-A device programming that you can customize to fit in different embedded systems. The SRunner software driver reads **.rpd** files and writes to the EPCQ-A devices. The programming time is comparable to the Intel Quartus Prime software programming time. Because the FPGA reads the LSB of the **.rpd** data first during the configuration process, the LSB of **.rpd** bytes must be shifted out first during the read bytes operation and shifted in first during the write bytes operation.

Writing and reading the **.rpd** file to and from the EPCQ-A device is different from the other data and address bytes.

During the ISP of an EPCQ-A device using the Intel FPGA download cables, the cable pulls the nCONFIG signal low to reset the FPGA and overrides the 10-kΩ pull-down resistor on the nCE pin of the FPGA. The download cable then uses the interface pins depending on the selected AS mode to program the EPCQ-A device. When programming is complete, the download cable releases the interface pins of the EPCQ-A device and the nCE pin of the FPGA and pulses the nCONFIG signal to start the configuration process.

The FPGA can program the EPCQ-A device in-system using the JTAG interface with the serial flash loader (SFL). This solution allows you to indirectly program the EPCQ-A device using the same JTAG interface that is used to configure the FPGA.

#### **Related Information**

[Using the Intel FPGA Serial Flash Loader IP Core with the Intel Quartus Prime](https://www.altera.com/documentation/mwh1410805299012.html) **[Software](https://www.altera.com/documentation/mwh1410805299012.html)** 



# **1.13. Appendix: SFDP Register Definitions**















<span id="page-36-0"></span>

#### **Related Information**

[Read SFDP Register Operation \(5Ah\)](#page-29-0) on page 30

# **1.14. Document Revision History for the EPCQ-A Serial Configuration Device Datasheet**



