# **ESD Protection Diode**

# Micro-Packaged Diodes for ESD Protection

The ESD7181 is designed to protect voltage sensitive components that require ultra-low capacitance from ESD and transient voltage events. Excellent clamping capability, low capacitance, low leakage, and fast response time make these parts ideal for ESD protection on designs where board space is at a premium. It has industry leading capacitance linearity over voltage making it ideal for RF applications.

#### **Features**

- Low Capacitance 0.3 pF (Typical)
- Low Clamping Voltage
- Small Body Outline Dimensions: (0.62 x 0.32 mm) 0201
- Low Body Height: 0.3 mm • Working Voltage: ±18.5 V
- Low Leakage < 1 nA (Typical)
- Low Insertion Loss
- Low Dynamic Resistance:  $< 1 \Omega$
- IEC61000-4-2 Level 4 ESD Protection
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

# **Typical Applications**

- RF Signal ESD Protection
- Wireless Charger
- RF Switching, PA, and Antenna ESD Protection
- Near Field Communications

#### **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Rating                                                                                           | Symbol                                      | Value          | Unit       |
|--------------------------------------------------------------------------------------------------|---------------------------------------------|----------------|------------|
| IEC 61000-4-2 (ESD) (Note 1) Air                                                                 |                                             | 15             | kV         |
| IEC 61000-4-2 (ESD) (Note 1) Contact                                                             |                                             | 12             | kV         |
| IEC 61000-4-5 (ESD) (Note 2)                                                                     |                                             | 1              | Α          |
| Total Power Dissipation (Note 3) @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Ambient | ${\sf P}_{\sf D} \ {\sf R}_{\theta \sf JA}$ | 250<br>400     | mW<br>°C/W |
| Junction and Storage Temperature Range                                                           | T <sub>J</sub> , T <sub>stg</sub>           | -55 to<br>+150 | °C         |
| Lead Solder Temperature – Maximum (10 Second Duration)                                           | TL                                          | 260            | °C         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Non-repetitive current pulse at  $T_A = 25^{\circ}C$ , per IEC61000-4-2 waveform.
- 2. Non-repetitive current pulse at  $T_A = 25$ °C, per IEC61000-4-5 waveform.

1

3. Mounted with recommended minimum pad size, DC board FR-4



# ON Semiconductor®

www.onsemi.com



## **MARKING DIAGRAM**



CASE 152AF



= Specific Device Code

= Date Code M

### **ORDERING INFORMATION**

| Device         | Package             | Shipping <sup>†</sup>  |
|----------------|---------------------|------------------------|
| ESD7181MUT5G   | X3DFN2<br>(Pb-Free) | 10000 / Tape &<br>Reel |
| SZESD7181MUT5G | X3DFN2<br>(Pb-Free) | 15000 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>Date Code orientation and/or position may vary depending upon manufacturing location.

#### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol           | Parameter                                          |
|------------------|----------------------------------------------------|
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ IPP                             |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |
| I <sub>T</sub>   | Test Current                                       |

<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.



# ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

| Parameter                        | Symbol         | Condition                                                                                            | Min        | Тур                            | Max          | Unit |
|----------------------------------|----------------|------------------------------------------------------------------------------------------------------|------------|--------------------------------|--------------|------|
| AC Working Voltage               | $V_{RWM}$      |                                                                                                      | -          | _                              | ±18.5        | V    |
| Breakdown Voltage (Note 4)       | $V_{BR}$       | I <sub>T</sub> = 1 mA                                                                                | 20.5       | -                              | 35           | V    |
| AC Reverse Current               | I <sub>R</sub> | V <sub>RVM</sub> = ±18.5 V                                                                           | -          | < 1                            | 50           | nA   |
| Clamping Voltage (Note 5)        | V <sub>C</sub> | IEC61000-4-2, ±8 kV Contact                                                                          | See        | See Figures 1 and 2            |              |      |
| Clamping Voltage TLP<br>(Note 6) | V <sub>C</sub> | I <sub>PP</sub> = 8 A<br>I <sub>PP</sub> = 16 A<br>I <sub>PP</sub> = -8 A<br>I <sub>PP</sub> = -16 A |            | 37.7<br>40.4<br>-38.4<br>-41.1 |              | V    |
| Clamping Voltage (Note 6)        | Vc             | I <sub>PP</sub> = 1 A @ 8/20 μs                                                                      | -          | 35                             | _            | V    |
| Junction Capacitance             | СЈ             | V <sub>R</sub> = 0 V, f = 1 MHz<br>V <sub>R</sub> = 0 V, f = 1 GHz                                   | 0.1<br>0.1 | 0.3<br>0.15                    | 0.50<br>0.50 | pF   |
| Dynamic Resistance               | $R_{DYN}$      | TLP Pulse                                                                                            |            | 0.44                           |              | Ω    |
| Insertion Loss                   |                | f = 1 MHz<br>f = 8.5 GHz                                                                             |            | -0.045<br>-0.335               |              | dB   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 4. Breakdown voltage is tested from pin 1 to 2 and pin 2 to 1.
- 5. For test procedure see Figures 3 and 4 and application note AND8307/D.
- 6. ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \Omega$ ,  $t_p = 100$  ns,  $t_r = 4$  ns, averaging window;  $t_1 = 30$  ns to  $t_2 = 60$  ns.

## **TYPICAL CHARACTERISTICS**



Figure 1. Typical IEC61000-4-2 + 8 kV Contact ESD Clamping Voltage



Figure 2. Typical IEC61000-4-2 - 8 kV Contact ESD Clamping Voltage

### IEC 61000-4-2 Spec.

|       | -                      |                              |                         |                         |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Clamping Voltage Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



NOTE: TLP parameter:  $Z_0 = 50 \Omega$ ,  $t_p = 100 \text{ ns}$ ,  $t_r = 300 \text{ ps}$ , averaging window:  $t_1 = 30 \text{ ns}$  to  $t_2 = 60 \text{ ns}$ .

### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 7. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 8 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 7. Simplified Schematic of a Typical TLP System



Figure 8. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

# **TYPICAL CHARACTERISTICS**



Figure 9. Typical IV Characteristics

Figure 10. Typical CV Characteristics





Figure 11. Typical Insertion Loss

Figure 12. Typical Capacitance over Frequency



#### X3DFN2 0.62x0.32x0.24, 0.35P CASE 152AF ISSUE C

**DATE 08 AUG 2023** 







# GENERIC MARKING DIAGRAM\*



X = Specific Device Code

M = Date Code

#### NOTES:

- . DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. 0201

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN.        | N□M. | MAX. |  |
| Α   | 0.25        | 0.29 | 0.33 |  |
| A1  | 0.00        |      | 0.05 |  |
| A2  | 0.14        | 0.24 | 0.34 |  |
| b   | 0.22        | 0.25 | 0.28 |  |
| b2  | 0.150 REF   |      |      |  |
| D   | 0.58        | 0.62 | 0.66 |  |
| Е   | 0.28        | 0.32 | 0.36 |  |
| е   | 0.355 BSC   |      |      |  |
| L2  | 0.17        | 0.20 | 0.23 |  |
| L3  | 0.050 REF   |      |      |  |



# RECOMMENDED MOUNTING FOOTPRINT\*

\* For additional information on our Pb-Free strategy and soldering details, please download the □N Semiconductor Soldering and Mounting Techniques Reference Manual, S□LDERRM/D.

| DOCUMENT NUMBER: | 98AON56472E                  | BAON56472E Electronic versions are uncontrolled except when accessed directly from the Document Repository Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | X3DFN2 0.62x0.32x0.24, 0.35P |                                                                                                                                                                                            | PAGE 1 OF 1 |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.