# **ESD Protection Diode**

# Low Capacitance ESD Protection Diodes for High Speed Data Line

The ESD7205 ESD protection diode array is designed to protect high speed data lines from ESD. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines. The small form factor, flow-through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance between high speed differential lines such as Ethernet and LVDS present in automotive camera modules.

### Features

- Low Capacitance (0.4 pF Typical, I/O to GND)
- Diode capacitance matching
- Protection for the Following IEC Standards: IEC 61000-4-2 Level 4 (ESD)
- Low ESD Clamping Voltage (12 V Typical, +16 A TLP, I/O to GND)
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

# **Typical Applications**

- 100BASE-T1 / OPEN Alliance BroadR-Reach Automotive Ethernet
- 10/100/1000BASE-T1 Ethernet
- LVDS
- Automotive USB 2.0/3.0
- High Speed Differential Pairs

### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                                                                                                                                                                                                                                      | Symbol           | Value                                            | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------|------|
| Operating Junction Temperature Range                                                                                                                                                                                                                                                                                                                        | TJ               | -55 to +150                                      | °C   |
| Storage Temperature Range                                                                                                                                                                                                                                                                                                                                   | T <sub>stg</sub> | -55 to +150                                      | °C   |
| Lead Solder Temperature –<br>Maximum (10 Seconds)                                                                                                                                                                                                                                                                                                           | ΤL               | 260                                              | °C   |
| $\begin{array}{c} \text{IEC } 61000-4-2 \ \text{Contact} \\ \text{IEC } 61000-4-2 \ \text{Air} \\ \text{ISO } 10605 \ 330 \ \text{pF} \ / \ 330 \ \Omega \ \text{Contact} \\ \text{ISO } 10605 \ 330 \ \text{pF} \ / \ 2 \ \text{k}\Omega \ \text{Contact} \\ \text{ISO } 10605 \ 150 \ \text{pF} \ / \ 2 \ \text{k}\Omega \ \text{Contact} \\ \end{array}$ | ESD              | $\pm 25 \\ \pm 25 \\ \pm 20 \\ \pm 30 \\ \pm 30$ | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



# **ON Semiconductor®**

#### www.onsemi.com







# **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 6 of this data sheet.

## **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| · · ·            | '                                                  |
|------------------|----------------------------------------------------|
| Symbol           | Parameter                                          |
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |
| Ι <sub>Τ</sub>   | Test Current                                       |

\*See Application Note AND8308/D for detailed explanations of datasheet parameters.



# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified)

| Parameter                        | Symbol           | Conditions                                                                                           | Min                 | Тур                        | Max          | Unit |
|----------------------------------|------------------|------------------------------------------------------------------------------------------------------|---------------------|----------------------------|--------------|------|
| Reverse Working<br>Voltage       | V <sub>RWM</sub> | I/O Pin to GND                                                                                       |                     |                            | 5.0          | V    |
| Breakdown Voltage                | V <sub>BR</sub>  | $I_{\rm T}$ = 1 mA, I/O Pin to GND 5.2                                                               |                     | 6.0                        | 8.0          | V    |
| Reverse Leakage<br>Current       | I <sub>R</sub>   | V <sub>RWM</sub> = 5.0 V, I/O Pin to GND                                                             |                     |                            | 1            | μΑ   |
| Clamping Voltage<br>(Note 1)     | V <sub>C</sub>   | IEC61000-4-2, ±8 kV Contact                                                                          | See Figures 3 and 4 |                            |              |      |
| Clamping Voltage TLP<br>(Note 2) | V <sub>C</sub>   | I <sub>PP</sub> = 8 A<br>I <sub>PP</sub> = 16 A<br>I <sub>PP</sub> = -8 A<br>I <sub>PP</sub> = -16 A |                     | 10<br>12.5<br>-4.0<br>-8.0 |              | V    |
| Junction Capacitance<br>Match    | $\Delta C_{J}$   | VR = 0 V, f = 1 MHz between I/O1 to GND and I/O<br>2 to GND                                          | 5 10                |                            | 10           | %    |
| Junction Capacitance             | CJ               | VR = 0 V, f = 1 MHz between I/O Pins and GND<br>ESD7205DT5G<br>ESD7205WTT1G                          |                     | 0.34<br>0.47               | 0.55<br>0.85 | pF   |
|                                  |                  | VR = 0 V, f = 1 MHz between I/O Pins<br>ESD7205DT5G<br>ESD7205WTT1G                                  |                     | 0.20<br>0.23               | 0.35<br>0.40 |      |
| 3dB Bandwidth                    | f <sub>BW</sub>  | R <sub>L</sub> = 50 Ω 5                                                                              |                     |                            | GHz          |      |

For test procedure see Figures 5 and 6 and application note AND8307/D.
 ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50 Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 4 ns, averaging window; t<sub>1</sub> = 30 ns to t<sub>2</sub> = 60 ns.

# ESD7205



# IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 5. IEC61000-4-2 Spec



Figure 6. Diagram of ESD Clamping Voltage Test Setup

#### The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.

# ESD7205



NOTE: TLP parameter:  $Z_0 = 50 \Omega$ ,  $t_p = 100 ns$ ,  $t_r = 300 ps$ , averaging window:  $t_1 = 30 ns$  to  $t_2 = 60 ns$ .

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 9. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 10 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 9. Simplified Schematic of a Typical TLP System



Figure 10. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

# ESD7205



### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| ESD7205DT5G     | SOT-723<br>(Pb-Free) | 8000 / Tape & Reel    |
| SZESD7205DT5G*  | SOT-723<br>(Pb-Free) | 8000 / Tape & Reel    |
| ESD7205WTT1G    | SOT-323<br>(Pb-Free) | 3000 / Tape & Reel    |
| SZESD7205WTT1G* | SOT-323<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

# **ONSEM**<sup>1</sup>.



© Semiconductor Components Industries, LLC, 2019

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





3X 0.52 - - 0.36 DIMENSIONS: MILLIMETERS

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

 
 DOCUMENT NUMBER:
 98AON12989D
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 SOT-723
 PAGE 1 OF 1

 ON Semiconductor and ON semiconductor components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.