

# **ESD Protection Diode**

## Ultra-Low Capacitance Micro-Packaged **Diodes for ESD Protection ESD7241, SZESD7241**

The ESD7241 is designed to protect voltage sensitive components that require ultra-low capacitance from ESD and transient voltage events. It has industry leading capacitance linearity over voltage making it ideal for RF applications. This capacitance linearity combined with the extremely small package and low insertion loss makes this part well suited for use in antenna line applications for wireless handsets and terminals.

### **Features**

- Industry Leading Capacitance Linearity Over Voltage
- Ultra-Low Capacitance: < 1.0 pF Max
- Insertion Loss: 0.15 dB at 1 GHz; 0.60 dB at 3 GHz
- Low Leakage: < 0.5 μA
- Protection for the following IEC Standards:
  - ◆ IEC61000-4-2 (ESD): Level 4 ±28 kV Contact
  - ◆ IEC61000-4-4 (EFT): 40 A -5/50 ns
  - IEC61000-4-5 (Lightning): 2.5 A (8/20 μs)
- SZESD7241MXWT5G Wettable Flank Package for Optimal Automated Optical Inspection (AOI)
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and **PPAP** Capable
- These Devices are Pb-Free, Halogen/BFR Free and RoHS Compliant **Typical Applications**
- RF Signal ESD Protection
- Near Field Communications
- USB 3.x Vbus Protection

### **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                              | Symbol                            | Value                          | Unit       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|------------|
| Peak Power Dissipation<br>8/20 Double Exponential Waveform                                                                                          | P <sub>PK</sub>                   | 120                            | W          |
| IEC 61000-4-2 (ESD) (Note 1)                                                                                                                        |                                   | ±28                            | kV         |
| Total Power Dissipation (Note 2) @ T <sub>A</sub> =25°C Thermal Resistance, Junction-to-Ambient                                                     | $P_{D} R_{\theta JA}$             | 300<br>400                     | mW<br>°C/W |
| Junction and Storage Temperature Range                                                                                                              | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+150                 | °C         |
| Lead Solder Temperature – Maximum (10 Second Duration)                                                                                              | TL                                | 260                            | °C         |
| Human Body Model (HBM) IEC 61000-4-2 Contact ISO 10605 (330 pF / 330 Ω Contact) ISO 10605 (330 pF / 2 kΩ Contact) ISO 10605 (150 pF / 2 kΩ Contact) | ESD                               | ±8<br>±28<br>±29<br>±30<br>±30 | kV         |
| Maximum Peak Pulse Current 8/20 μs                                                                                                                  | I <sub>PP</sub>                   | 3                              | Α          |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Non-repetitive current pulse at T<sub>A</sub> = 25°C, per IEC61000-4-2 waveform.
- 2. Mounted with recommended minimum pad size, DC board FR-4



### **MARKING DIAGRAM**



X2DFN2 CASE 714AB



Specific Device Code

= Date Code



X2DFNW2 CASE 711BG



= Specific Device Code

= Date Code

### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| ESD7241N2T5G    | X2DFN2<br>(Pb-Free)  | 8000 / Tape &<br>Reel |
| SZESD7241N2T5G  | X2DFN2<br>(Pb-Free)  | 8000 / Tape &<br>Reel |
| SZESD7241MXWT5G | X2DFNW2<br>(Pb-Free) | 8000 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

1

### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol           | Parameter                                          |
|------------------|----------------------------------------------------|
| Ipp              | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ IPP                             |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |
| I <sub>T</sub>   | Test Current                                       |

<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.



### **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| Symbol           | Parameter               | Condition                                                          | Min  | Тур          | Max        | Unit |
|------------------|-------------------------|--------------------------------------------------------------------|------|--------------|------------|------|
| V <sub>RWM</sub> | Reverse Working Voltage |                                                                    |      |              | 24         | V    |
| V <sub>BR</sub>  | Breakdown Voltage       | I <sub>T</sub> = 1 mA (Note 3)                                     | 24.3 | 25           | 28         | V    |
| I <sub>R</sub>   | Reverse Leakage Current | V <sub>RWM</sub> = 24 V                                            |      |              | 0.5        | μΑ   |
| V <sub>C</sub>   | Clamping Voltage TLP    | I <sub>PP</sub> = 8 A (Note 4)                                     |      | 38           |            | V    |
| V <sub>C</sub>   | Clamping Voltage TLP    | I <sub>PP</sub> = 16 A (Note 4)                                    |      | 48           |            | V    |
| СЈ               | Junction Capacitance    | V <sub>R</sub> = 0 V, f = 1 MHz<br>V <sub>R</sub> = 0 V, f = 1 GHz |      |              | 1.0<br>0.7 | pF   |
| R <sub>DYN</sub> | Dynamic Resistance      | TLP Pulse                                                          |      | 0.84         |            | Ω    |
| ΙL               | Insertion Loss          | f = 1 GHz<br>f = 3 GHz                                             |      | 0.15<br>0.58 |            | dB   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>3.</sup> Breakdown voltage is tested from pin 1 to 2 and pin 2 to 1.

ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50 Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 4 ns, averaging window; t<sub>1</sub> = 30 ns to t<sub>2</sub> = 60 ns.

### **TYPICAL CHARACTERISTICS**



Figure 1. Typical IV Characteristics



Figure 2. Typical CV Characteristics



Figure 3. I<sub>R</sub> vs. Temperature Characteristics



Figure 4. Steady State Power Derating



Figure 5. 8 X 20 µs Pulse Waveform



Figure 6. Clamping Voltage vs. Peak Pulse Current (8/20  $\mu$ s)

### **TYPICAL CHARACTERISTICS**



Figure 7. Typical IEC61000-4-2 + 8 kV Contact ESD Clamping Voltage



Figure 8. Typical IEC61000-4-2 - 8 kV Contact ESD Clamping Voltage



Figure 9. Typical Insertion Loss



Figure 10. Typical Capacitance over Frequency



Figure 11. Pin 1 to Pin 2 TLP IV Curve



Figure 12. Pin 2 to Pin 1 TLP IV Curve

NOTE: TLP parameter:  $Z_0$  = 50  $\Omega$ ,  $t_p$  = 100 ns,  $t_r$  = 300 ps, averaging window:  $t_1$  = 30 ns to  $t_2$  = 60 ns.

### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 13. IEC61000-4-2 Spec



Figure 14. Diagram of ESD Clamping Voltage Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.

### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 15. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 16 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 15. Simplified Schematic of a Typical TLP System



Figure 16. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms





# **X2DFNW2 1.0x0.6, 0.65P**CASE 711BG ISSUE C

**DATE 13 SEP 2019** 

### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 APPLIES TO THE PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 FROM THE TERMINAL TIP.

|     | MILLIMETERS |       |      |
|-----|-------------|-------|------|
| DIM | MIN.        | N□M.  | MAX. |
| Α   | 0.34        | 0.37  | 0.40 |
| A1  |             |       | 0.05 |
| b   | 0.45        | 0.50  | 0.55 |
| D   | 0.90        | 1.00  | 1.10 |
| D1  |             |       | 0.05 |
| Ε   | 0.50        | 0.60  | 0.70 |
| е   | 0.65 BSC    |       |      |
| L   | 0.22 REF    |       |      |
| L1  | 0.24        | 0.285 | 0.34 |



# RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

# 2X 0.05 C PIN 1 REFERENCE

TOP VIEW







# GENERIC MARKING DIAGRAM\*



XX = Specific Device CodeM = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON15241G            | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | X2DFNW2 1.0X0.6, 0.65P |                                                                                                                                                                                  | PAGE 1 OF 1 |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



### X2DFN2 1.0x0.6, 0.65P CASE 714AB **ISSUE B**

**DATE 21 NOV 2017** 







**BOTTOM VIEW** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. EXPOSED COPPER ALLOWED AS SHOWN.

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN         | MOM  | MAX  |  |
| Α   | 0.34        | 0.37 | 0.40 |  |
| A1  |             | 0.03 | 0.05 |  |
| b   | 0.45        | 0.50 | 0.55 |  |
| D   | 0.95        | 1.00 | 1.05 |  |
| Е   | 0.55        | 0.60 | 0.65 |  |
| е   | 0.65 BSC    |      |      |  |
| L   | 0.20        | 0.25 | 0.30 |  |

### **RECOMMENDED SOLDER FOOTPRINT\***



**DIMENSIONS: MILLIMETERS** 

### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON98172F           | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | X2DFN2 1.0X0.6, 0.65P |                                                                                                                                                                                   | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.