# ESD7M5.0DT5G

# **ESD Protection Diode**

# **Ultra-Low Capacitance**

The ESD7M5.0DT5G is designed to protect voltage sensitive components from damage due to ESD in applications that require ultra low capacitance to preserve signal integrity. Excellent clamping capability, low leakage and fast response time are combined with an ultra low diode capacitance of 2.5 pF to provide best in class protection from IC damage due to ESD. The ultra small SOT-723 package is ideal for designs where board space is at a premium. The ESD7M5.0DT5G can be used to protect two uni-directional lines or one bi-directional line. When used to protect one bi-directional line, the effective capacitance is 1.25 pF. Because of its low capacitance, it is well suited for protecting high frequency signal lines such as USB2.0 high speed and antenna line applications.

### **Specification Features:**

- Low Capacitance 2.5 pF Max
- Low Clamping Voltage
- Small Body Outline Dimensions: 0.047" x 0.047" (1.20 mm x 1.20 mm)
- Low Body Height: 0.020" (0.5 mm)
- Stand-off Voltage: 5 V
- Low Leakage
- Response Time is Typically < 1.0 ns
- IEC61000-4-2 Level 4 ESD Protection
- This is a Pb-Free Device

#### **Mechanical Characteristics:**

**CASE:** Void-free, transfer-molded, thermosetting plastic

Epoxy Meets UL 94 V-0

**LEAD FINISH:** 100% Matte Sn (Tin)

**MOUNTING POSITION:** Any

QUALIFIED MAX REFLOW TEMPERATURE: 260°C

Device Meets MSL 1 Requirements

#### **MAXIMUM RATINGS**

| Rating                                                                 | Symbol           | Value       | Unit |
|------------------------------------------------------------------------|------------------|-------------|------|
| IEC 61000-4-2 (ESD) Contact                                            |                  | ±10         | kV   |
| Total Power Dissipation on FR-5 Board (Note 1) @ T <sub>A</sub> = 25°C | P <sub>D</sub>   | 150         | mW   |
| Storage Temperature Range                                              | T <sub>stg</sub> | -55 to +150 | °C   |
| Junction Temperature Range                                             | $T_J$            | -55 to +125 | °C   |
| Lead Solder Temperature – Maximum (10 Second Duration)                 | T <sub>L</sub>   | 260         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.

See Application Note AND8308/D for further description of survivability specs.



## ON Semiconductor®

#### www.onsemi.com

PIN 1. CATHODE 2. CATHODE 3. ANODE





SOT-723 CASE 631AA

#### MARKING DIAGRAM



L7 = Specific Device Code M = Date Code

#### ORDERING INFORMATION

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| ESD7M5.0DT5G | SOT-723<br>(Pb-Free) | 8000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **DEVICE MARKING INFORMATION**

See specific marking information in the device marking column of the Electrical Characteristics tables starting on page 2 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                                          |
|-----------------|----------------------------------------------------|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                 |
| $V_{RWM}$       | Working Peak Reverse Voltage                       |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| $V_{BR}$        | Breakdown Voltage @ I <sub>T</sub>                 |
| I <sub>T</sub>  | Test Current                                       |
| I <sub>F</sub>  | Forward Current                                    |
| V <sub>F</sub>  | Forward Voltage @ I <sub>F</sub>                   |
| P <sub>pk</sub> | Peak Power Dissipation                             |
| С               | Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz   |



**ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$  unless otherwise noted,  $V_F = 1.1 \text{ V Max.}$  @  $I_F = 10 \text{ mA}$  for all types)

|              |                   | V <sub>RWM</sub><br>(V) | I <sub>R</sub> (μΑ)<br>@ V <sub>RWM</sub> | V <sub>BR</sub> (V)<br>@ I <sub>T</sub><br>(Note 2) | I <sub>T</sub> | C (pF),<br>uni-directional<br>(Note 3) | C (pF),<br>bi-directional<br>(Note 4) | V <sub>C</sub> (V)<br>@ I <sub>PP</sub> = 1 A<br>(Note 5) | V <sub>C</sub>                      |
|--------------|-------------------|-------------------------|-------------------------------------------|-----------------------------------------------------|----------------|----------------------------------------|---------------------------------------|-----------------------------------------------------------|-------------------------------------|
| Device       | Device<br>Marking | Max                     | Max                                       | Min                                                 | mA             | Max                                    | Max                                   | Max                                                       | Per<br>IEC61000-<br>4-2<br>(Note 6) |
| ESD7M5.0DT5G | L7                | 5.0                     | 1.0                                       | 5.4                                                 | 1.0            | 2.5                                    | 1.25                                  | 10.4                                                      | Figures 1<br>and 2                  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- V<sub>BR</sub> is measured with a pulse test current I<sub>T</sub> at an ambient temperature of 25°C.
   Uni–directional capacitance at f = 1 MHz, V<sub>R</sub> = 0 V, T<sub>A</sub> = 25°C (pin1 to pin 3; pin 2 to pin 3).
   Bi–directional capacitance at f = 1 MHz, V<sub>R</sub> = 0 V, T<sub>A</sub> = 25°C (pin1 to pin 2).
- 5. Surge current waveform per Figure 5.
- 6. For test procedure see Figures 3 and 4 and Application Note AND8307/D.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV contact per IEC 61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV contact per IEC 61000-4-2

## ESD7M5.0DT5G

#### IEC 61000-4-2 Spec.

| Level | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
|-------|-------------------------|------------------------------|----------------------|-------------------------|
| 1     | 2                       | 7.5                          | 4                    | 2                       |
| 2     | 4                       | 15                           | 8                    | 4                       |
| 3     | 6                       | 22.5                         | 12                   | 6                       |
| 4     | 8                       | 30                           | 16                   | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 5. 8 X 20 µs Pulse Waveform



SOT-723 CASE 631AA-01 ISSUE D

**DATE 10 AUG 2009** 

# NOTES:

- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. MAXIMUM LEAD THICKNESS INCLUDES LEAD
- FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

|     | MILLIMETERS |      |      |  |  |
|-----|-------------|------|------|--|--|
| DIM | MIN         | NOM  | MAX  |  |  |
| Α   | 0.45        | 0.50 | 0.55 |  |  |
| b   | 0.15        | 0.21 | 0.27 |  |  |
| b1  | 0.25        | 0.31 | 0.37 |  |  |
| С   | 0.07        | 0.12 | 0.17 |  |  |
| D   | 1.15        | 1.20 | 1.25 |  |  |
| E   | 0.75        | 0.80 | 0.85 |  |  |
| е   | 0.40 BSC    |      |      |  |  |
| ΗE  | 1.15        | 1.20 | 1.25 |  |  |
| L   | 0.29 REF    |      |      |  |  |
| L2  | 0.15        | 0.20 | 0.25 |  |  |

## **GENERIC** MARKING DIAGRAM\*



= Specific Device Code XX Μ = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

# -X-2X b ⊕ 0.08 X Y **TOP VIEW**





STYLE 1: PIN 1. BASE 2. EMITTER 3. COLLECTOR STYLE 2: PIN 1. ANODE 2. N/C 3. CATHODE STYLE 3: PIN 1. ANODE 2. ANODE 3. CATHODE

STYLE 4: PIN 1. CATHODE 2. CATHODE 3. ANODE STYLE 5: PIN 1. GATE 2. SOURCE 3. DRAIN

**RECOMMENDED SOLDERING FOOTPRINT\*** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON12989D | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOT-723     |                                                                                                                                                                                   | PAGE 1 OF 1 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.