



# 100V, 4A, Half-Bridge Gate Driver Evaluation Board

## **DESCRIPTION**

The EV1924A-R-00A is an evaluation board for the MP1924A, a high-frequency, half-bridge gate driver. Its high-side and low-side driver channels are independently controlled, and are matched with a time delay of less than 5ns.

The board is configured as a buck converter. The INH and INL signals are independent of each other. Complementary PWMs with proper dead time should be implemented for INH and INL.

### **ELECTRICAL SPECIFICATIONS**

| Parameter                   | Symbol Value    |          | Units |
|-----------------------------|-----------------|----------|-------|
| Driver power supply voltage | $V_{DD}$        | 8 to 15  | ٧     |
| Input power supply voltage  | V <sub>IN</sub> | 0 to 100 | V     |

### **FEATURES**

- 115V Bootstrap Voltage Range
- On-Chip Bootstrap Diode
- Quiescent Current Below 150µA
- Typical Propagation Delay of 20ns
- · Gate Driver Matching of Less than 5ns
- UVLO for Both High-Side and Low-Side Gate Drivers
- TTL-Compatible Input
- Available in QFN-10 (4mmx4mm) and SOIC-8 Packages

### **APPLICATIONS**

- Motor Drivers
- Telecom Half-Bridge Power Supplies
- Avionics DC/DC Converters

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

## **EV1924A-R-00A EVALUATION BOARD**



(LxWxH) 6.35cmx6.35cmx1cm

| <b>Board Number</b> | MPS IC Number |  |  |
|---------------------|---------------|--|--|
| EV1924A-R-00A       | MP1924AHR     |  |  |



### **QUICK START GUIDE**

- 1. Preset the driver power supply voltage V<sub>DD</sub> between 8V and 15V.
- 2. Preset the input power supply voltage V<sub>POWER</sub> between 0V and 100V.
- 3. Attach a complementary PWM with a proper dead time to CN4.
- 4. Attach the driver power supply to:
  - a. Positive (+): VDD
  - b. Negative (-): GND
- 5. Attach the input power supply to:
  - a. Positive (+): V<sub>POWER</sub>
  - b. Negative (-): GND
- 6. Attach the load to:
  - a. Positive (+): V<sub>LOAD</sub>
  - b. Negative (-): GND
- 7. Turn the driver power supply on.

Check the INH, INL, DRVH, and DRVL signals. Ensure that a sufficient dead time for DRVH and DRVL has been established before continuing to step 8.

- 8. Turn the input power supply on.
- 9. Turn the load on, then check output voltage and current.
- 10. To turn the system off, follow the steps below:
  - a. Turn the load off.
  - b. Turn V<sub>POWER</sub> off.
  - c. Turn V<sub>DD</sub> off.



## **EVALUATION BOARD SCHEMATIC**



Figure 1: Evaluation Board Schematic



## **EV1924A-R-00A BILL OF MATERIALS**

| Qty | Ref                                                               | Value          | Description                        | Package             | Manufacturer | Manufacturer P/N   |
|-----|-------------------------------------------------------------------|----------------|------------------------------------|---------------------|--------------|--------------------|
| 5   | C1, C11,<br>C12,<br>C13, C14                                      | 22μF/<br>25V   | Ceramic<br>capacitor, 25V,<br>X5R  | 1210                | Murata       | GRM32ER71E226KE15L |
| 2   | C2, C3                                                            | 1μF/<br>25V    | Ceramic<br>capacitor, 25V,<br>X5R  | 0603                | TDK          | C1608X5R1E105K     |
| 3   | C4, C5,<br>C16                                                    | NS             |                                    |                     |              |                    |
| 1   | C6                                                                | 100μF/<br>160V | Electrolytic capacitor, 160V       | DIP                 | Jianghai     | CD110-160V100      |
| 4   | C7, C8,<br>C9, C10                                                | 220nF/<br>250V | Ceramic<br>capacitor, 250V,<br>X7R | 1210                | Murata       | GRM32DR72E224KW01L |
| 1   | C15                                                               | 330μF/<br>35V  | Electrolytic capacitor, 35V        | SMD                 | Jianghai     | VZ1-35V330         |
| 1   | L1                                                                | 33µH           | Inductor, 33µH,<br>8.5A            | SMD                 | Wurth        | 74435573300        |
| 1   | R5                                                                | NS             |                                    |                     |              |                    |
| 3   | R2, R3,<br>R4                                                     | 0Ω             | Film resistor, 5%                  | 0603                | Yageo        | RC0603JR-070RL     |
| 2   | M1, M2                                                            | AM4490N        | N-channel<br>MOSFET                | PowerPAK<br>SO-8    | Analog Power | AM4490N            |
| 1   | U1                                                                | MP1924A        | Integrated gate driver             | QFN-10<br>(4mmx4mm) | MPS          | MP1924AHR          |
| 4   | V <sub>POWER</sub> ,<br>V <sub>LOAD</sub> ,<br>GNDx2              |                | 2mm needle                         |                     |              |                    |
| 9   | VDD,<br>GND,<br>VCC,<br>GND,<br>INL, INH,<br>DRVH,<br>DRVL,<br>SW |                | 1mm needle                         |                     |              |                    |



## **PCB LAYOUT**



Figure 2: Top Silkscreen Layer



Figure 4: Mid-Layer 1



Figure 3: Top Layer



Figure 5: Mid-Layer 2



Figure 6: Bottom Layer