

# Full-Feature −48 V Hot Swap Controller

# Data Sheet **[ADM1073](http://www.analog.com/ADM1073?doc=ADM1073.pdf)**

### **FEATURES**

- **Precision inrush linear current limit**
- **Soft start inrush current limit profiling**
- **Precision maximum on-time in current limit**
- **Maximum on-time modulated by FET drain voltage for additional SOA protection**
- **Adjustable PWM retry scheme and multiple device cascading capability for charging large capacitive loads**
- **Limited number of PWM cycles for FET SOA protection under short circuit condition**
- **Ability to configure device as continuous autoretry with a 5-second cooling period**
- **Shunt regulator topology to allow very large transient input supplies**
- **Separate UV and OV pins for programming allowable input supply window**
- **Programmable OV hysteresis using current source into pin when supply is high**
- **Programmable UV hysteresis using current sink from pin when supply is low**
- **PWRGD output indicates when capacitor charging complete**
- **SPLYGD output indicates when supply is within valid window**
- **LATCHED output indicates the end of the retry cycle before load capacitance is charged**
- **SHDN input for user-commanded shutdown**

**RESTART input for user-triggered 5-second shutdown and autorestart— virtual card reseat**

### **GENERAL DESCRIPTION**

The ADM1073 is a full-feature, negative voltage, hot swap controller that allows boards to be safely inserted and removed from a live −48 V backplane. The part provides precise and robust current limiting, and protection against both transient and nontransient short circuits in overvoltage and undervoltage conditions. The ADM1073 can operate from a negative voltage of −18 V to −80 V and can tolerate transient voltages of up to −200 V.

Inrush current is limited to a programmable value by controlling the gate drive of an external N-channel FET. The maximum current limit is set by the choice of the sense resistor, RSENSE.

### **FUNCTIONAL BLOCK DIAGRAM**



#### **APPLICATIONS**

**Central office switching**

**Telecommunication and data communication equipment −48 V distributed power systems Negative power supply control High availability servers −48 V power supply modules Disk arrays**

A built-in soft start function allows control of the inrush current profile by an external capacitor on the soft start (SS) pin.

An external capacitor on the TIMER pin determines the time for which the FET gate is controlled to be high when maximum inrush current flows. The ADM1073 employs a limited consecutive retry scheme, whereby, if the load capacitance is not fully charged within one attempt, the FET gate is pulled low and retries after a cooling period.

*(continued on Page [3\)](#page-2-0)*

**Rev. B [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADM1073.pdf&product=ADM1073&rev=B)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2004–2013 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)**

# **TABLE OF CONTENTS**



# **REVISION HISTORY**

### $7/13$ -Rev. A to Rev. B



### 4/04-Revision 0: Initial Version



# <span id="page-2-0"></span>GENERAL DESCRIPTION

*(continued from Page 1)* 

Further control of the inrush current is provided by modulating the width of the pulses, depending on the drain-source voltage across the FET. This allows maximum charge transfer to the load capacitance while maintaining the FET in its safe operating area (SOA).

The default duty cycle of the pulse train is 6%, decreasing to 2.5% with maximum FET drain-source voltage, with a maximum of seven successive autorestarts. After seven successive autorestarts, the fault is latched and the part goes into shutdown, with the result that the external FET is disabled until the power is reset. The LATCHED output signal indicates when the seven retries are complete.

Further programmability is offered by allowing alteration of the default 6% ratio. An extra resistor between the TIMER pin and VEE allows the ratio of on-time to off-time to be decreased, while a resistor between TIMER and  $V_{IN}$  allows the ratio to be increased.

The ADM1073 has separate UV and OV pins for undervoltage and overvoltage detection. The FET is turned off, if a nontransient voltage less than the undervoltage threshold

(typically −36 V) is detected on the UV pin, or if greater than the overvoltage threshold (typically −80 V) is detected on the OV pin. The operating voltage window of the ADM1073 is programmable via resistor networks on the UV and OV pins. The hysteresis levels on the undervoltage and overvoltage detectors can also be altered (see the [Undervoltage/Overvoltage](#page-15-6)  [Detection](#page-15-6) section). The SPLYGD output signal indicates when the backplane supply is within the externally programmable operating voltage range.

Other functions include

- PWRGD output, which can be used to enable a power module (the DRAIN pin is monitored to determine when the load capacitance is fully charged)
- SHDN input to manually disable the GATE drive
- RESTART input to remotely initiate a 5 second shutdown

The ADM1073 is fabricated using BiCMOS technology for minimal power consumption and is available in a 14-lead TSSOP package.

# <span id="page-3-0"></span>**SPECIFICATIONS**

V<sub>DD</sub> = 0 V, V<sub>EE</sub> = −48 V; T<sub>A</sub> = −40°C to +85°C, unless otherwise noted.

### **Table 1.**



# Data Sheet **ADM1073**



# <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

All voltages referred to  $V_{EE}$ ,  $T_A = 25$ °C, unless otherwise noted.

#### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-5-1"></span>**THERMAL CHARACTERISTICS**

14-lead TSSOP Package:

 $\theta_{IA} = 240^{\circ}$ C/W  $\theta_{\text{JC}} = 43^{\circ}\text{C/W}$ 

### <span id="page-5-2"></span>**ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



*Figure 2. Pin Configuration* 



# <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS





Figure 4. I<sub>IN</sub> vs. V<sub>IN</sub>



Figure 5.  $R_Z$  (V<sub>IN</sub> Forward Voltage) vs. Temperature





Figure 7. Undervoltage Lockout, VLKO, vs. Temperature



# Data Sheet **ADM1073**











*Figure 11. IGATE (Source) vs. Temperature* 



*Figure 12. IGATE (Source) vs. VGATE*



*Figure 13. I<sub>GATE</sub>* (FCL, Sink) vs. Temperature (V<sub>GATE</sub> = 2 V)



*Figure 14. IGATE (FCL, Sink) vs. VGATE*

# ADM1073 Data Sheet



*Figure 20. ISENSE vs. (VSENSE − VEE)*

# Data Sheet **ADM1073**



*Figure 21. Voltage Limits for Load Current Control vs. Temperature* 



*Figure 22. High and Low TIMER Thresholds vs. Temperature*



*Figure 23. Maximum Current Limit On-Time vs. Temperature (IDRAIN = 4 µA, CTIMER = 47 nF)*



*Figure 24. Current Limit On-Time vs. CTIMER (1 nF − 100 nF)*



**35 30 PWM (%) 25 20 15 10 5 0** 04488-026 04488-026 **0 1 2 3 4 5 6 7 8 9 10 RTIMER (M**Ω**)**

*Figure 26. Current Limit PWM vs. RTIMER*



*Figure 27. Continuous Short Circuit Time before Shutdown vs. Temperature*



*Figure 28. RESTART Time vs. Temperature*



**Figure 29. Soft Start Ramp Time vs. Css** 



*Figure 30. IUV/OV vs. Temperature*

# <span id="page-12-1"></span><span id="page-12-0"></span>FUNCTIONAL DESCRIPTION **HOT CIRCUIT INSERTION**

Inserting circuit boards into a live −48 V backplane can cause large transient currents to be drawn as the board capacitance charges up. These transient currents can cause glitches on the system power supply and can permanently damage the board connectors and components.

The ADM1073 is designed to control the manner in which a board's supply voltage is applied so that harmful transient currents do not occur and the board can be safely inserted or removed from a live backplane. Undervoltage, overvoltage, and overcurrent protection are other features of the part. The ADM1073 ensures that the input voltage is stable and within tolerance before being applied to the power module.

## <span id="page-12-2"></span>**INITIAL STARTUP**

The ADM1073 hot swap controller normally resides on a removable circuit board and controls the manner in which power is applied to the board upon connection. This is achieved using a FET, Q1, in the power path (see [Figure 31\)](#page-12-3). By controlling the gate voltage of the transistor, the surge of current to charge load capacitance can be limited to a safe value when the board makes connection. The ADM1073 can also reside on the backplane itself and perform the same function from there.

[Figure 32](#page-12-4) shows a typical ADM1073 application circuit. When the plug-in board is inserted into the live backplane, the −48 V and 0 V lines connect to the live supply. This powers up the device with the voltage on  $V_{IN}$  exceeding  $V_{LKO}$ . When the voltage on the UV pin exceeds the undervoltage rising threshold (0.868 V), it is now inside the programmed operating voltage window. It must stay inside this window for the duration of the power-on reset delay time, tron (150 ms).

<span id="page-12-3"></span>

<span id="page-12-4"></span>*Figure 32. ADM1073 Application Diagram* 

When the device detects that the supply voltage is valid, it ramps up the GATE voltage until the FET turns on and the load current increases. The ADM1073 monitors the level of the current flowing through the FET by sensing the voltage across the external sense resistor, RSENSE. When the SENSE voltage reaches 100 mV, the GATE pin is actively controlled, limiting the load current. In this way, the maximum current permitted to flow through the load is set by the choice of RSENSE.

If a change in the level of the supply voltage causes the voltage on UV to fall below the undervoltage falling threshold ( $V_{UVF}$ ), or the voltage on OV to rise above the overvoltage rising threshold ( $V<sub>OVR</sub>$ ), then the gate drive is disabled.

### <span id="page-13-0"></span>**BOARD REMOVAL**

If the board is removed from a card cage, the voltage on the UV pin falls to zero (that is, outside operating range) and the GATE drive is de-asserted, turning off the FET.

### <span id="page-13-1"></span>**CONTROLLING THE CURRENT**

The ADM1073 features the following current control functions:

- Precision maximum current limit
- Controlled time in current limit
- Limited number of consecutive maximum current events
- Current limit profiling—soft start
- Overcurrent fast limit

In the following sections, five distinct system operating conditions are described with reference to the current control features.

#### *Startup into Nominal Load Capacitance*

Once the supply voltage has exceeded the UV threshold, and following the 0.6 ms UV filter time, the current to the load ramps up linearly as the capacitor on the Soft Start (SS) pin is charged to 2.5 V. At the same time, current is sourced into the capacitor on the TIMER pin, both from an on-chip source and via the drain resistor. Once the soft start voltage has reached 2.5 V, the current to the load is limited to  $I_{MAX}$  (100 mV/RSENSE). Assuming that the values of RSENSE and the TIMER capacitance have been chosen to allow the load capacitance to charge within one ON period (tow period), the load capacitor is fully charged before the voltage on TIMER reaches 2.5 V. At this point, the current to the load decreases, and the FET gate voltage increases to Vss, connecting the supply to the load.

### *Startup into Load with Large Capacitance*

If the load capacitance is sufficiently large that to charge it fully in one attempt would compromise the FET's SOA, consecutive maximum current events may be used. The use of this technique assumes that the load is not yet enabled, so negligible load current is demanded. The initial current profiling is identical to that for startup into a nominal load capacitance. If the charge passed to the load in time  $t_{ON}$  with maximum current flowing is insufficient to fully charge the load capacitance, at the

end of the t<sub>ON</sub> period the load capacitance is still demanding maximum current. The ADM1073 now controls the FET gate to zero for a time torf, determined by the time taken for the onchip current sink to discharge the TIMER capacitance to 0.5 V. At the end of time torf, the device retries, again following the soft start current profile. In this way, a large load capacitance can be charged using consecutive current limit periods. The external components should be chosen to ensure that the capacitance is fully charged within seven TIMER periods, if the default limited consecutive retry mode is used.

#### *Startup into a Short Circuit or over Current Fault*

The load might demand large currents at initial connection. The ADM1073 follows the Soft Start current profile as described for startup into a nominal load. The current is limited at  $I_{MAX}$  for time t<sub>ON</sub> following which the FET gate is pulled low. The FET gate is held low for time torr, before retrying, again with the soft start current profile. The ADM1073 cycles through 7 retries, after which it latches the FET off, assuming the default limited consecutive retry mode is used.

#### *Voltage Step during Normal Operation*

Once the load capacitance is charged at initial board insertion and a PWRGD signal is issued by the ADM1073, the load begins to demand current. Therefore, following a step increase in the magnitude of the supply voltage, not all the FET current is available for charging of the load capacitance. Because the FET is fully on following a step in the supply voltage, the current increases immediately from I<sub>LOAD</sub> to supply charge to the load capacitance. If the current remains below the fast current limit, the FET gate drive amplifier controls it back to I<sub>MAX</sub>. If the current exceeds the fast current limit, the FET gate is strongly pulled down and back into regulation with the current at I<sub>MAX</sub>. The size of the voltage step and the headroom between the load current and  $I_{MAX}$  determine the time required at  $I_{MAX}$  to charge the load capacitance. External components should be chosen to ensure that any expected step size leads to a requirement of less than time to to charge the load capacitance.

#### *Short Circuit or Overcurrent Fault during Operation*

If a short circuit or an overcurrent fault occurs during normal operation, the FET is fully on and initially allows increased current to flow. If the current remains below the fast current limit, the FET gate drive amplifier controls it back to  $I_{MAX}$ . If the current exceeds the fast current limit, the FET gate is strongly pulled down and back into regulation with the current at I<sub>MAX</sub>. Following a period, tox, the ADM1073 pulls the FET gate low for a time toff, then retries following the soft start current profile. If the fault persists, the ADM1073 cycles through 7 retries before latching off. If the fault clears within the 7-retry period, the ADM1073 controls the FET gate high to allow normal operation to continue.

## <span id="page-14-0"></span>**SENSE**

The SENSE pin is used for sensing the voltage across an external power sense resistor. This voltage is differentially measured with respect to VEE, and used to control the GATE. If SENSE is lower than 100 mV (after the soft start time), the GATE pin is allowed to increase up to 12 V to provide maximum FET enhancement. If the current increases such that the SENSE pin tries to go above 100 mV, the GATE pin is controlled in a feedback loop to ensure that the voltage across the sense resistor is regulated at exactly 100 mV.

### <span id="page-14-1"></span>**SENSE RESISTOR**

The ADM1073's current limiting function can operate at different current levels. The current limit is determined by selection of the sense resistor, RSENSE[. Table 4](#page-14-7) shows how the maximum allowable load current  $(I_{\text{LOAD}(\text{MAX})})$  and the minimum and maximum inrush currents ( $I_{\text{LIMIT(MIN)}}$  and  $I_{\text{LIMIT(MAX)}}$ ) are related to the value of RSENSE.

<span id="page-14-7"></span>



## <span id="page-14-2"></span>**SOFT START (SS PIN)**

The SS pin is used to determine the inrush current profile. A capacitor should be attached to this pin. Whenever the FET is requested to turn on, the SS pin is held at ground until the SENSE pin reaches a few mV. A current source is then turned on, which linearly ramps the capacitor up to 2.5 V. The reference voltage for the GATE linear control amplifier is derived from the soft start voltage, such that the inrush linear current limit is defined as

$$
I_{LIMIT} = V_{SOFT\_START}/20 \times R_{SENSE}
$$

### *Overdriving the SS Pin*

The SS pin can be overdriven externally from 0.360 V to 1.95 V to offset the current limit control loop threshold from 18 mV to 100 mV. This allows different current limits to be selected at different points of operation without using multiple sense resistors. The current limit voltage is clamped at 100 mV maximum.

# <span id="page-14-3"></span>**GATE**

Analog output for driving the external FET gate. This pin is switched to  $V_{EE}$  when the FET is off, is linearly controlled when the FET is at the programmed inrush current limit, and is switched to  $V_{IN}$  when the FET is fully enhanced. The source current capability is small to provide slow controlled turn-on, and the sink current capability is large to provide fast turn-off.

# <span id="page-14-4"></span>**VIN**

Positive supply pin. This current-driven supply is shuntregulated at 12.3 V internally, and should be connected to the most positive input supply terminal (usually −48 V RTN or 0 V) through a dropper resistor. The resistor should be chosen such that it always supplies enough current to overcome the maximum quiescent supply current of the chip. Default  $R_{DROP} =$ 30 kΩ.

## <span id="page-14-5"></span> $V_{FF}$

Negative supply input. This pin should be connected directly to the most negative input supply terminal (−48 V). This pin is also used for differentially sensing across the external power resistor, and should, therefore, be connected as close to the sense resistor as possible. (See th[e Kelvin Sense Resistor](#page-20-1)  [Connection](#page-20-1) section.)

### <span id="page-14-6"></span>**TIMING CONTROL—TIMER**

The TIMER pin is an analog pin that determines the maximum on-time when the FET is in linear current limit, and controls the PWM duty cycle for pulsed load capacitor charging. A capacitor should be attached to this pin. When the FET is in current limit, a 19 µA current source charges the external capacitor. If the FET is still in current limit when the TIMER capacitor reaches 2.5 V, the GATE driver is turned off and a 1 µA discharge current sink is turned on. The GATE remains low until the TIMER capacitor is reduced to 0.5 V. At this point, the GATE pin is turned on again. If the FET goes back into current limit, the TIMER recharging starts again.

The PWM duty cycle is set at 6% default level by the size of these two current sources. Adding a resistor from TIMER to VEE decreases the duty cycle. Adding a resistor from TIMER to  $V_{IN}$ increases the duty cycle.

In addition, a current proportional to the current into the DRAIN pin is added to the charging current. The additional current varies linearly with DRAIN voltage. This reduces the maximum on-time and the percentage PWM duty cycle when there is a large voltage across the FET.

### <span id="page-15-0"></span>**DRAIN**

Analog input fed by a resistor connected to the drain of the FET. This pin is clamped to go no higher than 4 V with respect to VEE. Below this level, the voltage on the pin is monitored so that, if it falls below 2 V, the PWRGD output can be set. Above the 4 V level, the current into the pin is detected and used to modulate the maximum on-time for the linear FET driver. This is done by summing a proportion of the drain input current with the charging current for the TIMER timing capacitor, thereby reducing the allowable on-time.

### <span id="page-15-1"></span>**PWRGD**

Output to indicate when the load capacitor is fully charged. This is an open collector output with internal pull-up to  $V_{\text{IN}}$ . When a normal startup is initiated, the PWRGD output is latched low when the DRAIN pin falls below 2 V. The latch is reset, if either the input supply goes out of range or a current limit time-out event occurs. The second of these cases ensures that, if a voltage step of greater than 2 V is presented at the input, the PWRGD flag does not go high while the load capacitor is being charged up to the additional voltage.

# <span id="page-15-2"></span>**LATCHED**

Output to indicate when the device has completed the maximum number (7) of PWM cycles. This is an open collector output with an internal current source pull-up. If this PWM time-out event occurs, the GATE pin is latched low and the LATCHED output is set low. This condition can then be reset by either a power cycling event or a low signal to either the SHDN input or the RESTART input. By connecting the LATCHED signal directly to SHDN, the device can effectively be put into a continuous PWM mode. By connecting the LATCHED signal directly to RESTART, the device can effectively be put into autoretry mode, with a 5-second cooling period.

## <span id="page-15-3"></span>**SPLYGD**

Output to indicate when the input supply is within the programmed voltage window. This is an open collector output with an internal pull-up current source. For very large capacitive loads where multiple FETs and controllers are required to meet the inrush requirements, this output can be used to drive directly into the UV pin of a second controller. This allows the second FET to start 1 ms after the first one, with the added advantage that the input supply UV detection is done on one controller only. The SPLYGD output is asserted only when the ADM1073 is not in reset mode.

## <span id="page-15-4"></span>**RESTART**

Edge-triggered input. Allows the user to remotely command a 5-second shutdown and restart of the hot swap function, effectively simulating a board removal and replacement. The

shutdown function is triggered by a low pulse of at least 5  $\mu$ s at the pin. This pin has an internal pull-up of approximately 6 µA, allowing it to be driven by an open collector pull-down output or a push-pull output. The input threshold is 1.5 V.

# <span id="page-15-5"></span>**SHDN**

Level-triggered input. Allows the user to command a shutdown of the hot swap function. When this input is set low, the GATE output is switched to V<sub>EE</sub> to turn the FET off. This pin has an internal pull-up of approximately 6 µA, allowing it to be driven by an open collector pull-down output or a push-pull output. The input threshold is 1.5 V.

#### <span id="page-15-6"></span>**UNDERVOLTAGE/OVERVOLTAGE DETECTION**

The ADM1073 incorporates dual pin undervoltage and overvoltage detection, with a programmable operating voltage window. When the voltage on the UV pin falls below the UV falling threshold or the voltage on the OV pin rises above the OV rising threshold, a fault signal is generated that disables the linear current regulator and results in the GATE pin being pulled low. The voltage fault signal is time filtered so that faults of a duration less than the UV glitch filter time (0.6 ms) and OV glitch filter time  $(5 \mu s)$  do not force the gate drive low. The filter operates only on the faulting edge, that is, on a high-to-low transition on the undervoltage monitor and on a low-to-high transition on the overvoltage monitor.



*(Standard 4-Resistor Configuration)*

The operating voltage window is determined by selecting the resistor ratios R1/R2 and R3/R4. These resistor networks form two resistor dividers that generate the voltages at the UV and OV pins, which are proportional to the supply voltage. By choosing these ratios carefully, the user can program the ADM1073 to apply the supply voltage to the load only when it is within specific thresholds. Note that 1% tolerance resistors should always be used to maintain the accuracy of the programmed thresholds.

# Data Sheet **ADM1073**

#### *UV (Undervoltage)*

The voltage on the UV pin is compared to an internal 0.868 V reference. For the implementation in Figure 33, the undervoltage level is then set as

 $V_{UV} = 0.868 \times (R1 + R2)/R2$ 

If the UV pin voltage is less than 0.868 V and the comparator trips, an internal 5 µA current sink is turned on. This pulls the UV voltage down by

 $V_{UVHYST(PIN)} = 5 \mu A \times R1 \times R2/(R1 + R2)$ 

at the UV pin, or by

 $V_{UVHYST(SUPPLY)} = 5 \mu A \times R1$ 

at the supply.

In this manner, the user can program the value of the voltage hysteresis by varying the parallel impedance of the resistor divider. The UV comparator has an internal 0.6 ms time delay to prevent nuisance shutdowns under noisy supply conditions.

#### *OV (Overvoltage)*

The voltage on the UV pin is compared to an internal 1.93 V reference. For the implementation in Figure 33, the overvoltage level is then set as

 $V_{OV} = 1.93 \times (R3 + R4)/R4$ 

If the OV pin voltage exceeds 1.93 V and the comparator trips, an internal 5 µA current source is turned on. This pulls the OV voltage up by

 $V_{OVHYST(PIN)} = 5 \mu A \times R3 \times R4/(R3 + R4)$ 

at the OV pin, or by

 $V_{OVHYST(SUPPLY)} = 5 \mu A \times R3$ 

at the supply.

In this manner, the user can program the value of the voltage hysteresis by varying the parallel impedance of the resistor divider. The OV comparator has an internal 5 µs time delay.

If the voltage on UV or OV goes out of range (below 0.868 V on UV or above 1.93V on OV), GATE is pulled low. If the supply subsequently reenters the operating voltage window, the ADM1073 restores the GATE drive.

Hysteresis must be considered when reentering the operating window, that is,  $V_{UV}$  must increase above

```
0.868 V + VUVHYST(SUPPLY)
```
when recovering from an undervoltage fault, and  $V_{\text{OV}}$  must drop below

1.93 V − *VOVHYST(SUPPLY)*

when recovering from an overvoltage fault for GATE to be restored.

#### *Alternative UV and OV Configurations*

A 2-resistor or a 3-resistor implementation can also be used to set the UV and OV levels (see [Figure 34](#page-16-0) and [Figure](#page-16-1) 35).



<span id="page-16-0"></span>*Figure 34. 2-Resistor UV/OV Implementation*



<span id="page-16-1"></span>*Figure 35. 3-Resistor UV/OV Implementation*

# <span id="page-17-0"></span>FUNCTIONALITY AND TIMING

## <span id="page-17-1"></span>**LIVE INSERTION**

The timing waveforms associated with the live insertion of a plug-in board using the ADM1073 are shown i[n Figure 36.](#page-17-3) The long connector pins are the first to make connection, and the  $GND - V_{EE}$  potential climbs to 48 V. As this voltage is applied, the voltage at the  $V_{IN}$  pin ramps to a constant 12.3 V and is held at this level with the shunt resistor and external resistor combination at the  $V_{IN}$  pin. In this case, the connection pins are staggered so that the R1/R2 and R3/R4 resistor dividers are the last to connect to the backplane. This means that  $V_{UV}$  and  $V_{OV}$ begin to ramp after the other pins connect. Note that staggered connector pins are optional, because an internal time filter is included on the UV pin.

When V<sub>UV</sub> crosses the undervoltage rising threshold, it is now inside the operating voltage window and the −48 V supply must be applied to the load. The SPLYGD output is asserted and after a time delay, t<sub>POR</sub>, the ADM1073 begins to ramp up the gate drive. When the voltage on the SENSE pin reaches 100 mV (the analog current limit level), the gate drive is held constant. When the board capacitance is fully charged, the sense voltage begins to drop below the analog current limit voltage and the gate voltage is free to ramp up further. The gate voltage eventually climbs to its maximum value of 12.3 V and the PWRGD output is asserted. [Figure 37 s](#page-17-4)hows some typical startup waveforms.



<span id="page-17-3"></span>Figure 36. Timing Waveforms Associated with a Live Insertion Event



#### <span id="page-17-4"></span><span id="page-17-2"></span>**OVERVOLTAGE AND UNDERVOLTAGE FAULTS**

The waveforms for an overvoltage glitch are shown in [Figure 38.](#page-17-5)  When V<sub>ov</sub> glitches above the overvoltage threshold of 1.93 V, an overvoltage condition is detected and the GATE voltage is pulled low.  $V_{\text{OV}}$  begins to drop back toward the operating voltage window, and the GATE drive is restored when the overvoltage falling threshold (1.93 V minus preset OV hysteresis level) is reached[. Figure 38](#page-17-5) illustrates the ADM1073's reactions to an overvoltage condition.



<span id="page-17-5"></span>Figure 38. Timing Waveforms Associated with an Overvoltage Fault  $(Ch1 = GATE; Ch2 = OV; Ch3 = \overline{PWRGD}; Ch4 = \overline{SPLYGD})$ 

An undervoltage glitch is dealt with in a similar way. When  $V_{UV}$ falls below the undervoltage threshold of 0.868 V, the GATE voltage is pulled low. VUV begins to rise back toward the operating voltage window, and the GATE drive is restored when the undervoltage rising threshold (0.868 V plus preset UV hysteresis level) is reached[. Figure 39](#page-18-1) illustrates the ADM1073's operation in an undervoltage situation.



<span id="page-18-1"></span>*Figure 39. Timing Waveforms Associated with an Undervoltage Fault (Ch1 = GATE; Ch2 = UV; Ch3 = PWRGD; Ch4 = SPLYGD)*

# <span id="page-18-0"></span>**SOFT START**

The ADM1073 offers a variable soft start feature. The value of the capacitor on the SS pin sets the ramp rate of the inrush current profile at startup. [Figure 40](#page-18-2) to [Figure 42](#page-18-3) show different inrush current ramp rates for three SS capacitors.



<span id="page-18-2"></span>



<span id="page-18-3"></span>*Figure 42. Soft Start Profile with an 8.2 nF Capacitor (Ch1 = GATE; Ch2 = SENSE)*

# Data Sheet **ADM1073**

### <span id="page-19-0"></span>**CURRENT FAULTS**

Some timing waveforms associated with overcurrent faults are shown in the following figures. [Figure 43](#page-19-1) shows how a permanent current fault is dealt with after startup. SPLYGD going low indicates when the supply voltage is good. Because the output is shorted, the sense voltage immediately rises through the 90 mV circuit breaker threshold, and the fault timer is started. The linear current control loop then goes into regulation at  $V_{\text{SENSE}} =$ 100 mV, accurately limiting the load current at the preset level. The limited consecutive retry scheme PWMs the GATE pin seven times. When the seventh retry occurs, the permanent fault is deemed permanent and the part latches off. The LATCHED output asserts at this time. Power must now be cycled to restart the device. This can be achieved via a manual card reseating event (which cycles the power) or with an external RESTART or SHDN signal.



<span id="page-19-1"></span>*Figure 43. Timing Waveforms Associated with a Current Fault at Startup, Using Limited Consecutive Retry (Ch1 = GATE; Ch2 = SENSE; Ch3 = SPLYGD; Ch4 = LATCHED)*

Note that the LATCHED output can also be tied back to the RESTART input, giving an infinite retry during current fault with a 5-second cool-down period after every seven retries. The waveforms for this event are similar to those i[n Figure 43,](#page-19-1) but repeats every five seconds.

[Figure 44](#page-19-2) shows the behavior of ADM1073 when a temporary current fault occurs followed by a permanent current fault. When the first overcurrent fault occurs, the first 97.5 mV spike on the SENSE line can be seen. The ADM1073 retries a number of times, and during the fifth tore time this current fault corrects itself. After this time period, a no-fault condition is detected and the limited consecutive counter is reset. GATE is reasserted.

When the overcurrent fault returns permanently, the limited consecutive retry counter detects seven consecutive faults and the part latches off. In this way, the ADM1073 prevents nuisance shutdowns caused by transient shorts of a programmable duration (typically ~0.6 s, set via TIMER, as follows), but provides latched shutdown protection from permanently shorted loads.



<span id="page-19-2"></span>*Figure 44. Timing Waveforms Associated with a Temporary Current Fault Followed by a Permanent Current Fault (Ch1 = GATE; Ch2 = SENSE)*

[Figure 45](#page-19-3) shows the behavior of the TIMER pin during a retry cycle. Different current sources are switched in during the on-time (TIMER ramping up) and off-times (TIMER ramping down). This can be seen in the varying ramp-up and rampdown rates of TIMER below. The default ratio of ton to torf is 6%. This ratio can be reduced with a resistor from TIMER to  $V_{EE}$  or increased with a resistor from TIMER to  $V_{IN}$ . The total retry period can be extended or reduced by changing the value of the TIMER capacitor.



<span id="page-19-3"></span>*Figure 45. Timing Waveforms during a Retry Cycle for CTIMER = 0.82 nF (Ch1 = GATE; Ch2 = SENSE; Ch3 = TIMER)*

# <span id="page-20-0"></span>**LOGIC INPUTS**

[Figure 46 s](#page-20-2)hows assertion of the level-triggered  $\overline{\text{SHDN}}$  signal for 150 ms, causing the ADM1073 to shut down for this duration.



<span id="page-20-2"></span>Figure 46. Timing Waveforms Associated with a RESET Event  $(Ch1 = GATE; Ch2 = \overline{SHDN}; Ch3 = \overline{PWRGD}; Ch4 = \overline{SPLYGD})$ 

[Figure 47 s](#page-20-3)hows the assertion of the edge-triggered RESTART signal, causing the ADM1073 to shut down for approximately five seconds before restarting automatically.



<span id="page-20-3"></span>Figure 47. Timing Waveforms Associated with a RESTART Event  $(Ch1 = GATE; Ch2 = \overline{RESTART}$ ; Ch3 =  $\overline{PWRGD}$ ; Ch4 =  $\overline{SPLYGD}$ )

## <span id="page-20-1"></span>**KELVIN SENSE RESISTOR CONNECTION**

When using a low-value sense resistor for high current measurement, the problem of parasitic series resistance can arise. The lead resistance can be a substantial fraction of the rated resistance, making the total resistance a function of lead length. This problem can be avoided by using a Kelvin sense connection. This type of connection separates the current path through the resistor and the voltage drop across the resistor. [Figure 48 s](#page-20-4)hows the correct way to connect the sense resistor between the SENSE and V<sub>EE</sub> pins of the ADM1073.



<span id="page-20-4"></span>Figure 48. Kelvin Sensing with the ADM1073

# <span id="page-21-0"></span>OUTLINE DIMENSIONS



### <span id="page-21-1"></span>**ORDERING GUIDE**



1 Z = RoHS Compliant Part.

# **NOTES**