

# ADuM1250/ADuM1251

# Hot Swappable, Dual I<sup>2</sup>C Isolators

#### **FEATURES**

- ▶ Bidirectional I<sup>2</sup>C communication
- Open-drain interfaces
- ▶ Suitable for hot swap applications
- ▶ 30 mA current sink capability
- ▶ 1000 kHz operation
- ▶ 3.0 V to 5.5 V supply/logic levels
- ▶ 8-lead, RoHS compliant SOIC package
- ▶ High temperature operation: 125°C
- Qualified for automotive applications
- ► Safety and regulatory approvals
  - ▶ DIN VDE V 0884-11:2017-01
    - ► Reinforced V<sub>IORM</sub> = 560 V peak
  - ▶ 2500 V rms for 1 minute per UL 1577
  - ▶ IEC/EN/CSA 62368-1
  - ► IEC/CSA 61010-1
  - CAN/CSA-C22.2 No. 14-18
  - ► GB4943.1-2011

#### **APPLICATIONS**

- ▶ Isolated I<sup>2</sup>C, SMBus, or PMBus interfaces
- ▶ Multilevel I<sup>2</sup>C interfaces
- ▶ Power supplies
- Networking
- Power over Ethernet
- ▶ Hybrid electric vehicle battery management

#### **GENERAL DESCRIPTION**

The ADuM1250/ADuM1251<sup>1</sup> are hot swappable digital isolators with nonlatching, bidirectional communication channels that are compatible with I<sup>2</sup>C interfaces. This eliminates the need for splitting I<sup>2</sup>C signals into separate transmit and receive signals for use with standalone optocouplers.

The ADuM1250 provides two bidirectional channels, supporting a complete isolated I<sup>2</sup>C interface. The ADuM1251 provides one bidirectional channel and one unidirectional channel for applications where a bidirectional clock is not required.

Both the ADuM1250 and the ADuM1251 contain hot swap circuitry to prevent glitching data when an unpowered card is inserted onto an active bus.

#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1. ADuM1250



Figure 2. ADuM1251

These isolators are based on the *i*Coupler® chip scale transformer technology from Analog Devices, Inc. *i*Coupler is a magnetic isolation technology with functional, performance, size, and power consumption advantages as compared to optocouplers. With the ADuM1250/ADuM1251, *i*Coupler channels can be integrated with semiconductor circuitry, which enables a complete isolated I<sup>2</sup>C interface to be implemented in a small form factor.

Rev. J



<sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; and 7,075,329.

# **TABLE OF CONTENTS**

| Features 1                                                                  | ESD Caution                                 | 8  |
|-----------------------------------------------------------------------------|---------------------------------------------|----|
| Applications1                                                               | Pin Configuration and Function Descriptions |    |
| Functional Block Diagrams1                                                  | Test Conditions                             |    |
| General Description1                                                        | Applications Information                    |    |
| Specifications                                                              | Functional Description                      |    |
| Electrical Characteristics3                                                 | Startup                                     |    |
| Package Characteristics5                                                    | Typical Application Diagram                 |    |
| Regulatory Information5                                                     | Capacitive Load at Low Speeds               |    |
| Insulation and Safety Related Specifications6                               | Magnetic Field Immunity                     |    |
| DIN VDE V 0884-11:2017-01 Insulation                                        | Outline Dimensions                          |    |
| Characteristics6                                                            | Ordering Guide                              |    |
| Recommended Operating Conditions7                                           | Evaluation Boards                           |    |
| Absolute Maximum Ratings8                                                   | Automotive Products                         |    |
| REVISION HISTORY                                                            |                                             |    |
| 4/2023—Rev. I to Rev. J                                                     |                                             |    |
| Changes to Features Section                                                 |                                             |    |
| Changes to Regulatory Information Section and Table 4                       |                                             |    |
| Changes to Table 5                                                          |                                             | 0  |
| Changed DIN V VDE V 0884-10 (VDE V 0884-10) Insul                           |                                             | ,  |
| 0884-11:2017-01 Insulation Characteristics Section                          |                                             |    |
| Changes to DIN VDE V 0884-11:2017-01 Insulation Changes to Figure 2 Continu |                                             |    |
| Changes to Figure 3 Caption                                                 |                                             |    |
| Changes to Table 7                                                          |                                             |    |
| Changes to Table 8                                                          |                                             |    |
| Changes to Typical Application Diagram Section                              |                                             |    |
| Added Evaluation Boards Section                                             |                                             | 14 |

#### **ELECTRICAL CHARACTERISTICS**

# **DC Specifications**

All voltages are relative to their respective ground. All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at  $T_A$  = 25°C,  $V_{DD1}$  = 3.3 V or 5 V, and  $V_{DD2}$  = 3.3 V or 5 V, unless otherwise noted.

Table 1.

| Parameter                                            | Symbol                                    | Min                  | Тур  | Max           | Unit | Test Conditions/Comments                      |
|------------------------------------------------------|-------------------------------------------|----------------------|------|---------------|------|-----------------------------------------------|
| ADuM1250                                             |                                           |                      |      |               |      |                                               |
| Input Supply Current, Side 1, 5 V                    | I <sub>DD1</sub>                          |                      | 2.8  | 5.0           | mA   | V <sub>DD1</sub> = 5 V                        |
| Input Supply Current, Side 2, 5 V                    | I <sub>DD2</sub>                          |                      | 2.7  | 5.0           | mA   | V <sub>DD2</sub> = 5 V                        |
| Input Supply Current, Side 1, 3.3 V                  | I <sub>DD1</sub>                          |                      | 1.9  | 3.0           | mA   | V <sub>DD1</sub> = 3.3 V                      |
| Input Supply Current, Side 2, 3.3 V                  | I <sub>DD2</sub>                          |                      | 1.7  | 3.0           | mA   | V <sub>DD2</sub> = 3.3 V                      |
| ADuM1251                                             |                                           |                      |      |               |      |                                               |
| Input Supply Current, Side 1, 5 V                    | I <sub>DD1</sub>                          |                      | 2.8  | 6.0           | mA   | V <sub>DD1</sub> = 5 V                        |
| Input Supply Current, Side 2, 5 V                    | I <sub>DD2</sub>                          |                      | 2.5  | 4.7           | mA   | V <sub>DD2</sub> = 5 V                        |
| Input Supply Current, Side 1, 3.3 V                  | I <sub>DD1</sub>                          |                      | 1.8  | 3.0           | mA   | V <sub>DD1</sub> = 3.3 V                      |
| Input Supply Current, Side 2, 3.3 V                  | I <sub>DD2</sub>                          |                      | 1.6  | 2.8           | mA   | V <sub>DD2</sub> = 3.3 V                      |
| LEAKAGE CURRENTS                                     | I <sub>SDA1</sub> , I <sub>SDA2</sub> ,   |                      | 0.01 | 10            | μA   | $V_{SDA1} = V_{DD1}$ , $V_{SDA2} = V_{DD2}$ , |
|                                                      | I <sub>SCL1</sub> , I <sub>SCL2</sub>     |                      |      |               |      | $V_{SCL1} = V_{DD1}, V_{SCL2} = V_{DD2}$      |
| SIDE 1 LOGIC LEVELS                                  |                                           |                      |      |               |      |                                               |
| Logic Input Threshold <sup>1</sup>                   | V <sub>SDA1T</sub> , V <sub>SCL1T</sub>   | 500                  |      | 700           | mV   |                                               |
| Logic Low Output Voltages                            | V <sub>SDA1OL</sub> , V <sub>SCL1OL</sub> | 600                  |      | 900           | mV   | $I_{SDA1} = I_{SCL1} = 3.0 \text{ mA}$        |
|                                                      |                                           | 600                  |      | 850           | mV   | $I_{SDA1} = I_{SCL1} = 0.5 \text{ mA}$        |
| Input/Output Logic Low Level Difference <sup>2</sup> | $\Delta V_{SDA1}, \Delta V_{SCL1}$        | 50                   |      |               | mV   |                                               |
| SIDE 2 LOGIC LEVELS                                  |                                           |                      |      |               |      |                                               |
| Logic Low Input Voltage                              | V <sub>SDA2IL</sub> , V <sub>SCL2IL</sub> |                      |      | $0.3 V_{DD2}$ | ٧    |                                               |
| Logic High Input Voltage                             | V <sub>SDA2IH</sub> , V <sub>SCL2IH</sub> | 0.7 V <sub>DD2</sub> |      |               | V    |                                               |
| Logic Low Output Voltage                             | V <sub>SDA2OL</sub> , V <sub>SCL2OL</sub> |                      |      | 400           | mV   | $I_{SDA2} = I_{SCL2} = 30 \text{ mA}$         |

 $<sup>^{1}</sup>$  V<sub>IL</sub> < 0.5 V, V<sub>IH</sub> > 0.7 V.

analog.com Rev. J | 3 of 14

<sup>&</sup>lt;sup>2</sup> ΔV<sub>S1</sub> = V<sub>S10L</sub> - V<sub>S1T</sub>. This is the minimum difference between the output logic low level and the input logic threshold within a given component. This ensures that there is no possibility of the part latching up the bus to which it is connected.

## **AC Specifications**

All voltages are relative to their respective ground. All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at  $T_A = 25$ °C,  $V_{DD1} = 3.3$  V or 5 V, and  $V_{DD2} = 3.3$  V or 5 V, unless otherwise noted. Refer to Figure 5.

Table 2.

| Parameter                                                     | Symbol                              | Min  | Тур | Max | Unit  | Test Conditions/Comments                                                                                                                                                                |
|---------------------------------------------------------------|-------------------------------------|------|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAXIMUM FREQUENCY                                             |                                     | 1000 |     |     | kHz   |                                                                                                                                                                                         |
| OUTPUT FALL TIME                                              |                                     |      |     |     |       |                                                                                                                                                                                         |
| 5 V Operation                                                 |                                     |      |     |     |       | 4.5 V ≤ V <sub>DD1</sub> , V <sub>DD2</sub> ≤ 5.5 V, C <sub>L1</sub> = 40 pF,<br>R1 = 1.6 kΩ, C <sub>L2</sub> = 400 pF, R2 = 180 Ω                                                      |
| Side 1 Output (0.9 V <sub>DD1</sub> to 0.9 V)                 | t <sub>f1</sub>                     | 13   | 26  | 120 | ns    |                                                                                                                                                                                         |
| Side 2 Output (0.9 V <sub>DD2</sub> to 0.1 V <sub>DD2</sub> ) | t <sub>f2</sub>                     | 32   | 52  | 120 | ns    |                                                                                                                                                                                         |
| 3 V Operation                                                 |                                     |      |     |     |       | $3.0 \text{ V} \le \text{V}_{\text{DD1}}, \text{V}_{\text{DD2}} \le 3.6 \text{ V}, \text{C}_{\text{L1}} = 40 \text{ pF},$<br>R1 = 1.0 kΩ, C <sub>L2</sub> = 400 pF, R2 = 120 Ω          |
| Side 1 Output (0.9 V <sub>DD1</sub> to 0.9 V)                 | t <sub>f1</sub>                     | 13   | 32  | 120 | ns    |                                                                                                                                                                                         |
| Side 2 Output (0.9 V <sub>DD2</sub> to 0.1 V <sub>DD2</sub> ) | t <sub>f2</sub>                     | 32   | 61  | 120 | ns    |                                                                                                                                                                                         |
| PROPAGATION DELAY                                             |                                     |      |     |     |       |                                                                                                                                                                                         |
| 5 V Operation                                                 |                                     |      |     |     |       | $4.5 \le V_{DD1}$ , $V_{DD2} \le 5.5$ V, $C_{L1} = C_{L2} = 0$ pF, R1 = 1.6 kΩ, R2 = 180 Ω                                                                                              |
| Side 1 to Side 2, Rising Edge <sup>1</sup>                    | t <sub>PLH12</sub>                  |      | 95  | 130 | ns    |                                                                                                                                                                                         |
| Side 1 to Side 2, Falling Edge <sup>2</sup>                   | t <sub>PHL12</sub>                  |      | 162 | 275 | ns    |                                                                                                                                                                                         |
| Side 2 to Side 1, Rising Edge <sup>3</sup>                    | t <sub>PLH21</sub>                  |      | 31  | 70  | ns    |                                                                                                                                                                                         |
| Side 2 to Side 1, Falling Edge <sup>4</sup>                   | t <sub>PHL21</sub>                  |      | 85  | 155 | ns    |                                                                                                                                                                                         |
| 3 V Operation                                                 |                                     |      |     |     |       | $3.0 \text{ V} \le \text{V}_{\text{DD1}}, \text{V}_{\text{DD2}} \le 3.6 \text{ V}, \text{C}_{\text{L1}} = \text{C}_{\text{L2}} = 0 \text{ pF},$<br>R1 = 1.0 kΩ, R2 = 120 Ω              |
| Side 1 to Side 2, Rising Edge <sup>1</sup>                    | t <sub>PLH12</sub>                  |      | 82  | 125 | ns    |                                                                                                                                                                                         |
| Side 1 to Side 2, Falling Edge <sup>2</sup>                   | t <sub>PHL12</sub>                  |      | 196 | 340 | ns    |                                                                                                                                                                                         |
| Side 2 to Side 1, Rising Edge <sup>3</sup>                    | t <sub>PLH21</sub>                  |      | 32  | 75  | ns    |                                                                                                                                                                                         |
| Side 2 to Side 1, Falling Edge <sup>4</sup>                   | t <sub>PHL21</sub>                  |      | 110 | 210 | ns    |                                                                                                                                                                                         |
| PULSE WIDTH DISTORTION                                        |                                     |      |     |     |       |                                                                                                                                                                                         |
| 5 V Operation                                                 |                                     |      |     |     |       | $4.5 \text{ V} \le \text{V}_{\text{DD1}}, \text{V}_{\text{DD2}} \le 5.5 \text{ V}, \text{C}_{\text{L1}} = \text{C}_{\text{L2}} = 0 \text{ pF},$ R1 = 1.6 kΩ, R2 = 180 Ω                 |
| Side 1 to Side 2,  t <sub>PLH12</sub> - t <sub>PHL12</sub>    | PWD <sub>12</sub>                   |      | 67  | 145 | ns    |                                                                                                                                                                                         |
| Side 2 to Side 1,  t <sub>PLH21</sub> - t <sub>PHL21</sub>    | PWD <sub>21</sub>                   |      | 54  | 85  | ns    |                                                                                                                                                                                         |
| 3 V Operation                                                 |                                     |      |     |     |       | $3.0 \text{ V} \le \text{V}_{\text{DD1}}, \text{V}_{\text{DD2}} \le 3.6 \text{ V}, \text{C}_{\text{L1}} = \text{C}_{\text{L2}} = 0 \text{ pF},$ R1 = 1.0 k $\Omega$ , R2 = 120 $\Omega$ |
| Side 1 to Side 2,  t <sub>PLH12</sub> - t <sub>PHL12</sub>    | PWD <sub>12</sub>                   |      | 114 | 215 | ns    |                                                                                                                                                                                         |
| Side 2 to Side 1,  t <sub>PLH21</sub> - t <sub>PHL21</sub>    | PWD <sub>21</sub>                   |      | 77  | 135 | ns    |                                                                                                                                                                                         |
| COMMON-MODE TRANSIENT IMMUNITY <sup>5</sup>                   | CM <sub>H</sub>  ,  CM <sub>L</sub> | 25   | 35  |     | kV/µs |                                                                                                                                                                                         |

<sup>&</sup>lt;sup>1</sup> t<sub>PLH12</sub> propagation delay is measured from the Side 1 input logic threshold to an output value of 0.7 V<sub>DD2</sub>.

analog.com Rev. J | 4 of 14

 $<sup>^{2}</sup>$   $t_{PHL12}$  propagation delay is measured from the Side 1 input logic threshold to an output value of 0.4 V.

<sup>3</sup> t<sub>PLH21</sub> propagation delay is measured from the Side 2 input logic threshold to an output value of 0.7 V<sub>DD1</sub>.

 $<sup>^4</sup>$   $t_{PHL21}$  propagation delay is measured from the Side 2 input logic threshold to an output value of 0.9 V.

<sup>&</sup>lt;sup>5</sup> CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>O</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

#### PACKAGE CHARACTERISTICS

Table 3.

| Parameter                                      | Symbol                | Min | Тур              | Max | Unit | Test Conditions/Comments                            |
|------------------------------------------------|-----------------------|-----|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input to Output) <sup>1</sup>      | R <sub>I-O</sub>      |     | 10 <sup>12</sup> |     | Ω    |                                                     |
| Capacitance (Input to Output) <sup>1</sup>     | C <sub>I-O</sub>      |     | 1.0              |     | pF   | f = 1 MHz                                           |
| Input Capacitance                              | CI                    |     | 4.0              |     | pF   |                                                     |
| IC Junction to Case Thermal Resistance, Side 1 | $\theta_{\text{JCI}}$ |     | 46               |     | °C/W | Thermocouple located at center of package underside |
| IC Junction to Case Thermal Resistance, Side 2 | $\theta_{\text{JCO}}$ |     | 41               |     | °C/W |                                                     |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device; Pin 1 through Pin 4 are shorted together, and Pin 5 through Pin 8 are shorted together.

#### REGULATORY INFORMATION

The ADuM1250/ADuM1251 have been approved by the organizations listed in Table 4. Certifications available at Safety and Regulatory Certifications for Digital Isolation.

Table 4.

| Regulatory Agency | Standard Certification/Approval                                                                         | File              |
|-------------------|---------------------------------------------------------------------------------------------------------|-------------------|
| UL                | Recognized under 1577 component recognition program                                                     | E214100           |
|                   | Single/basic protection, 2500 V rms <sup>1</sup> isolation voltage                                      |                   |
| VDE               | Certified according to DIN VDE V 0884-11:2017-01 <sup>2</sup>                                           | 2471900-4880-0001 |
|                   | Reinforced insulation, 560 V peak <sup>3</sup>                                                          |                   |
| CSA               | Tested under CSA No. 14-18 <sup>4, 5</sup>                                                              | 205078            |
|                   | CSA 62368-1:19, IEC 62368-1:2018 Edition 3, EN 62368-1:2020+A11:2020                                    |                   |
|                   | Basic insulation at 400 V rms                                                                           |                   |
|                   | Reinforced insulation at 150 V rms, including 120 V rms/208 V rms and 120 V rms/240 V rms               |                   |
|                   | CSA 61010-1-12+A1, IEC 61010-1 third edition                                                            |                   |
|                   | Basic insulation at 300 V rms                                                                           |                   |
|                   | Reinforced insulation at 150 V rms                                                                      |                   |
| CQC               | Certified by GB4943.1-2011                                                                              | CQC14001108691    |
|                   | Basic insulation at 400 V rms (566 V peak) maximum working voltage, tropical climate, altitude ≤ 5000 m |                   |

<sup>1</sup> In accordance with UL 1577, each ADuM1250/ADuM1251 is proof tested by applying an insulation test voltage ≥ 3000 V rms for 1 second (current leakage detection limit = 5 μA).

analog.com Rev. J | 5 of 14

<sup>&</sup>lt;sup>2</sup> The asterisk (\*) marking branded on the component designates DIN VDE V 0884-11:2017-01 approval.

<sup>3</sup> In accordance with DIN VDE V 0884-11:2017-01, each ADuM1250/ADuM1251 is proof tested by applying an insulation test voltage ≥ 1050 V peak for 1 sec (partial discharge detection limit = 5 pC).

<sup>&</sup>lt;sup>4</sup> Working voltages are quoted for Pollution Degree 2, Material Group III. ADuM1250/ADuM1251 case material has been evaluated by CSA as Material Group II.

<sup>5</sup> The creepage and clearance has been evaluated for altitudes ≤ 2000 m, in Pollution Degree 2 and overvoltage Category II except where specified in Table 4 (Pollution Degree 2, Material Group III).

## **INSULATION AND SAFETY RELATED SPECIFICATIONS**

Table 5.

| Parameter                                                                   | Symbol            | Value     | Unit   | Test Conditions/Comments                                                                                                   |
|-----------------------------------------------------------------------------|-------------------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                                         |                   | 2500      | V rms  | 1-minute duration                                                                                                          |
| Minimum External Air Gap (Clearance)                                        | L(I01)            | 4.0 min   | mm     | Measured from input terminals to output terminals, shortest distance through air                                           |
| Minimum External Tracking (Creepage)                                        | L(102)            | 4.0 min   | mm     | Measured from input terminals to output terminals, shortest distance path along body                                       |
| Minimum Clearance in the Plane of the Printed Circuit Board (PCB) Clearance | L(PCB)            | 4.5 min   | mm     | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance)                                   |                   | 0.017 min | mm     | Insulation distance through insulation                                                                                     |
| Tracking Resistance (Comparative Tracking Index)                            | CTI               | >400      | V      | DIN EN 60112 (VDE 0303 Part 11):2010-05                                                                                    |
| Isolation Group                                                             |                   | II        |        | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                               |
| Maximum Working Voltage Compatible with 50 Year Service Life                | V <sub>IORM</sub> | 560       | V peak | Continuous peak voltage across the isolation barrier                                                                       |

## **DIN VDE V 0884-11:2017-01 INSULATION CHARACTERISTICS**

This isolator is suitable for reinforced isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marking on the package denotes DIN VDE V 0884-11:2017 approval for a 560 V peak working voltage.

Table 6.

| Description                                               | Test Conditions/Comments                                                                         | Symbol            | Characteristic   | Unit   |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------|------------------|--------|
| Installation Classification per DIN VDE 0110              |                                                                                                  |                   |                  |        |
| For Rated Mains Voltage ≤ 150 V rms                       |                                                                                                  |                   | I to IV          |        |
| For Rated Mains Voltage ≤ 300 V rms                       |                                                                                                  |                   | I to III         |        |
| For Rated Mains Voltage ≤ 400 V rms                       |                                                                                                  |                   | I to II          |        |
| Climatic Classification                                   | A grade                                                                                          |                   | 40/105/21        |        |
|                                                           | S, W grades                                                                                      |                   | 40/125/21        |        |
| Pollution Degree per DIN VDE 0110, Table 1                |                                                                                                  |                   | 2                |        |
| Maximum Working Insulation Voltage                        |                                                                                                  | V <sub>IORM</sub> | 560              | V peak |
| Input to Output Test Voltage, Method B1                   | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test, $t_m = 1$ sec, partial discharge < 5 pC | V <sub>PR</sub>   | 1050             | V peak |
| Input to Output Test Voltage, Method A                    | V <sub>IORM</sub> × 1.6 = V <sub>PR</sub> , t <sub>m</sub> = 60 sec, partial discharge < 5 pC    | V <sub>PR</sub>   |                  |        |
| After Environmental Tests Subgroup 1                      |                                                                                                  |                   | 896              | V peak |
| After Input and/or Safety Tests Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PR}$ , $t_m = 60$ sec, partial discharge < 5 pC                        |                   | 672              | V peak |
| Highest Allowable Overvoltage                             | Transient overvoltage, t <sub>TR</sub> = 10 sec                                                  | V <sub>IOTM</sub> | 4000             | V peak |
| Surge Isolation Voltage Reinforced                        | V peak = 10 kV, 1.2 µs rise time, 50 µs, 50% fall time                                           | V <sub>IOSM</sub> | 6250             | V peak |
| Safety Limiting Values                                    | Maximum value allowed in the event of a failure (see Figure 3)                                   |                   |                  |        |
| Case Temperature                                          |                                                                                                  | T <sub>S</sub>    | 150              | °C     |
| V <sub>DD1</sub> + V <sub>DD2</sub> Current               |                                                                                                  | I <sub>TMAX</sub> | 212              | mA     |
| Insulation Resistance at T <sub>S</sub>                   | V <sub>IO</sub> = 500 V                                                                          | R <sub>S</sub>    | >10 <sup>9</sup> | Ω      |

analog.com Rev. J | 6 of 14



Figure 3. Thermal Derating Curve, Dependence of Safety-Limiting Values on Case Temperature, per DIN VDE V 0884-11:2017-01

# **RECOMMENDED OPERATING CONDITIONS**

Table 7.

| Parameter                                                                                                    | Rating          |  |  |  |
|--------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| Operating Temperature (T <sub>A</sub> )                                                                      |                 |  |  |  |
| A Grade                                                                                                      | -40°C to +105°C |  |  |  |
| S, W Grades                                                                                                  | -40°C to +125°C |  |  |  |
| Supply Voltages <sup>1</sup>                                                                                 |                 |  |  |  |
| $V_{\mathrm{DD1}}$                                                                                           | 3.0 V to 5.5 V  |  |  |  |
| $V_{\mathrm{DD2}}$                                                                                           | 3.0 V to 5.5 V  |  |  |  |
| Input/Output Signal Voltage (V <sub>SDA1</sub> , V <sub>SCL1</sub> , V <sub>SDA2</sub> , V <sub>SCL2</sub> ) | 5.5 V           |  |  |  |
| Capacitive Load                                                                                              |                 |  |  |  |
| Side 1 (C <sub>L1</sub> )                                                                                    | 40 pF           |  |  |  |
| Side 2 (C <sub>L2</sub> )                                                                                    | 400 pF          |  |  |  |
| Static Output Loading                                                                                        |                 |  |  |  |
| Side 1 (I <sub>SDA1</sub> , I <sub>SCL1</sub> )                                                              | 0.5 mA to 3 mA  |  |  |  |
| Side 2 (I <sub>SDA2</sub> , I <sub>SCL2</sub> )                                                              | 0.5 mA to 30 mA |  |  |  |

<sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective ground. See the Magnetic Field Immunity section for information about immunity to external magnetic fields.

analog.com Rev. J | 7 of 14

## **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature = 25°C, unless otherwise noted.

Table 8.

| Parameter                                                    | Rating                             |
|--------------------------------------------------------------|------------------------------------|
| Storage Temperature (T <sub>ST</sub> )                       | −55°C to +150°C                    |
| Ambient Operating Temperature (T <sub>A</sub> )              |                                    |
| A Grade                                                      | -40°C to +105°C                    |
| S, W Grades                                                  | -40°C to +125°C                    |
| Supply Voltages <sup>1</sup>                                 |                                    |
| V <sub>DD1</sub> to GND <sub>1</sub>                         | -0.5 V to +7.0 V                   |
| V <sub>DD2</sub> to GND <sub>2</sub>                         | -0.5 V to +7.0 V                   |
| Input/Output Voltage                                         |                                    |
| Side 1 (V <sub>SDA1</sub> , V <sub>SCL1</sub> ) <sup>2</sup> | -0.5 V to V <sub>DD1</sub> + 0.5 V |
| Side 2 (V <sub>SDA2</sub> , V <sub>SCL2</sub> ) <sup>2</sup> | -0.5 V to + 7.0 V                  |
| Average Output Current per Pin <sup>2</sup>                  |                                    |
| Side 1 (I <sub>O1</sub> )                                    | ±18 mA                             |
| Side 2 (I <sub>O2</sub> )                                    | ±100 mA                            |
| Common-Mode Transients <sup>3</sup>                          | −100 kV/µs to +100 kV/µs           |

<sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective ground.

- <sup>2</sup> See Figure 3 for maximum rated current values for various temperatures.
- Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum rating may cause latch-up or permanent damage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

# **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. J | 8 of 14

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. ADuM1250/ADuM1251 Pin Configuration

Table 9. ADuM1250 Pin Function Descriptions

| Pin No. | Mnemonic         | Description                                              |
|---------|------------------|----------------------------------------------------------|
| 1       | $V_{DD1}$        | Supply Voltage, 3.0 V to 5.5 V.                          |
| 2       | SDA <sub>1</sub> | Data Input/Output, Side 1.                               |
| 3       | SCL <sub>1</sub> | Clock Input/Output, Side 1.                              |
| 4       | GND₁             | Ground 1. Ground reference for Isolator Side 1.          |
| 5       | GND <sub>2</sub> | Ground 2. Isolated ground reference for Isolator Side 2. |
| 6       | SCL <sub>2</sub> | Clock Input/Output, Side 2.                              |
| 7       | SDA <sub>2</sub> | Data Input/Output, Side 2.                               |
| 8       | $V_{DD2}$        | Supply Voltage, 3.0 V to 5.5 V.                          |

# Table 10. ADuM1251 Pin Function Descriptions

| Pin No. | Mnemonic         | Description                                              |
|---------|------------------|----------------------------------------------------------|
| 1       | V <sub>DD1</sub> | Supply Voltage, 3.0 V to 5.5 V.                          |
| 2       | SDA <sub>1</sub> | Data Input/Output, Side 1.                               |
| 3       | SCL <sub>1</sub> | Clock Input, Side 1.                                     |
| 4       | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1.          |
| 5       | GND <sub>2</sub> | Ground 2. Isolated ground reference for Isolator Side 2. |
| 6       | SCL <sub>2</sub> | Clock Output, Side 2.                                    |
| 7       | SDA <sub>2</sub> | Data Input/Output, Side 2.                               |
| 8       | $V_{DD2}$        | Supply Voltage, 3.0 V to 5.5 V.                          |

analog.com Rev. J | 9 of 14

# **TEST CONDITIONS**



Figure 5. Timing Test Diagram

analog.com Rev. J | 10 of 14

#### **APPLICATIONS INFORMATION**

#### **FUNCTIONAL DESCRIPTION**

The ADuM1250/ADuM1251 interface on each side to a bidirectional  $I^2C$  signal. Internally, the  $I^2C$  interface is split into two unidirectional channels communicating in opposing directions via a dedicated *i*Coupler isolation channel for each. One channel (the bottom channel of each channel pair shown in Figure 6) senses the voltage state of the Side 1  $I^2C$  pin and transmits its state to its respective Side 2  $I^2C$  pin.

Both the Side 1 and the Side 2  $I^2C$  pins are designed to interface to an  $I^2C$  bus operating in the 3.0 V to 5.5 V range. A logic low on either pin causes the opposite pin to be pulled low enough to comply with the logic low threshold requirements of other  $I^2C$  devices on the bus. Avoidance of  $I^2C$  bus contention is ensured by an input low threshold at SDA<sub>1</sub> or SCL<sub>1</sub> guaranteed to be at least 50 mV less than the output low signal at the same pin. This prevents an output logic low at Side 1 being transmitted back to Side 2 and pulling down the  $I^2C$  bus.

Because the Side 2 logic levels/thresholds are standard I<sup>2</sup>C values, multiple ADuM1250/ADuM1251 devices connected to a bus by their Side 2 pins can communicate with each other and with other I<sup>2</sup>C compatible devices. A distinction is made between I<sup>2</sup>C compatibility and I<sup>2</sup>C compliance. I<sup>2</sup>C compatibility refers to situations in which the logic levels of a component do not necessarily meet the requirements of the I<sup>2</sup>C specification but still allow the component to communicate with an I<sup>2</sup>C compliant device. I<sup>2</sup>C compliance refers to situations in which the logic levels of a component meet the requirements of the I<sup>2</sup>C specification.

However, because the Side 1 pin has a modified output level/ input threshold, this side of the ADuM1250/ADuM1251 can communicate only with devices that conform to the  $I^2C$  standard. In other words, Side 2 of the ADuM1250/ADuM1251 is  $I^2C$  compliant, whereas Side 1 is only  $I^2C$  compatible.

The output logic low levels are independent of the  $V_{DD1}$  and  $V_{DD2}$  voltages. The input logic low threshold at Side 1 is also independent of  $V_{DD1}$ . However, the input logic low threshold at Side 2 is designed to be at 0.3  $V_{DD2}$ , consistent with  $I^2C$  requirements. The Side 1 and Side 2 pins have open-collector outputs whose high levels are set via pull-up resistors to their respective supply voltages.



Figure 6. ADuM1250 Block Diagram

# **STARTUP**

Both the V<sub>DD1</sub> and V<sub>DD2</sub> supplies have an undervoltage lockout feature to prevent the signal channels from operating unless cer-

tain criteria are met. This feature prevents input logic low signals from pulling down the I<sup>2</sup>C bus inadvertently during power-up/power-down.

For the signal channels to be enabled, the following two criteria must be met:

- ▶ Both supplies must be at least 2.5 V.
- At least 40 µs must elapse after both supplies exceed the internal startup threshold of 2.0 V.

Until both criteria are met for both supplies, the ADuM1250/AD-uM1251 outputs are pulled high, ensuring a startup that avoids any disturbances on the bus. Figure 7 and Figure 8 illustrate the supply conditions for fast and slow input supply slew rates.



Figure 7. Start-Up Condition, Supply Slew Rate > 12.5 V/ms



Figure 8. Start-Up Condition, Supply Slew Rate < 12.5 V/ms

#### TYPICAL APPLICATION DIAGRAM

Figure 9 shows a typical application circuit including the pull-up resistors required for both Side 1 and Side 2 buses. Bypass capacitors with values from 0.01  $\mu\text{F}$  to 0.1  $\mu\text{F}$  are required between  $V_{DD1}$  and  $GND_1$  and between  $V_{DD2}$  and  $GND_2$ . The 200  $\Omega$  resistor shown in Figure 9 is required for latch-up immunity when hot plugging if the ambient temperature is between 105°C and 125°C, and must be placed on the side being hot plugged. Use 200  $\Omega$  for 5 V  $V_{DD1}$  and 91  $\Omega$  for 3.3 V  $V_{DD1}$ .

analog.com Rev. J | 11 of 14

## **APPLICATIONS INFORMATION**



Figure 9. Typical Isolated I<sup>2</sup>C Interface Using the ADuM1250

## **CAPACITIVE LOAD AT LOW SPEEDS**

The ADuM1250/ADuM1251 are designed for operation at speeds up to 1 Mbps. Due to the limited current available on Side 1,

Table 11. Side 1 Maximum Load Conditions

operation at 1 Mbps limits the capacitance that can be driven at the minimum pull-up value to 40 pF.

Most applications operate at 100 kbps in standard mode or 400 kbps in fast mode. At these lower operating speeds, the limitation on the load capacitance can be significantly relaxed. Table 11 shows the maximum capacitance at minimum pull-up values for standard and fast operating modes. If larger values for the pull up resistor are used, the maximum supported capacitance must be scaled down proportionately so that the rise time does not increase beyond the values required by the standard.

| Maximum Capacitive Load for Side 1 |           |                  |                     |                     |                    |                      |  |  |
|------------------------------------|-----------|------------------|---------------------|---------------------|--------------------|----------------------|--|--|
| Mode                               | $V_{DD1}$ | Data Rate (kbps) | t <sub>r</sub> (ns) | t <sub>f</sub> (ns) | R <sub>1</sub> (Ω) | C <sub>L1</sub> (pF) |  |  |
| Standard                           | 5         | 100              | 1000                | 187                 | 1600               | 484                  |  |  |
| Fast                               | 5         | 400              | 300                 | 172                 | 1600               | 120                  |  |  |
| Standard                           | 3.3       | 100              | 1000                | 270                 | 1000               | 771                  |  |  |
| Fast                               | 3.3       | 400              | 300                 | 235                 | 1000               | 188                  |  |  |

analog.com Rev. J | 12 of 14

## **APPLICATIONS INFORMATION**

#### MAGNETIC FIELD IMMUNITY

The ADuM1250/ADuM1251 are extremely immune to external magnetic fields. The limitation on the magnetic field immunity of the ADuM1250/ADuM1251 is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large to either falsely set or reset the decoder. The following analysis defines the conditions under which this may occur. The 3 V operating condition of the ADuM1250/ADuM1251 is examined because it represents the most susceptible mode of operation.

The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at approximately 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \sum \pi r_n^2; \ n = 1, 2, ..., N$$
 (1)

where:

 $\beta$  is the magnetic flux density (gauss).  $r_n$  is the radius of the n<sup>th</sup> turn in the receiving coil (cm). N is the total number of turns in the receiving coil.

Given the geometry of the receiving coil in the ADuM1250 and the ADuM1251 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 10.



Figure 10. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This voltage is approximately 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (and is of the worst-case polarity), it reduces the received pulse from >1.0 V to 0.75 V, still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances away from the ADuM1250/ADuM1251 transformers. Figure 11 expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in Figure 11 the ADuM1250/ADuM1251 are extremely immune and can be affected only by extremely large currents operated at high frequency very close to the component. For the 1 MHz example, a 0.5 kA current placed 5 mm away from the ADuM1250/ADuM1251 is required to affect the operation of the component.



Figure 11. Maximum Allowable Current for Various Current-to-ADuM1250/ ADuM1251 Spacings

Note that at combinations of strong magnetic field and high frequency, any loops formed by PCB traces can induce error voltages sufficiently large to trigger the thresholds of succeeding circuitry. Exercise care in the layout of such traces to avoid this possibility.

analog.com Rev. J | 13 of 14