

# Micropower, 3-Axis, ±400 g, Digital Output, MEMS Accelerometer

#### **FEATURES**

- ▶ ±400 g measurement range
- ▶ 160 Hz to 2560 Hz user selectable bandwidth with 4-pole antialiasing filter
- ▶ Selectable oversampling ratio
- Adjustable high-pass filter
- Ultra low power
  - ▶ Power can be derived from a coin cell battery
  - ▶ 19 µA at 2560 Hz ODR, 2.5 V supply
  - ▶ Low power wake-up mode for low *g* activity detection
  - ▶ 1.4 µA instant on mode with adjustable threshold
  - ▶ 0.1 µA standby mode
- ▶ Built-in features for system level power savings
  - Autonomous interrupt processing without processor intervention
- ▶ Ultra low power event monitoring: detects impacts and wakes up fast enough to capture the transient events
- ▶ Adjustable low g threshold activity and inactivity detection
- ▶ Wide operating voltage range: 1.6 V to 3.5 V
- Acceleration sample synchronization via external trigger
- ▶ SPI digital interface and I<sup>2</sup>C interface format support
- ▶ 12-bit output at 200 mg/LSB scale factor
- ▶ Wide temperature range: -40°C to +105°C
- ▶ Small, thin 3.00 mm × 3.25 mm × 1.06 mm package

#### **APPLICATIONS**

- Impact and shock detection
- Asset health assessment
- Portable Internet of Things (IoT) edge nodes
- ▶ Concussion and head trauma detection

# **GENERAL DESCRIPTION**

The ADXL373 is an ultra low power, 3-axis,  $\pm 400~g$  microelectromechanical systems (MEMS) accelerometer that consumes 19  $\mu$ A at a 2560 Hz output data rate (ODR). The ADXL373 does not power cycle its front end to achieve its low power operation and therefore does not run the risk of aliasing the output of the sensor.

In addition to its ultra low power consumption, the ADXL373 enables impact detection while providing system level power reduction.

Two additional lower power modes with interrupt driven, wake-up features are available for monitoring motion during periods of inactivity. In wake-up mode, acceleration data can be averaged to obtain a low enough output noise to trigger on low g thresholds. In instant on mode, the ADXL373 consumes 1.4  $\mu$ A while continuously monitoring the environment for impacts. When an impact event that exceeds the internally set threshold is detected, the device switches to normal operating mode fast enough to record the event.

High *g* applications tend to experience acceleration content over a wide range of frequencies. The ADXL373 includes a four-pole, low-pass antialiasing filter to attenuate out-of-band signals that are common in high *g* applications. The ADXL373 also incorporates a high-pass filter to eliminate initial and slow changing errors such as ambient temperature drift.

The ADXL373 provides 12-bit output data at 200 mg/LSB scale factor. The user can access configuration and data registers via the serial peripheral interface (SPI) or I<sup>2</sup>C protocol. The ADXL373 operates over a wide supply voltage range and is available in a 3.00 mm × 3.25 mm × 1.06 mm package.

In this data sheet, multifunction pin names may be referenced by their relevant function only.

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

# **TABLE OF CONTENTS**

| Electrostatic Discharge (ESD) Ratings 9 ESD Caution 9 Serial Country Programment of the processing and provided in the processing and provided in the provided | Features                                    | 1  | Device ID Register                           | 34 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----|----------------------------------------------|----|
| Functional Block Diagram 1 Activity Status Register, MSB. 35 poscifications. 4 Interrupt Pin Digital Output Specifications. 5 SPI Specifications. 5 SPI Specifications. 7 Absolute Maximum Ratings. 7 Thermal Resistance. 9 Recommended Soldering Profile. 9 Recommended Soldering Profile. 9 Pin Configuration and Function Descriptions. 10 Propriet Performance Characteristics. 11 Theory of Operation. 16 Operating Modes. 16 Bandwidth. 16 Bandwidth. 16 Activity and Inactivity. 19 Benefits of the FIFO. 25 Synchronized Data Sampling. 29 Invalled Addresses and Address Folding. 31 Register Map. 32 Register Map. 34 Register Potection. 31 Invalle Addresses and Address Folding. 31 Invalle Addresses and Ad |                                             |    | Product Revision ID Register                 | 34 |
| Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | General Description                         | 1  | Status Register                              | 35 |
| Interrupt Pin Digital Output Specifications 5 X-Axis Data Register, LSB 36 SPI Specifications 5 Y-Axis Data Register, LSB 36 I²C Specifications 7 Y-Axis Data Register, LSB 36 Absolute Maximum Ratings 9 X-Axis Data Register, LSB 37 Report Maximum Ratings 9 X-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Data Register, LSB 37 Recommended Soldering Profile 9 Y-Axis Activity Threshold Register, MSB 38 Y-Axis Activity Threshold Register, LSB 38 Y-Axis Activity Threshold Register, LSB 39 Y-Axis Activity Threshold Register, LSB 39 Y-Axis of Activity Threshold Register, LSB 30 Y-Axis of Activity Threshold Register, LSB 30 Y-Axis of Activity Threshold Register, LSB 30 Y-Axis Inactivity Threshold Register, LSB 30 Y-Axis of Inactivity Threshold Register, LSB 30 Y-Axis Inactivity Threshold Register, LSB 30 Y-Axis Inactivity Threshold Register, LSB 30 Y-Axis of Inactivity Threshold Register, LSB 30 Y-Axis Inactivity Threshold Register, L | Functional Block Diagram                    | 1  | Activity Status Register                     | 35 |
| SPI Specifications. 5 1°C Specifications. 7  | Specifications                              | 4  | X-Axis Data Register, MSB                    | 35 |
| PC Specifications. 7 Absolute Maximum Ratings 9 Thermal Resistance. 3 Thermal Resistance. 9 Thermal Resistance. 3 Thermal Resistance. 9 Thermal Resistance. 3 Thermal Resistance. 9 Thermal Resistance. 33 Thermal Resistance. 34 Thermal Resista | Interrupt Pin Digital Output Specifications | 5  | X-Axis Data Register, LSB                    | 36 |
| Absolute Maximum Ratings. 9 Z-Axis Data Register, MSB. 37 Thermal Resistance. 9 Offset Trim Register, LSB 37 Recommended Soldering Profile. 9 Offset Trim Registers. 37 Electrostatic Discharge (ESD) Ratings. 9 X-Axis Activity Threshold Register, MSB. 38 ESD Caution. 9 X-Axis Activity Threshold Register, LSB. 38 Pin Configuration and Function Descriptions. 10 Y-Axis Activity Threshold Register, LSB. 38 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 39 Typical Performance Characteristics. 11 Y-Axis of Activity Threshold Register, LSB. 40 Operating Modes. 16 Z-Axis Activity Threshold Register, LSB. 40 Operating Modes. 16 Z-Axis Activity Threshold Register, LSB. 41 Power Savings. 18 Y-Axis Inactivity Threshold Register, LSB. 41 Power Savings. 18 Y-Axis Inactivity Threshold Register, LSB. 42 Activity and Inactivity Threshold Register, LSB. 42 Activity and Inactivity Threshold Register, LSB. 42 Inactivity Time Register, LSB. 42 Inactivity Time Register, LSB. 43 Instant On Impact Detection. 23 Inactivity Time Register, LSB. 43 Instant On Impact Detection. 23 Inactivity Time Register, LSB. 43 Inactivity Time Register, LSB. 43 Inactivity Time Register, LSB. 44 Inactivity Time Register, LSB. 45 Inactivity Time Register, MSB. 45 Inactivity T | SPI Specifications                          | 5  | Y-Axis Data Register, MSB                    | 36 |
| Thermal Resistance. 9 Z-Axis Data Register, LSB 37 Recommended Soldering Profile. 9 Offset Trim Registers. 37 Offset Trim Registers. 37 Discontinuous descriptions of the profice of Statistic Discharge (ESD) Ratings. 9 X-Axis Activity Threshold Register, LSB. 38 ESD Caution. 9 Y-Axis Activity Threshold Register, LSB. 38 X-Axis of Activity Threshold Register, LSB. 38 Y-Axis Activity Threshold Register, LSB. 38 Y-Axis Activity Threshold Register, LSB. 39 Theory of Operation. 16 Z-Axis Activity Threshold Register, LSB. 40 Mechanical Device Operation. 16 Z-Axis of Activity Threshold Register, LSB. 40 Activity Threshold Register, LSB. 40 Z-Axis of Inactivity Threshold Register, LSB. 41 Z-Axis of Inactivity Threshold Register, LSB. 42 Z-Axis Inactivity Threshold Register, LSB. 43 Z-Axis Inactivity Threshold Register, LSB. 44 Z-Axis Inactivity Threshold Register, LSB. 45 Z-Axis Inactivity Threshold Register, MSB. 45 Z-Axis Inactivity Threshold Register, LSB. 45 Z-Axis I | I <sup>2</sup> C Specifications             | 7  | Y-Axis Data Register, LSB                    | 36 |
| Recommended Soldering Profile. 9 Electrostatic Discharge (ESD) Ratings 9 ESD Caution. 9 X-Axis Activity Threshold Register, LSB. 38 X-Axis of Activity Threshold Register, LSB. 38 Y-Axis of Activity Threshold Register, LSB. 38 Y-Axis of Activity Threshold Register, LSB. 39 Y-Axis Activity Threshold Register, LSB. 40 Mechanical Device Operation. 16 C-Axis Activity Threshold Register, LSB. 40 Activity Time Register 40 Activity Time Register 40 Activity Time Register. LSB. 41 Y-Axis Inactivity Threshold Register, LSB. 41 Y-Axis Inactivity Timeshold Register, LSB. 42 Inactivity Time Register 40 Activity Time Register 40 Activity Time Register 41 Inactivity Threshold Register, LSB. 42 Inactivity Time Register 42 Inactivity Time Register 43 Inactivity Timeshold Register, LSB. 42 Inactivity Timeshold Register, MSB. 42 Z-Axis Inactivity Timeshold Register, MSB. 42 Z-Axis Inactivity Timeshold Register, MSB. 42 Inactivity Timeshold Register, MSB. 42 Z-Axis Inactivity Threshold Register, MSB. 43 Inactivity Timeshold Register, MSB. 44 Ina                      | Absolute Maximum Ratings                    | 9  | Z-Axis Data Register, MSB                    | 37 |
| Electrostatic Discharge (ESD) Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Thermal Resistance                          | 9  |                                              |    |
| ESD Caution. 9 X-Axis of Activity Threshold Register, LSB. 38 Y-Axis Activity Threshold Register, LSB. 39 Y-Axis of Activity Threshold Register, LSB. 39 Y-Axis of Activity Threshold Register, LSB. 39 Y-Axis of Activity Threshold Register, LSB. 40 Activity Threshold Register, LSB. 40 Activity Threshold Register, LSB. 40 Activity Threshold Register, LSB. 41 Y-Axis of Activity Threshold Register, LSB. 41 Y-Axis of Inactivity Threshold Register, LSB. 42 Inactivity Threshold Register, LSB. 43 Inactivity Threshold Register, LSB. 44 Inactivity Threshold Register, LSB. 45 Inacti | Recommended Soldering Profile               | 9  | Offset Trim Registers                        | 37 |
| Pin Configuration and Function Descriptions. 10 Typical Performance Characteristics. 11 Theory of Operation. 16 Mechanical Device Operation. 16 Mechanical Device Operation. 16 Operating Modes. 16 Bandwidth. 16 Power and Noise Trade-Off. 17 Power Savings. 18 Autonomous Event Detection. 19 Activity and Inactivity Threshold Register, LSB. 41 Autonomous Event Detection. 19 Motion Warning. 21 Motion Warning. 21 Motion Warning Impact Detection. 23 Mide Bandwidth. 23 Instant On Impact Detection. 23 Capturing Impact Events. 23 Esenefits of the FIFO. 25 Benefits of the FIFO. 25 Metrieving Data from FIFO. 25 Interrupts. 27 Types of Interrupts. 27 Types of Interrupts. 27 Types of Interrupts. 27 Additional Features. 29 Synchronized Data Sampling. 29 Self Test. 29 User Register Protection. 31 Negister Details. 34 Negister Details. 34 Analog Devices ID Register. 34 Register Details. 34 Analog Devices ID Register. 34 RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Electrostatic Discharge (ESD) Ratings       | 9  | X-Axis Activity Threshold Register, MSB      | 38 |
| Typical Performance Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ESD Caution                                 | 9  | X-Axis of Activity Threshold Register, LSB   | 38 |
| Theory of Operation         16         Z-Axis Activity Threshold Register, MSB         .40           Mechanical Device Operation         16         Z-Axis of Activity Threshold Register, LSB         .40           Operating Modes         16         Activity Time Register         .40           Bandwidth         16         X-Axis Inactivity Threshold Register, LSB         .41           Power and Noise Trade-Off         17         X-Axis Inactivity Threshold Register, LSB         .41           Power Savings         18         Y-Axis of Inactivity Threshold Register, LSB         .41           Autonomous Event Detection         19         Y-Axis of Inactivity Threshold Register, LSB         .42           Activity and Inactivity         19         Z-Axis Inactivity Threshold Register, LSB         .42           Activity and Inactivity         19         Z-Axis Inactivity Threshold Register, LSB         .42           Motion Warning         21         Z-Axis of Inactivity Threshold Register, LSB         .42           Mide Bandwidth         23         Inactivity Time Register, LSB         .42           Impact Detection         23         Inactivity Time Register, LSB         .43           Instant On Impact Detection         23         Inactivity Time Register, LSB         .43           X-Axis Motion Warning Impact Events <td>Pin Configuration and Function Descriptions</td> <td> 10</td> <td>Y-Axis Activity Threshold Register, MSB</td> <td>39</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Pin Configuration and Function Descriptions | 10 | Y-Axis Activity Threshold Register, MSB      | 39 |
| Mechanical Device Operation         16         Z-Axis of Activity Threshold Register, LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Typical Performance Characteristics         | 11 | Y-Axis of Activity Threshold Register, LSB   | 39 |
| Operating Modes.         16         Activity Time Register.         40           Bandwidth.         16         X-Axis Inactivity Threshold Register, MSB.         41           Power and Noise Trade-Off.         17         X-Axis Inactivity Threshold Register, LSB.         41           Power Savings.         18         Y-Axis Inactivity Threshold Register, LSB.         41           Autonomous Event Detection.         19         Y-Axis Inactivity Threshold Register, LSB.         42           Activity and Inactivity.         19         Z-Axis Inactivity Threshold Register, LSB.         42           Motion Warning.         21         Z-Axis of Inactivity Threshold Register, LSB.         42           Impact Detection Features.         23         Inactivity Time Register, MSB.         43           Instant On Impact Detection.         23         Inactivity Time Register, MSB.         43           Instant On Impact Detection.         23         Inactivity Time Register, MSB.         43           Instant On Impact Detection.         23         Inactivity Time Register, LSB.         43           Using the FIFO.         25         MSB.         44           Retrieving Data from FIFO.         25         MSB.         44           Y-Axis Motion Warning Notification         Register, LSB.         44 <td>Theory of Operation</td> <td>16</td> <td>Z-Axis Activity Threshold Register, MSB</td> <td>40</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Theory of Operation                         | 16 | Z-Axis Activity Threshold Register, MSB      | 40 |
| Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Mechanical Device Operation                 | 16 | Z-Axis of Activity Threshold Register, LSB   | 40 |
| Power and Noise Trade-Off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Operating Modes                             | 16 | Activity Time Register                       | 40 |
| Power Savings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Bandwidth                                   | 16 | X-Axis Inactivity Threshold Register, MSB    | 41 |
| Autonomous Event Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Power and Noise Trade-Off                   | 17 | X-Axis of Inactivity Threshold Register, LSB | 41 |
| Activity and Inactivity         19         Z-Axis Inactivity Threshold Register, MSB.         42           Motion Warning.         21         Z-Axis of Inactivity Threshold Register, LSB.         42           Impact Detection Features.         23         Inactivity Time Registers.         43           Wide Bandwidth.         23         Inactivity Timer Register, MSB.         43           Instant On Impact Detection.         23         Inactivity Timer Register, MSB.         43           Capturing Impact Events.         23         X-Axis Motion Warning Threshold Register,         43           FIFO.         25         MSB.         44           Benefits of the FIFO.         25         X-Axis of Motion Warning Notification         44           Retrieving Data from FIFO.         25         X-Axis Motion Warning Notification         44           Interrupt Pins.         27         Y-Axis of Motion Warning Notification         44           Types of Interrupts.         27         Y-Axis of Motion Warning Notification         44           Types of Interrupt Pins.         27         Y-Axis Motion Warning Notification         44           Using an External Clock.         29         Z-Axis Motion Warning Notification         45           Self Test.         29         LSB.         45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Power Savings                               | 18 | Y-Axis Inactivity Threshold Register, MSB    | 41 |
| Motion Warning         21         Z-Axis of Inactivity Threshold Register, LSB.         42           Impact Detection Features         23         Inactivity Time Registers.         43           Wide Bandwidth         23         Inactivity Timer Register, MSB.         43           Instant On Impact Detection         23         Inactivity Timer Register, LSB.         43           Capturing Impact Events         23         X-Axis Motion Warning Threshold Register,         48           FIFO         25         X-Axis of Motion Warning Notification         44           Benefits of the FIFO         25         X-Axis Motion Warning Notification         44           Retrieving Data from FIFO         25         Y-Axis of Motion Warning Notification         44           Interrupts         27         Threshold Register, MSB.         44           Interrupt Pins         27         Threshold Register, MSB.         44           Y-Axis of Motion Warning Notification         Register, LSB.         45           Additional Features         29         Z-Axis Motion Warning Notification           Using an External Clock         29         Threshold Register, MSB.         45           Synchronized Data Sampling         29         Z-Axis Motion Warning Notification         Threshold Register, MSB.         45     <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Autonomous Event Detection                  | 19 | Y-Axis of Inactivity Threshold Register, LSB | 42 |
| Impact Detection   Features   23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Activity and Inactivity                     | 19 | Z-Axis Inactivity Threshold Register, MSB    | 42 |
| Wide Bandwidth.         23         Inactivity Timer Register, MSB.         43           Instant On Impact Detection.         23         Inactivity Timer Register, LSB.         43           Capturing Impact Events.         23         X-Axis Motion Warning Threshold Register,           FIFO.         25         MSB.         44           Benefits of the FIFO.         25         X-Axis of Motion Warning Notification         44           Using the FIFO.         25         X-Axis Motion Warning Notification         44           Interrupts.         27         Y-Axis of Motion Warning Notification         44           Interrupt Pins.         27         Y-Axis of Motion Warning Notification         45           Additional Features.         29         Z-Axis Motion Warning Notification         45           Value of Interrupts.         27         Register, LSB.         45           Additional Features.         29         Z-Axis Motion Warning Notification         45           Using an External Clock.         29         Z-Axis Motion Warning Notification         45           Synchronized Data Sampling.         29         Z-Axis Motion Warning Notification Register,         45           User Register Protection.         30         High-Pass Filter Settings Register.         46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Motion Warning                              | 21 | Z-Axis of Inactivity Threshold Register, LSB | 42 |
| Instant On Impact Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Impact Detection Features                   | 23 | Inactivity Time Registers                    | 43 |
| Capturing Impact Events.23X-Axis Motion Warning Threshold Register,FIFO.25MSB.44Benefits of the FIFO.25X-Axis of Motion Warning NotificationUsing the FIFO.25Register, LSB.44Retrieving Data from FIFO.25Y-Axis Motion Warning NotificationInterrupts.27Threshold Register, MSB.44Interrupt Pins.27Y-Axis of Motion Warning NotificationTypes of Interrupts.27Register, LSB.45Additional Features29Z-Axis Motion Warning NotificationUsing an External Clock.29Threshold Register, MSB.45Synchronized Data Sampling.29Z-Axis Motion Warning Notification Register,Self Test.29Z-Axis Motion Warning Notification Register,User Register Protection.30High-Pass Filter Settings Register.46User Offset Trims.30FIFO Samples Register.46Serial Interface.31FIFO Control Register.46Serial Interface.31Interrupt Pin Function Map Registers.47Multibyte Transfers.31Interrupt Pin Function Map Register.48Invalid Addresses and Address Folding.31Measurement Control Register.49Register Map.32Power Control Register.50Register Details.34Self Test Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Wide Bandwidth                              | 23 | Inactivity Timer Register, MSB               | 43 |
| FIFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Instant On Impact Detection                 | 23 |                                              | 43 |
| Benefits of the FIFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Capturing Impact Events                     | 23 |                                              |    |
| Using the FIFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | FIFO                                        | 25 | MSB                                          | 44 |
| Retrieving Data from FIFO         25         Y-Axis Motion Warning Notification           Interrupts         27         Threshold Register, MSB         44           Interrupt Pins         27         Y-Axis of Motion Warning Notification           Types of Interrupts         27         Register, LSB         45           Additional Features         29         Z-Axis Motion Warning Notification           Using an External Clock         29         Threshold Register, MSB         45           Synchronized Data Sampling         29         Z-Axis Motion Warning Notification           Self Test         29         Z-Axis Motion Warning Notification           User Register Protection         30         High-Pass Filter Settings Register           User Offset Trims         30         FIFO Samples Register         46           Serial Communications         31         FIFO Control Register         46           Serial Interface         31         Interrupt Pin Function Map Registers         47           Multibyte Transfers         31         External Timing Control Register         48           Invalid Addresses and Address Folding         31         Measurement Control Register         50           Register Details         34         Self Test Register         51           A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             |    |                                              |    |
| Interrupts         27         Threshold Register, MSB         44           Interrupt Pins         27         Y-Axis of Motion Warning Notification           Types of Interrupts         27         Register, LSB         45           Additional Features         29         Z-Axis Motion Warning Notification           Using an External Clock         29         Threshold Register, MSB         45           Synchronized Data Sampling         29         Z-Axis Motion Warning Notification Register,         LSB         45           Self Test         29         LSB         45           User Register Protection         30         High-Pass Filter Settings Register         46           User Offset Trims         30         FIFO Samples Register         46           Serial Communications         31         FIFO Control Register         46           Serial Interface         31         Interrupt Pin Function Map Registers         47           Multibyte Transfers         31         External Timing Control Register         48           Invalid Addresses and Address Folding         31         Measurement Control Register         49           Register Map         32         Power Control Register         50           Register Details         34         Self Test Register <td>Using the FIFO</td> <td>25</td> <td>Register, LSB</td> <td> 44</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Using the FIFO                              | 25 | Register, LSB                                | 44 |
| Interrupt Pins27Y-Axis of Motion Warning NotificationTypes of Interrupts27Register, LSB45Additional Features29Z-Axis Motion Warning NotificationUsing an External Clock29Threshold Register, MSB45Synchronized Data Sampling29Z-Axis Motion Warning Notification Register,Self Test29LSB45User Register Protection30High-Pass Filter Settings Register46User Offset Trims30FIFO Samples Register46Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register48Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Retrieving Data from FIFO                   | 25 |                                              |    |
| Types of Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Interrupts                                  | 27 | Threshold Register, MSB                      | 44 |
| Additional Features29Z-Axis Motion Warning NotificationUsing an External Clock29Threshold Register, MSB45Synchronized Data Sampling29Z-Axis Motion Warning Notification Register,Self Test29LSB45User Register Protection30High-Pass Filter Settings Register46User Offset Trims30FIFO Samples Register46Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                           |    | Y-Axis of Motion Warning Notification        |    |
| Using an External Clock29Threshold Register, MSB45Synchronized Data Sampling29Z-Axis Motion Warning Notification Register,Self Test29LSB45User Register Protection30High-Pass Filter Settings Register46User Offset Trims30FIFO Samples Register46Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Types of Interrupts                         | 27 | Register, LSB                                | 45 |
| Synchronized Data Sampling.29Z-Axis Motion Warning Notification Register,Self Test.29LSB.45User Register Protection.30High-Pass Filter Settings Register.46User Offset Trims.30FIFO Samples Register.46Serial Communications.31FIFO Control Register.46Serial Interface.31Interrupt Pin Function Map Registers.47Multibyte Transfers.31External Timing Control Register.48Invalid Addresses and Address Folding.31Measurement Control Register.49Register Map.32Power Control Register.50Register Details.34Self Test Register.51Analog Devices ID Register.34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Additional Features                         | 29 |                                              |    |
| Self Test29LSB45User Register Protection30High-Pass Filter Settings Register46User Offset Trims30FIFO Samples Register46Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Using an External Clock                     | 29 |                                              | 45 |
| User Register Protection30High-Pass Filter Settings Register46User Offset Trims30FIFO Samples Register46Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                             |    |                                              |    |
| User Offset Trims30FIFO Samples Register46Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                             |    |                                              |    |
| Serial Communications31FIFO Control Register46Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | User Register Protection                    | 30 |                                              |    |
| Serial Interface31Interrupt Pin Function Map Registers47Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                             |    | ·                                            |    |
| Multibyte Transfers31External Timing Control Register48Invalid Addresses and Address Folding31Measurement Control Register49Register Map32Power Control Register50Register Details34Self Test Register51Analog Devices ID Register34RESET (Clears) Register, Device in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                             |    |                                              |    |
| Invalid Addresses and Address Folding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                             |    |                                              |    |
| Register Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | •                                           |    | <u> </u>                                     |    |
| Register Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                             |    |                                              |    |
| Analog Devices ID Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | •                                           |    |                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |    |                                              | 51 |
| Analog Devices MEMS ID Register34 Standby Mode51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                             |    |                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Analog Devices MEMS ID Register             | 34 | Standby Mode                                 | 51 |

analog.com Rev. B | 2 of 57

# **TABLE OF CONTENTS**

| FIFO Access Register51                                                     | Axes of Acceleration Sensitivity | 54 |
|----------------------------------------------------------------------------|----------------------------------|----|
| Applications Information53                                                 | Silicon Anomaly                  |    |
| Applications Examples53                                                    | ADXL373 Functionality Issues     |    |
| Operation at Voltages Other than 2.5 V 54                                  | Functionality Issue              |    |
| Operation at Temperatures Other than                                       | Outline Dimensions               |    |
| Ambient54                                                                  | Ordering Guide                   |    |
| Mechanical Considerations for Mounting 54                                  | Evaluation Boards                |    |
|                                                                            |                                  |    |
| REVISION HISTORY                                                           |                                  |    |
| 10/2022—Rev. A to Rev. B                                                   |                                  |    |
| Changed $V_{DDI/O}$ to $V_{DDI/O}$ and $V_{DDI/O}$ to $V_{DDI/O}$ (Throug  |                                  |    |
| Added Capturing Impact Events Section, Figure 46, a                        | ·                                |    |
| Added Limitations Section                                                  |                                  |    |
| Added FIFO Section                                                         |                                  |    |
| Added Benefits of the FIFO Section                                         |                                  |    |
| Added System Level Power Savings Section                                   |                                  |    |
| Added Using the FIFO Section                                               |                                  |    |
| Added Using the FIFO Section                                               |                                  |    |
| Added FIFO Disabled Section                                                |                                  |    |
| Added Oldest Saved Mode (First N) Section                                  |                                  |    |
| Added Stream Mode (Last N) SectionAdded Triggered Mode Section             |                                  |    |
| Added Retrieving Data From FIFO Section, Table 14,                         |                                  |    |
| Added FIFO Interrupts Section                                              | ·                                |    |
| Added FIFO Watermark Section                                               |                                  |    |
| Added FIFO Ready Section                                                   |                                  |    |
| Added Overrun Section                                                      |                                  |    |
| Changes to Self Test Procedure Section                                     |                                  |    |
| Changes to Sell Test 1 Tocedure Section                                    |                                  |    |
| Changes to Table 17                                                        |                                  |    |
| Changes to Product Revision ID Register Section and                        |                                  |    |
| Change to X-Axis Activity Threshold Register, MSB S                        |                                  |    |
| Change to Y-Axis of Activity Threshold Register, LSB                       |                                  |    |
| Change to Z-Axis of Activity Threshold Register, LSB                       |                                  |    |
| Change to X-Axis Inactivity Threshold Register, MSB                        | <u> </u>                         |    |
| Changes to X-Axis of Inactivity Threshold Register, LS                     |                                  |    |
| Change to Y-Axis of Inactivity Threshold Register, LSI                     |                                  |    |
| Change to Z-Axis of Inactivity Threshold Register, LS                      | •                                |    |
| Change to X-Axis Motion Warning Threshold Register                         | •                                |    |
| Changes to Power Supply Requirements Section                               |                                  |    |
| Changed V <sub>S</sub> Supply Start-Up Threshold Section to V <sub>F</sub> |                                  |    |
| Changes to V <sub>RESET</sub> Section                                      |                                  |    |
| Changed to Hold Time Section                                               |                                  |    |
| Changes to Rise Time Section and Figure 56                                 |                                  |    |
| Added Silicon Anomaly Section                                              |                                  |    |
| Added ADXL373 Functionality Issues Section and Tal                         |                                  |    |
| Added Functionality Issue Section, Table 66, and Figu                      |                                  |    |
|                                                                            |                                  |    |

# **SPECIFICATIONS**

 $T_A = 25^{\circ}C$ ,  $V_S = 2.5$  V,  $V_{DD I/O} = 2.5$  V, 2560 Hz ODR, 1280 Hz bandwidth, acceleration = 0 g, and default register settings, unless otherwise noted.

Table 1.

| Parameter                                                                                                                | Test Conditions/Comments                                                                                                                | Min  | Тур  | Max   | Unit   |
|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|--------|
| SENSOR INPUT                                                                                                             | Each axis                                                                                                                               |      |      |       |        |
| Measurement Range                                                                                                        |                                                                                                                                         |      | ±400 |       | g      |
| Nonlinearity                                                                                                             | Percentage of full scale                                                                                                                |      | ±0.5 |       | %      |
| Sensor Resonant Frequency                                                                                                |                                                                                                                                         |      | 23   |       | kHz    |
| Cross Axis Sensitivity <sup>1</sup>                                                                                      |                                                                                                                                         |      | ±2.5 |       | %      |
| OUTPUT RESOLUTION                                                                                                        | Each axis                                                                                                                               |      |      |       |        |
| All Operating Modes                                                                                                      |                                                                                                                                         |      | 12   |       | Bits   |
| SCALE FACTOR                                                                                                             | Each axis                                                                                                                               |      |      |       |        |
| Scale Factor Calibration Error                                                                                           |                                                                                                                                         |      |      | ±10   | %      |
| Scale Factor at Output from X-Axis ( $X_{OUT}$ ), Output from Y-Axis ( $Y_{OUT}$ ), and Output from Z-Axis ( $Z_{OUT}$ ) | Expressed in mg/LSB                                                                                                                     |      | 200  |       | mg/LSE |
|                                                                                                                          | Expressed in LSB/g                                                                                                                      |      | 5    |       | LSB/g  |
| Scale Factor Change due to Temperature <sup>2</sup>                                                                      |                                                                                                                                         |      | 0.1  |       | %/°C   |
| 0 g OFFSET                                                                                                               | Each axis                                                                                                                               |      |      |       |        |
| 0 g Output                                                                                                               | X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub>                                                                                  |      |      |       |        |
|                                                                                                                          | At V <sub>S</sub> = 2.1 V                                                                                                               | -6   | ±1   | +6    | g      |
|                                                                                                                          | $1.6 \text{ V} \le \text{V}_{\text{S}} \le 3.5 \text{ V}$                                                                               | -14  | ±1   | +14   | g      |
| 0 g Offset vs. Temperature <sup>2</sup>                                                                                  |                                                                                                                                         |      |      |       |        |
| Normal Operation                                                                                                         | X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub>                                                                                  |      | ±60  |       | mg/°C  |
| NOISE PERFORMANCE                                                                                                        |                                                                                                                                         |      |      |       | 1      |
| RMS Noise                                                                                                                | Each axis                                                                                                                               |      |      |       |        |
| Normal Operation                                                                                                         |                                                                                                                                         |      | 3.5  |       | LSB    |
| Low Noise Mode                                                                                                           |                                                                                                                                         |      | 3    |       | LSB    |
| BANDWIDTH                                                                                                                |                                                                                                                                         |      |      |       |        |
| ODR                                                                                                                      | User selectable                                                                                                                         | 320  |      | 5120  | Hz     |
| High Pass Filter, −3 dB Corner                                                                                           | User selectable, available corner frequencies scales with                                                                               | 0.20 |      | 24.4  | Hz     |
|                                                                                                                          | ODR setting                                                                                                                             | 0.20 |      |       |        |
| Low Pass (Antialiasing) Filter, -3 dB Corner                                                                             | Four-pole low-pass filter, user selectable, bandwidth and ODR are set independent of each other                                         | 160  |      | ODR/2 | Hz     |
| POWER SUPPLY                                                                                                             |                                                                                                                                         |      |      |       |        |
| Operating Voltage Range (V <sub>S</sub> )                                                                                |                                                                                                                                         | 1.6  | 2.1  | 3.5   | V      |
| Input and Output Voltage Range (V <sub>DD I/O</sub> )                                                                    |                                                                                                                                         | 1.6  | 2.1  | $V_S$ | V      |
| Supply Current                                                                                                           |                                                                                                                                         |      |      |       |        |
| Measurement Mode                                                                                                         | 2560 Hz ODR                                                                                                                             |      |      |       |        |
| Normal Operation                                                                                                         |                                                                                                                                         |      | 19   |       | μA     |
| Low Noise Mode                                                                                                           |                                                                                                                                         |      | 29   |       | μA     |
| Instant On Mode                                                                                                          |                                                                                                                                         |      | 1.4  |       | μA     |
| Wake-Up Mode                                                                                                             | Varies with wake-up rate                                                                                                                |      |      |       |        |
| •                                                                                                                        | At slowest wake-up rate                                                                                                                 |      | 0.7  |       | μA     |
| Standby                                                                                                                  |                                                                                                                                         |      | <0.1 |       | μA     |
| Power Supply Rejection Ratio (PSRR)                                                                                      | Source capacitance $(C_S)^3$ = 1.1 $\mu$ F, input and output capacitance $(C_{IO}^3)$ = 1.1 $\mu$ F, input is 100 mV sine wave on $V_S$ |      |      |       |        |
| Input Frequency                                                                                                          |                                                                                                                                         |      |      |       |        |
| 100 Hz to 1 kHz                                                                                                          |                                                                                                                                         |      | -20  |       | dB     |
| 1 kHz to 250 kHz                                                                                                         |                                                                                                                                         |      | -17  |       | dB     |

analog.com Rev. B | 4 of 57

# **SPECIFICATIONS**

Table 1.

| Parameter                                      | Test Conditions/Comments                         | Min | Тур | Max  | Unit |
|------------------------------------------------|--------------------------------------------------|-----|-----|------|------|
| Turn On Time                                   | 2560 Hz ODR                                      |     |     |      |      |
| Power-Up to Standby                            | $C_8^3 = 1.1  \mu F$ and $C_{10}^3 = 1.1  \mu F$ |     | 5   |      | ms   |
| Measurement Mode Instruction First Sample      | Filter settle bit = 0                            |     | <69 |      | ms   |
|                                                | Filter settle bit = 1                            |     | <1  |      |      |
|                                                |                                                  |     | 1   |      | ms   |
| Instant On Ultra Low Power (ULP) Monitoring to |                                                  |     |     |      |      |
| Full Bandwidth Data                            |                                                  |     |     |      |      |
| ENVIRONMENTAL TEMPERATURE                      |                                                  |     |     |      |      |
| Operating Range                                |                                                  | -40 |     | +105 | °C   |

<sup>&</sup>lt;sup>1</sup> Cross axis sensitivity is defined as coupling between any two axes.

# INTERRUPT PIN DIGITAL OUTPUT SPECIFICATIONS

Table 2.

|                                              | L                                                                                    | imit <sup>1</sup>       | Unit                      |    |
|----------------------------------------------|--------------------------------------------------------------------------------------|-------------------------|---------------------------|----|
| Parameter                                    | Test Conditions/Comments                                                             | Min                     | Max                       |    |
| DIGITAL OUTPUT                               |                                                                                      |                         |                           |    |
| Low Level Output Voltage (V <sub>OL</sub> )  | Low level output current (I <sub>OL</sub> ) = 500 μA                                 |                         | 0.2 × V <sub>DD I/O</sub> | V  |
| High Level Output Voltage (V <sub>OH</sub> ) | High level output current ( $I_{OH}$ ) = -300 $\mu$ A                                | $0.8 \times V_{DD I/O}$ |                           | V  |
| I <sub>OL</sub>                              | $V_{OL} = V_{OL, max}$                                                               | 500                     |                           | μA |
| l <sub>он</sub>                              | $V_{OH} = V_{OH, min}$                                                               |                         | -300                      | μA |
| PIN CAPACITANCE                              | Input frequency (f <sub>IN</sub> ) = 1 MHz, input voltage (V <sub>IN</sub> ) = 2.0 V |                         | 8                         | pF |
| RISE/FALL TIME                               |                                                                                      |                         |                           |    |
| Rise Time (t <sub>R</sub> ) <sup>2</sup>     | Load capacitance on the digital pin (C <sub>LOAD</sub> ) = 150 pF                    |                         | 210                       | ns |
| Fall Time (t <sub>F</sub> ) <sup>3</sup>     | C <sub>LOAD</sub> = 150 pF                                                           |                         | 150                       | ns |

<sup>&</sup>lt;sup>1</sup> Limits based on characterization results, not production tested.

# **SPI SPECIFICATIONS**

 $T_A$  = 25°C,  $V_S$  = 2.5 V, and  $V_{DD\ I/O}$  = 2.5 V, unless otherwise noted.

Table 3. SPI Logic Levels and Timing

| Parameter                                   | Test Conditions/Comments               | Min                       | Тур | Max                     | Unit |
|---------------------------------------------|----------------------------------------|---------------------------|-----|-------------------------|------|
| INPUT DC LEVELS                             |                                        |                           |     |                         |      |
| Low Level Input Voltage (V <sub>IL</sub> )  |                                        |                           |     | $0.3 \times V_{DD I/O}$ | V    |
| High Level Input Voltage (V <sub>IH</sub> ) |                                        | 0.7 × V <sub>DD I/O</sub> |     |                         | V    |
| Low Level Input Current (I <sub>IL</sub> )  | V <sub>IN</sub> = 0 V                  | -0.1                      |     |                         | μA   |
| High Level Input Current (I <sub>IH</sub> ) | $V_{IN} = V_{DD\ I/O}$                 |                           |     | 0.1                     | μA   |
| OUTPUT DC LEVELS                            |                                        |                           |     |                         |      |
| $V_{OL}$                                    | $I_{OL} = I_{OL, MIN}$                 |                           |     | $0.2 \times V_{DD I/O}$ | V    |
| $V_{OH}$                                    | I <sub>OL</sub> = I <sub>OH, MAX</sub> | 0.8 × V <sub>DD I/O</sub> |     |                         | V    |
| I <sub>OL</sub>                             | $V_{OL} = V_{OL, MAX}$                 | -10                       |     |                         | mA   |
| I <sub>OH</sub>                             | $V_{OL} = V_{OH, MIN}$                 |                           |     | 4                       | mA   |

analog.com Rev. B | 5 of 57

<sup>&</sup>lt;sup>2</sup> -40°C to +25°C or +25°C to +105°C.

 $<sup>^3</sup>$  C<sub>S</sub> and C<sub>IO</sub> are power coupling capacitors. See the Applications Information section for more information.

 $<sup>^2</sup>$  Rise time is measured as the transition time from  $V_{\text{OL, max}}$  to  $V_{\text{OH, min}}$  of the interrupt pin.

 $<sup>^3</sup>$  Fall time is measured as the transition time from  $V_{\text{OH, min}}$  to  $V_{\text{OL, max}}$  of the interrupt pin.

# **SPECIFICATIONS**

Table 3. SPI Logic Levels and Timing

| Parameter                                    | Test Conditions/Comments  | Min | Typ Max | Unit |
|----------------------------------------------|---------------------------|-----|---------|------|
| INPUT AC                                     |                           |     |         |      |
| SCLK Frequency                               |                           | 0.1 | 10      | MHz  |
| SCLK High Time (t <sub>HIGH</sub> )          |                           | 40  |         | ns   |
| SCLK Low Time (t <sub>LOW</sub> )            |                           | 40  |         | ns   |
| CS Setup Time (t <sub>CSS</sub> )            |                           | 20  |         | ns   |
| CS Hold Time (t <sub>CSH</sub> )             |                           | 20  |         | ns   |
| CS Disable Time (t <sub>CSD</sub> )          |                           | 40  |         | ns   |
| Rising SCLK Setup Time (t <sub>SCLKS</sub> ) |                           | 20  |         | ns   |
| MOSI Setup Time (t <sub>SU</sub> )           |                           | 20  |         | ns   |
| MOSI Hold Time (t <sub>HD</sub> )            |                           | 20  |         | ns   |
| OUTPUT AC                                    |                           |     |         |      |
| Propagation Delay (t <sub>P</sub> )          | C <sub>LOAD</sub> = 30 pF |     | 30      | ns   |
| Enable MISO Time (t <sub>EN</sub> )          |                           | 30  |         | ns   |
| Disable MISO Time (t <sub>DIS</sub> )        |                           |     | 20      | ns   |

# **SPI Timing Diagrams**



Figure 2. SPI Timing Diagram



Figure 3. SPI Timing Diagram, Single Byte Read



Figure 4. SPI Timing Diagram, Single Byte Write



Figure 5. SPI Timing Diagram, Multibyte Read

analog.com Rev. B | 6 of 57

# **SPECIFICATIONS**



Figure 6. SPI Timing Diagram, Multibyte Write

# I<sup>2</sup>C SPECIFICATIONS

 $T_A = 25$ °C,  $V_S = 2.5$  V, and  $V_{DD I/O} = 1.8$  V, unless otherwise noted.

Table 4. I<sup>2</sup>C Logic Level and Timing

|                                         | 12C_                         | I2C_HSM_EN = 0 |     |     | I2C_HSM_EN = 1 |     |      |
|-----------------------------------------|------------------------------|----------------|-----|-----|----------------|-----|------|
| Parameter                               | Min                          | Тур            | Max | Min | Тур            | Max | Unit |
| INPUT AC                                |                              |                |     |     |                |     |      |
| SCLK Frequency                          | 0                            |                | 1   | 0   |                | 3.4 | MHz  |
| SCLK High Time (t <sub>HIGH</sub> )     | 260                          |                |     | 120 |                |     | ns   |
| SCLK Low Time (t <sub>LOW</sub> )       | 500                          |                |     | 320 |                |     | ns   |
| Start Setup Time (t <sub>SUSTA</sub> )  | 260                          |                |     | 160 |                |     | ns   |
| Start Hold Time (t <sub>HDSTA</sub> )   | 260                          |                |     | 160 |                |     | ns   |
| Data Setup Time (t <sub>SUDAT</sub> )   | 50                           |                |     | 10  |                |     | ns   |
| Data Hold Time (t <sub>HDDAT</sub> )    | 0                            |                |     | 0   |                | 150 | ns   |
| Stop Setup Time (t <sub>SUSTO</sub> )   | 260                          |                |     | 160 |                |     | ns   |
| Bus Free Time (t <sub>BUF</sub> )       | 500                          |                |     |     |                |     | ns   |
| SCL Input Rise Time (t <sub>RCL</sub> ) |                              |                | 120 | 20  |                | 80  | ns   |
| SCL Input Fall Time (t <sub>FCL</sub> ) | $20 \times (V_{DD I/O}/5.5)$ |                | 120 | 20  |                | 80  | ns   |
| SDA Input Rise Time (t <sub>RDA</sub> ) |                              |                | 120 | 20  |                | 160 | ns   |
| SDA Input Fall Time (t <sub>FDA</sub> ) | $20 \times (V_{DD I/O}/5.5)$ |                | 120 | 20  |                | 160 | ns   |
| OUTPUT AC                               |                              |                |     |     |                |     |      |
| $C_{LOAD}$                              |                              |                | 550 |     |                | 400 | pF   |

# I<sup>2</sup>C Timing Diagrams



Figure 7. I<sup>2</sup>C Timing Diagram



Figure 8. I<sup>2</sup>C Timing Diagram, Single Byte Read



Figure 9. I<sup>2</sup>C Timing Diagram, Single Byte Write

analog.com Rev. B | 7 of 57

# **SPECIFICATIONS**



Figure 10. I<sup>2</sup>C Timing Diagram, Multibyte Write

analog.com Rev. B | 8 of 57

#### **ABSOLUTE MAXIMUM RATINGS**

Table 5.

| Parameter                                         | Rating                   |
|---------------------------------------------------|--------------------------|
| Acceleration                                      |                          |
| Any Axis, Unpowered                               | 10,000 g for 0.1 ms      |
| Any Axis, Powered                                 | 10,000 g for 0.1 ms      |
| $V_S$                                             | -0.3 V to +3.6 V         |
| $V_{DDI/O}$                                       | -0.3 V to +3.6 V         |
| All Other Pins                                    | -0.3 V to V <sub>S</sub> |
| Output Short-Circuit Duration (Any Pin to Ground) | Indefinite               |
| Storage Temperature Range                         | -50°C to +150°C          |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection, junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.

Table 6.

| Package Type <sup>1</sup> | $\theta_{JA}$ | $\theta_{JC}$ | Unit | Device Weight |
|---------------------------|---------------|---------------|------|---------------|
| CC-16-4                   | 150           | 85            | °C/W | 18 mg         |

Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD-51.

#### RECOMMENDED SOLDERING PROFILE

Figure 11 and Table 7 provide details about the recommended soldering profile.



Figure 11. Recommended Soldering Profile

Table 7. Recommended Soldering Profile

|                                                                                                                               | Condition            |                   |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|--|--|
| Profile Feature                                                                                                               | Sn63/Pb37            | Pb-Free           |  |  |
| Average Ramp Rate (Time Maintained<br>Above Liquidous Temperature (T <sub>L</sub> ) to<br>Peak Temperature (T <sub>P</sub> )) | 3°C/sec max          | 3°C/sec max       |  |  |
| Preheat                                                                                                                       |                      |                   |  |  |
| Minimum Temperature (T <sub>SMIN</sub> )                                                                                      | 100°C                | 150°C             |  |  |
| Maximum Temperature (T <sub>SMAX</sub> )                                                                                      | 150°C                | 200°C             |  |  |
| Time $(T_{SMIN}$ to $T_{SMAX})$ $(t_S)$                                                                                       | 60 sec to<br>120 sec | 60 sec to 180 sec |  |  |
| $T_{SMAX}$ to $T_{L}$                                                                                                         |                      |                   |  |  |
| Ramp-Up Rate                                                                                                                  | 3°C/sec max          | 3°C/sec max       |  |  |
| Time Maintained Above T <sub>L</sub>                                                                                          |                      |                   |  |  |
| $T_L$                                                                                                                         | 183°C                | 217°C             |  |  |
| Time (t <sub>L</sub> )                                                                                                        | 60 sec to<br>150 sec | 60 sec to 150 sec |  |  |
| Peak Temperature (T <sub>P</sub> )                                                                                            | 240 + 0/-5°C         | 260 + 0/-5°C      |  |  |
| Time Within 5°C of Actual Peak<br>Temperature (t <sub>P</sub> )                                                               | 10 sec to 30 sec     | 20 sec to 40 sec  |  |  |
| Ramp-Down Rate                                                                                                                | 6°C/sec max          | 6°C/sec max       |  |  |
| Time 25°C to Peak Temperature                                                                                                 | 6 minutes max        | 8 minutes max     |  |  |

# **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

# **ESD Ratings for ADXL373**

#### Table 8. ADXL373, 16-Terminal LGA

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| HBM       | 2000                    | 1C    |

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. B | 9 of 57

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 12. Pin Configuration (Top View)

Table 9. Pin Function Descriptions

| Pin No.    | Mnemonic            | Description                                                                           |
|------------|---------------------|---------------------------------------------------------------------------------------|
| 1          | V <sub>DD I/O</sub> | Supply Voltage for Digital Input and Output.                                          |
| 2, 15      | NIC                 | Not Internally Connected. The NIC pins are not internally connected.                  |
| 3, 5, 10   | RESERVED            | Reserved. The RESERVED pins can be left unconnected or connected to GND.              |
| 4          | SCLK                | SPI Serial Communications Clock.                                                      |
| 6          | MOSI/SDA            | SPI Master Output, Slave Input (MOSI). I <sup>2</sup> C Serial Data (SDA).            |
| 7          | MISO                | SPI Master Input, Slave Output.                                                       |
| 8          | CS/SCL              | SPI Chip Select in SPI Mode (CS). I <sup>2</sup> C Serial Communications Clock (SCL). |
| 9          | INT2                | Interrupt 2 Output. The INT2 pin also serves as the input for synchronized sampling.  |
| 11         | INT1                | Interrupt 1 Output. The INT1 pin also serves as the input for external clocking.      |
| 12, 13, 16 | GND                 | Ground. The GND pins must be connected to ground.                                     |
| 14         | V <sub>S</sub>      | Supply Voltage.                                                                       |

analog.com Rev. B | 10 of 57

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 13. X-Axis 0 g Offset at 25°C,  $V_S = 2.1 \text{ V}$ 



Figure 14. Y-Axis 0 g Offset at 25°C,  $V_S$  = 2.1 V



Figure 15. Z-Axis 0 g Offset at 25°C,  $V_S$  = 2.1 V



Figure 16. X-Axis Sensitivity at 25°C,  $V_S$  = 2.1 V



Figure 17. Y-Axis Sensitivity at 25°C,  $V_S$  = 2.1 V



Figure 18. Z-Axis Sensitivity at 25°C,  $V_S = 2.1 \text{ V}$ 

analog.com Rev. B | 11 of 57

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 19. X-Axis 0 g Offset Temperature Coefficient



Figure 20. Y-Axis 0 g Offset Temperature Coefficient



Figure 21. Z-Axis 0 g Offset Temperature Coefficient



Figure 22. X-Axis 0 g Normalized Offset vs. Temperature



Figure 23. Y-Axis 0 g Normalized Offset vs. Temperature



Figure 24. Z-Axis 0 g Normalized Offset vs. Temperature

analog.com Rev. B | 12 of 57

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 25. X-Axis Offset Variation with Respect to Supply Voltage



Figure 26. Y-Axis Offset Variation with Respect to Supply Voltage



Figure 27. Z-Axis Offset Variation with Respect to Supply Voltage



Figure 28. X-Axis Sensitivity Temperature Coefficient



Figure 29. Y-Axis Sensitivity Temperature Coefficient



Figure 30. Z-Axis Sensitivity Temperature Coefficient

analog.com Rev. B | 13 of 57

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 31. Current Consumption at 25°C, Normal Mode, 3200 Hz ODR,  $V_S$  = 2.1 V



Figure 32. Current Consumption at 25°C, Low Noise Mode, 3200 Hz ODR,  $V_S$ = 2.1 V



Figure 33. Current Consumption at 25°C, Instant On Mode, 3200 Hz ODR,  $V_S$ 



Figure 34. Current Consumption at 25°C, Wake-Up Mode,  $V_S$  = 2.1 V



Figure 35. Clock Frequency Deviation from Ideal at 25°C, ODR = 3200 Hz,  $V_S$  = 2.1 V



Figure 36. Clock Frequency Deviation from Ideal at 25°C, ODR = 6400 Hz,  $V_S$ = 2.1 V

analog.com Rev. B | 14 of 57

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 37. Current Consumption at 25°C, Standby Mode,  $V_S$  = 2.1 V



Figure 38. Standby Current vs. Temperature



Figure 39. Measurement Mode Current vs. Temperature, Normal Mode



Figure 40. Standby Current vs. Temperature, Instant On Mode



Figure 41. Standby Current vs. Temperature, Wake-Up Mode

analog.com Rev. B | 15 of 57

#### THEORY OF OPERATION

The ADXL373 is a complete 3-axis acceleration measurement system that operates at extremely low power levels. Acceleration is reported digitally and the device communicates via the SPI and I<sup>2</sup>C protocols. Built-in digital logic enables autonomous operation and implements functions that enhance system level power savings.

#### **MECHANICAL DEVICE OPERATION**

The moving component of the sensor is a polysilicon surface-micromachined structure built on top of a silicon wafer. Polysilicon springs suspend the structure over the surface of the wafer and provide a resistance against acceleration forces.

Deflection of the structure is measured using differential capacitors that consist of independent fixed plates and plates attached to the moving mass. Acceleration deflects the structure and unbalances the differential capacitor, resulting in a sensor output whose amplitude is proportional to acceleration. Phase sensitive demodulation determines the magnitude and polarity of the acceleration.

#### **OPERATING MODES**

The ADXL373 has three operating modes. Measurement mode is used for continuous, wide bandwidth sensing. Wake-up mode is used for limited bandwidth low *g* activity detection. Instant on mode is used for low power impact detection. Measurement can be suspended completely by placing the device in standby mode.

#### **Measurement Mode**

Measurement mode is the normal operating mode of the ADXL373. In this mode, acceleration data is read continuously and the accelerometer consumes 19  $\mu\text{A}$  (typical) at an ODR of 2560 Hz using a 2.5 V supply. Actual current consumption is dependent on the ODR chosen. All features described in this data sheet are available when operating the ADXL373 in measurement mode. After entering measurement mode, the first output value does not appear until after the filter settling time has passed. This time is selectable using the FILTER\_SETTLE bit in the POWER\_CTL register. See the Filter Settling Time section for more details.

#### Wake-Up Mode

Wake-up mode is ideal for simple detection of the presence or absence of motion at an extremely low power consumption. Wake-up mode is particularly useful for the implementation of a low *g* motion activated on and off switch, allowing the rest of the system to be powered down until sustained activity is detected.

In wake-up mode, the device is powered down for a duration of time equal to the wake-up timer, set by the WAKEUP\_RATE bits in the TIMING register, and then turns on for a duration equal to the filter settling time (see the Filter Settling Time section). The current drawn in this mode is determined by both of these parameters.

Table 10. Wake-Up Current in µA at Different Wake-Up Timer and Filter Settings

|                    | FILTER_S      | SETTLE Bit Settings |
|--------------------|---------------|---------------------|
| Wake-Up Timer (ms) | When Set to 1 | When Set to 0       |
| 65                 | 1.3           | 16.7                |
| 130                | 0.98          | 15                  |
| 260                | 0.84          | 12.4                |
| 640                | 0.76          | 8.4                 |
| 2560               | 0.71          | 3.5                 |
| 5120               | 0.71          | 2.2                 |
| 10240              | 0.7           | 1.5                 |
| 30720              | 0.7           | 1                   |

If motion is detected, the accelerometer can respond autonomously in several ways, depending on the device configuration, including the following:

- ▶ Switch into full bandwidth measurement mode.
- ▶ Signal an interrupt to a microcontroller.
- Wake up downstream circuitry.

While in wake-up mode, all registers have normal read and write functionality, and real-time data can be read from the data registers at the reduced wake-up rate. However, there are no interrupts available in wake-up mode.

#### Instant On Mode

Instant on mode enables extremely low power impact detection. In this mode, the accelerometer constantly monitors the environment while consuming a low current of 1.4  $\mu$ A (typical). When an event that exceeds an internal threshold is detected, the device switches into measurement mode to record the event. The target default threshold is 20 g to 30 g but can vary. A register option allows the threshold to be increased to a target of 60 g to 80 g if the default threshold is too low.

To save power, no new digital acceleration data is made available until the accelerometer switches into normal operation. However, all registers have normal read/write functionality.

# **Standby Mode**

Placing the ADXL373 in standby mode suspends measurement and reduces current consumption to <0.1  $\mu$ A. All interrupts are cleared, and no new interrupts are generated. The ADXL373 powers up in standby mode with all sensor functions turned off.

## **BANDWIDTH**

#### Low-Pass Antialiasing Filter

High *g* events often include acceleration content over a wide range of frequencies. The analog-to-digital converter (ADC) of the ADXL373 samples the input acceleration at the user selected ODR. In the absence of antialiasing filters, input signals whose frequency

analog.com Rev. B | 16 of 57

#### THEORY OF OPERATION

is more than half of the ODR alias or that fold into the measurement bandwidth can lead to inaccurate measurements. To mitigate this inaccuracy, a four-pole low-pass filter is provided at the input of the ADC. The filter bandwidth is user selectable and the default bandwidth is 160 Hz. The maximum bandwidth is constrained to at most half of the ODR to ensure that the Nyquist criteria is not violated.

# **High-Pass Filter**

The ADXL373 offers a one-pole high-pass filter with a user selectable −3 dB frequency. Applications that do not require dc acceleration measurements can use the high-pass filter to minimize constant or slow varying offset errors, including initial bias, bias drift due to temperature and bias drift due to supply voltage.

The high-pass filter is a first-order infinite impulse response (IIR) filter. Table 11 lists the available -3 dB frequencies, which are user selectable and dependent on the output data rate. The high-pass and low-pass filters can be used simultaneously to set up a band-pass option.

Table 11. High-Pass Filter, -3 dB Corner Frequencies

|         |       | ODR (Hz) |      |      |      |  |  |  |
|---------|-------|----------|------|------|------|--|--|--|
| Setting | 5120  | 2560     | 1280 | 640  | 320  |  |  |  |
| 00      | 24.38 | 12.19    | 6.10 | 3.05 | 1.52 |  |  |  |
| 01      | 12.46 | 6.23     | 3.12 | 1.56 | 0.78 |  |  |  |
| 10      | 6.30  | 3.15     | 1.58 | 0.79 | 0.39 |  |  |  |
| 11      | 3.17  | 1.59     | 0.79 | 0.40 | 0.20 |  |  |  |

# **Filter Settling Time**

The FILTER\_SETTLE bit determines the time after the measurement mode instruction, at which, the first output value is recorded in the data registers. By default, the value of this bit is 0, and the turn-on time is approximately 463 ms, ensuring that all the filters have time to settle before data is output. If this bit is set to 1, the first output value is reported <1 ms after the measurement mode instruction is given. The time taken for the antialiasing filter to settle and correct data to begin appearing is approximately 4/ODR. If using activity detection, the reference level is set after this time.

It is not recommended to set the FILTER\_SETTLE bit to 1 if the high-pass filter or low-pass filter for activity detection are enabled. These filters require a full 463 ms to begin outputting correct data. If the high-pass filter is turned on, any data output may be incorrect before 463 ms has elapsed. If the low-pass filter for activity detection is turned on, no effect is visible on the device output, but inadvertent activity or inactivity interrupts can be triggered before the settling time has elapsed.

# Selectable ODR

The ADXL373 can report acceleration data at 320 Hz, 640 Hz, 1280 Hz, 2560 Hz, or 5120 Hz. The ODR is user selectable and the default is 320 Hz. If the user selects an antialiasing filter bandwidth

greater than half the ODR, the device defaults the bandwidth to 50% of the ODR. Increasing or decreasing the ODR increases or decreases the current consumption, accordingly, as shown in Figure 42.



Figure 42. Measurement Mode Current vs. ODR for Five ADXL373 Devices Under Test (DUTs)

# **POWER AND NOISE TRADE-OFF**

The noise performance of the ADXL373 in normal operation (typically 3.5 LSB rms at 2560 Hz ODR and 1280 Hz bandwidth) is adequate for most applications depending on bandwidth and the desired resolution. For cases where lower noise is necessary, the ADXL373 provides a lower noise operating mode that trades reduced noise for a somewhat higher current consumption. In all cases, operating at a higher bandwidth setting increases the rms noise. Operating with a lower bandwidth decreases the noise from the numbers listed in Table 12.

Table 12 details the current consumption and noise densities obtained for normal operation and the lower noise mode at a typical 2.5 V supply.

Table 12. Noise and Current Consumption at  $V_{\rm S}$  = 2.5 V, ODR = 2560 Hz, Bandwidth = 1280 Hz

| Mode             | RMS Noise<br>Typical (LSB) | Current Consumption Typical (μA) |
|------------------|----------------------------|----------------------------------|
| Normal Operation | 3.5                        | 19                               |
| Low Noise        | 3                          | 29                               |

Operating the ADXL373 at a higher supply voltage also decreases noise. Table 13 lists the current consumption and noise densities obtained for normal operation and the lower noise mode at the highest recommended supply, 3.5 V.

Table 13. Noise and Current Consumption at  $V_S$  = 3.5 V, ODR = 2560 Hz, Bandwidth = 1280 Hz

| Mode             | RMS Noise Typical (LSB) | Current Consumption Typical (µA) |
|------------------|-------------------------|----------------------------------|
| Normal Operation | 3                       | 32                               |
| Low Noise        | 2.5                     | 44                               |

analog.com Rev. B | 17 of 57

# THEORY OF OPERATION

# **POWER SAVINGS**

The digital interface of the ADXL373 is implemented with system level power savings in mind. The following features enhance power savings:

- ▶ Burst reads and writes reduce the number of SPI communication cycles required to configure the device and retrieve data.
- ➤ Concurrent operation of activity and inactivity detection enables set it and forget it operation. Linked and loop modes further reduce communications power by enabling the clearing of interrupts without processor intervention.

analog.com Rev. B | 18 of 57

#### **AUTONOMOUS EVENT DETECTION**

#### **ACTIVITY AND INACTIVITY**

The ADXL373 features built-in logic that detects activity (acceleration more than a user set threshold) and inactivity (acceleration less than a user set threshold). Activity and inactivity events can be used as triggers to manage the accelerometer operating mode, trigger an interrupt to a host processor, and/or autonomously drive a motion switch.

Detection of an activity or inactivity event is indicated in the STA-TUS2 register and can be configured to generate an interrupt. In addition, the activity status of the device, that is, whether it is moving or stationary, is indicated by the AWAKE bit (STATUS register), described in the Using the AWAKE Bit section.

Activity and inactivity detection can be used when the accelerometer is in either measurement mode or wake-up mode. However, the activity and inactivity interrupts are not available in wake-up mode because the device is inherently looking for activity in this mode, and any changes to the activity or inactivity detection features must be made while the device is in standby mode.

# **Low-Pass Activity Detect Filter**

The ADXL373 combines high g impact detection and low g movement detection in one device. For low g detection, an internal low-pass filter with a -3 dB corner of approximately 8 Hz averages data to reduce the rms noise, allowing accurate detection of activity or inactivity thresholds as low as 1 g. For high g impact detection, the low-pass activity detect filter can be turned off through a register setting. When using both the low-pass activity detect filter and the high-pass filter, the user must select a high-pass filter corner that does not exceed 8 Hz. Otherwise, activity detection data is severely attenuated.

# **Activity Detection**

An activity event is detected when acceleration in at least one enabled axis remains above a specified threshold for a specified time. Enabled axes, thresholds, and time are user selected. Each axis has its own activity threshold, but the activity timer is shared among all three axes. When multiple axes are selected, an over threshold event on any one enabled axis triggers the activity detection.

# **Referenced and Absolute Configurations**

Activity detection can be configured as referenced or absolute mode for all axes through the ACT\_REF bit in the THRESH ACT X L register.

When using absolute activity detection, acceleration samples are compared directly to a user set threshold to determine whether motion is present. For example, if a threshold of  $0.5\ g$  is set and the acceleration on the z-axis is  $1\ g$  longer than the user defined activity time, the activity status asserts.

In many applications, it is advantageous for activity detection to be based not on an absolute threshold but on a deviation from

a reference point or orientation. Activity detection with a deviation is particularly useful because it removes the effect on activity detection of the static 1 g imposed by gravity as well as any static offset errors, which can be up to several gs. In absolute activity detection, when the threshold is set to less than 1 g, activity is immediately detected in this case.

In the referenced configuration, activity is detected when acceleration samples are more than an internally defined reference by a user defined amount for the user defined amount of time, as described by

Abs(Acceleration - Reference) > Threshold

where Abs is the absolute value.

Consequently, activity is detected only when the acceleration has deviated sufficiently from the initial orientation. The default setting for the accelerometer is in absolute mode. After it is placed in referenced mode through the appropriate register setting, the reference for activity detection is calculated as soon as the full bandwidth measurement mode is turned on. To reset the reference, it is necessary to put the device back into absolute mode and then back into referenced mode. The new reference is set as soon as the device enters full bandwidth measurement mode again. If using both activity and inactivity detection in referenced mode, both must be set back to absolute mode before the reference can be reset.

If the FILTER\_SETTLE bit is set to 1, set reference mode after entering measurement mode or else the reference may not be correct. If both the high-pass filter and low-pass filter for activity detection are disabled, do not enable reference mode earlier than 4/ODR after entering measurement mode. If either filter is enabled, do not enable reference mode earlier than 463 ms after entering measurement mode.

# **Activity Timer**

Ideally, the intent of activity detection is to wake up a system only when motion is intentional, ignoring noise or small, unintentional movements. In addition to being sensitive to low g events, the ADXL373 activity detection algorithm is robust in filtering out undesired triggers.

The ADXL373 activity detection functionality includes a timer to filter out unwanted motion and ensure that only sustained motion is recognized as activity. The timer period depends on the ODR selected. At 2560 Hz and under, the timer period is approximately 8.25 ms, and at 5120 Hz, the timer period is approximately 4.125 ms. For activity detection to trigger, above threshold activity must be sustained for a time equal to the number of activity timer periods specified in the activity time register (Address 0x29). For example, a setting of 10 in this register means that above threshold activity must be sustained for 82.5 ms at 2560 Hz ODR. A register value of zero results in single sample activity detection. The maximum allowable activity time is approximately 2.1 sec (or 0.53 sec

analog.com Rev. B | 19 of 57

#### **AUTONOMOUS EVENT DETECTION**

at 5120 Hz ODR). Note that the activity timer is operational in measurement mode only.

# **Activity Detection in Wake-Up Mode**

If activity detection is enabled while the device is in wake-up mode, the device uses single sample activity detection, no matter the activity time register setting. If activity is detected, the device automatically returns to full bandwidth measurement mode. However, the activity interrupt is not generated unless the activity time setting is zero. If the activity time setting is not zero after entering measurement mode, the interrupt is not generated until the device sees sustained activity for the amount of time given in the activity time register. The awake interrupt automatically goes high upon entering measurement mode if the device is in default mode or autosleep mode. If the device is in linked or loop mode (but not autosleep), it is linked to the activity interrupt, which behaves as mentioned in the Activity Detection section.

After the device automatically enters measurement mode due to activity detection, if autosleep is not on, the device must be placed manually back into wake-up mode.

# **Inactivity Detection**

An inactivity event is detected when acceleration in all enabled axes remains less than a specified threshold for a specified time. Enabled axes, threshold, and time are user selected. Each axis has its own inactivity threshold, but the inactivity timer is shared among all three axes. When multiple axes are selected, all enabled axes must stay lower than the threshold for the required amount of time to trigger inactivity detection.

# **Referenced and Absolute Configurations**

Inactivity detection is also configurable as referenced or absolute through the INACT\_REF bit in the THRESH\_INACT\_X\_L register. When using absolute inactivity detection, acceleration samples are compared directly to a user set threshold for the user set time to determine the absence of motion. Inactivity is detected when enough consecutive samples are all less than the threshold.

When using referenced inactivity detection, inactivity is detected when acceleration samples are within a user specified amount from an internally defined reference for a user defined amount of time.

Referenced inactivity, like referenced activity, is particularly useful for eliminating the effects of the static acceleration due to gravity, as well as other static offsets. With absolute inactivity, if the inactivity threshold is set lower than 1 g, a device resting motionless may never detect inactivity. With referenced inactivity, the same device under the same configuration detects inactivity. The default setting for the accelerometer is in absolute mode. After the accelerometer has been placed in referenced mode through the appropriate register setting, the reference for inactivity detection is calculated as soon as full bandwidth measurement mode is turned on. To reset the reference, it is necessary to put the device back into absolute

mode and then back into referenced mode. The new reference is set as soon as the device enters full bandwidth measurement mode again. If using both inactivity and activity detection in referenced mode, both must be set back to absolute mode before the reference can be reset.

If the FILTER\_SETTLE bit is set to 1, set reference mode after entering measurement mode or else the reference may not be correct. If both the high-pass filter and low-pass filter for activity detection are disabled, do not enable reference mode earlier than 4/ODR after entering measurement mode. If either filter is enabled, do not enable reference mode earlier than 463 ms after entering measurement mode.

# **Inactivity Timer**

The ADXL373 inactivity detect functionality includes a timer to allow detection of sustained inactivity. The timer period is approximately 32.5 ms regardless of the ODR. For inactivity detection to trigger, under threshold inactivity must be sustained for a time equal to the number of inactivity timer periods specified in the inactivity time registers (Address 0x30 and Address 0x31). For example, a setting of 10 in these registers means that under threshold inactivity must be sustained for 325 ms. A value of zero in these registers results in single sample inactivity detection. The maximum allowable inactivity time is approximately 35.5 minutes.

# **Linking Activity and Inactivity Detection**

When in measurement mode or wake-up mode, the activity and inactivity detection functions can be used concurrently and processed manually by a host processor, or these functions can be configured to interact in several other ways through use of default mode, linked mode, loop mode, and autosleep.

#### **Default Mode**

In default mode, activity and inactivity detection are both available simultaneously and all interrupts must be serviced by a host processor. A processor must read each interrupt before it is cleared and can be used again. Refer to the Interrupts section for information on clearing interrupts.

The flowchart in Figure 43 shows default mode operation.

analog.com Rev. B | 20 of 57

#### **AUTONOMOUS EVENT DETECTION**



Figure 43. Activity and Inactivity Operation in Default Mode Flowchart

#### **Linked Mode**

In linked mode, activity and inactivity detection are linked to each other so that only one of the functions is enabled at any given time. As soon as activity is detected, the device is assumed to be moving (or awake) and stops looking for activity. Rather, inactivity is expected as the next event. Therefore, only inactivity detection operates.

Similarly, when inactivity is detected, the device is assumed to be stationary (or asleep). Thus, activity is expected as the next event. Therefore, only activity detection operates.

In linked mode, each interrupt must be serviced by a host processor before the next interrupt is enabled.

The flowchart in Figure 44 shows linked mode operation.



Figure 44. Activity and Inactivity Operation in Linked Mode Flowchart

# **Loop Mode**

In loop mode, motion detection operates as described in the Linked Mode section, but interrupts do not need to be serviced by a host processor. This configuration simplifies the implementation of commonly used motion detection and enhances power savings by reducing the amount of power used in bus communication.

The flowchart in Figure 45 shows loop mode operation.



Figure 45. Activity and Inactivity Operation in Loop Mode Flowchart

# Autosleep

If autosleep is selected, after the device is placed in wake-up mode (see the Wake-Up Mode section), it automatically sets to loop mode and begins looking for activity. When activity is detected, the device automatically enters measurement mode and immediately begins looking for inactivity. When inactivity is detected, the device automatically re-enters wake-up mode. Note that the device must be manually placed in wake-up mode before autosleep can begin functioning. The device does not automatically enter wake-up mode if the device is started up manually in measurement mode.

# Using the AWAKE Bit

The AWAKE bit in the STATUS register (Address 0x04) indicates whether the ADXL373 is awake or asleep. In default mode or autosleep mode, the AWAKE bit is high whenever the device is in measurement mode. In linked or loop mode, the AWAKE bit is high whenever the device experiences an activity condition, and it is low when the device experiences an inactivity condition.

The awake signal can be mapped to the INT1 pin or INT2 pin, allowing the pin to serve as a status output to connect or disconnect power to downstream circuitry based on the awake status of the accelerometer. Used in conjunction with loop mode, this configuration implements a simple, autonomous motion activated switch.

If the turn on time of downstream circuitry can be tolerated, this motion switch configuration can save significant system level power by eliminating the standby current consumption of the remainder of the application circuit. This standby current can often exceed the full operating current of the ADXL373.

#### **MOTION WARNING**

In addition to the activity threshold previously described, the ADXL373 offers a secondary motion warning threshold. The motion warning threshold can be set independently of the activity threshold. The threshold does not have any functionality related to autosleep, linked or loop mode, or the device awake status. The purpose of the motion warning functionality is to issue a notification to the system, via a status bit and/or interrupt, that the observed acceleration has exceeded the second threshold. The motion warning threshold is controlled by the THRESH\_ACT2\_x\_x registers and by the ACTIVITY2 interrupt, which is sent only to

analog.com Rev. B | 21 of 57

# **AUTONOMOUS EVENT DETECTION**

the INT2 pin. Each axis has its own motion warning threshold. However, the motion warning activity interrupt does not have an activity timer. It is only used for single sample activity detection. The motion warning threshold also shares the same referenced and absolute configuration as the primary activity detection.

analog.com Rev. B | 22 of 57

#### **IMPACT DETECTION FEATURES**

Impact detection applications often require high *g* and high bandwidth acceleration measurements, and the ADXL373 is designed with these applications in mind. Several features are included that target impact detection and aim to simplify the system design.

#### WIDE BANDWIDTH

An impact is a transient event that produces an acceleration pulse with frequency content over a wide range. A sufficiently wide bandwidth is needed to capture the impact event because lowering bandwidth has the effect of reducing the magnitude of the recorded signal, resulting in measurement inaccuracy.

The ADXL373 can operate with bandwidths of up to 2560 Hz at extremely low power levels. A steep filter roll-off is also useful for effective suppression of out of band content. The ADXL373 incorporates a four-pole, low-pass antialiasing filter for this purpose.

# **INSTANT ON IMPACT DETECTION**

The ADXL373 instant on mode is an ultra low power mode that continuously monitors the environment for impact events that exceed a built-in threshold. When an impact is detected, the device switches into full bandwidth measurement mode and captures the impact profile.

No digital data is available in instant on mode. The user can configure the device to detect an impact between a threshold level of either 20 g to 30 g or 60 g to 80 g by using the INSTANT\_ON\_THRESH bit in the POWER\_CTL register. When an impact beyond the selected threshold is detected, the ADXL373 switches to measurement mode and begins outputting digital data.

After the accelerometer is in full bandwidth measurement mode, it must be set back into instant on mode manually by first writing the device into measurement mode, and then back to instant on mode. The accelerometer cannot return to instant on mode automatically.

# **CAPTURING IMPACT EVENTS**

In certain applications, a single (3-axis) acceleration sample at the peak of an impact event contains sufficient information about the event, and the full acceleration history is not required. For these applications, the ADXL373 provides the capability to store only the peak acceleration of each impact event. The ADXL373 peak detection function considers an impact event as an acceleration signal that occurs within an activity interrupt and the next inactivity interrupt. The peak of an impact event is defined as the x, y, and z acceleration sample that has the highest magnitude of all other values within an impact event, as shown in Figure 46. The magnitude of each sample set is calculated as  $x^2 + y^2 + z^2$ .



Figure 46. Capturing Impact Events

The peak detection feature stores the peak acceleration in the MAXPEAK\_x\_x registers (Register 0x15 to Register 0x1A). The MAXPEAK\_x\_x registers are cleared when read. If the MAXPEAK\_x\_x registers were not read after an impact event and another impact event with a higher peak occurs, the MAXPEAK\_x\_x registers are automatically updated with the higher peak acceleration values. On the contrary, if the next peak magnitude is lower than the current peak stored in the MAXPEAK\_x\_x registers, the MAXPEAK\_x\_x registers are not updated. In the example of Figure 47, if the MAXPEAK\_x\_x registers are read after Impact Event 4, their values correspond to the peak detected during Impact Event 3, which was the highest peak of all four impact events.



Figure 47. Capturing Highest Peak Within Multiple Impact Events

Follow these steps to enable peak detection:

- Configure the FIFO\_CTL register for peak detect mode (b0011100X to Register 0x3A).
- Set the desired activity threshold and time settings (Register 0x23 to Register 0x29).
- 3. Set the desired inactivity threshold and time settings (Register 0x2A to Register 0x31).
- **4.** Set the activity mode to linked or loop mode (Register 0x3E).

The FIFO provides additional flexibility for the peak detection feature, allowing its use in applications that require keeping record of the peak of all impact events that occurred within a period of time, with minimal intervention from the host processor. To enable the FIFO and peak detection, follow these steps:

analog.com Rev. B | 23 of 57

#### **IMPACT DETECTION FEATURES**

- 1. Configure the FIFO\_CTL register for peak detect mode and stream mode (b0011101X to Register 0x3A).
- 2. Set the desired activity threshold and time settings (Register 0x23 to Register 0x29).
- Set the desired inactivity threshold and time settings (Register 0x2A to Register 0x31).
- **4.** Set the activity mode to linked or loop mode (Register 0x3E).

Always read acceleration data from MAXPEAK\_x\_x registers and from the FIFO memory using multi-byte transfer to ensure a concurrent and complete set of x, y, and z acceleration data is read.

#### Limitations

The user must be aware that the ADXL373 cannot properly capture impact events of higher frequency than the user selected bandwidth. As a rule, the ADXL373 must be able to capture at least two samples from the moment the activity interrupt is triggered to the moment the peak acceleration occurs. If this requirement is not met, significantly lower acceleration values than the actual peak, or even zeros, may be stored in the MAXPEAK x x registers.

The peak detection function determines the peak of an event by comparing the sum square of each set of x, y, and z acceleration samples within an impact event. The sum square is performed internally using 7-bit multipliers, and because the acceleration data is 12-bit resolution, a maximum error of approximately  $\pm 3~g$  can occur on the determination of the peak.

analog.com Rev. B | 24 of 57

#### **FIFO**

The ADXL373 includes a deep, 512 sample FIFO buffer.

# **BENEFITS OF THE FIFO**

The FIFO buffer is an important feature in ultralow power applications in two ways: system level power savings and data recording/event context.

## **System Level Power Savings**

Appropriate use of the FIFO enables system level power savings by enabling the host processor to sleep for extended periods while the accelerometer autonomously collects data. Alternatively, using the FIFO to collect data can unburden the host while it tends to other tasks

# **Data Recording/Event Context**

The FIFO can be used in a triggered mode to record all data leading up to an activity detection event, thereby providing context for the event. In the case of a system that identifies impact events, for example, the accelerometer can keep the entire system off while it stores acceleration data in its FIFO and looks for an activity event. When the impact event occurs, data collected prior to the event is frozen in the FIFO. The accelerometer can now wake the rest of the system and transfer this data to the host processor, thereby providing context for the impact event.

Generally, the more context available, the more intelligent decisions a system can achieve, making a deep FIFO especially useful. For example, the ADXL373 FIFO can store up to 512 1-axis samples at 400 Hz ODR, providing a 1.28 sec window, or 170 3-axis samples at 3200 Hz to provide a 50 ms window, which is a typical duration for impact events.

#### **USING THE FIFO**

The FIFO is a 512-sample memory buffer that can save power, unburden the host processor, and autonomously record data.

FIFO operation is configured via Register 0x39 and Register 0x3A. The 512 FIFO samples can be allotted in several ways, such as the following:

- ▶ 170 sample sets of concurrent 3-axis data
- ▶ 256 sample sets of concurrent 2-axis data (user selectable)
- ▶ 512 sample sets of single-axis data
- ▶ 170 sets of impact event peak (x, y, z)

All FIFO modes must be configured while in standby mode. When reading data from multiple axes from the FIFO, to ensure that data is not overwritten and stored out of order, at least one sample set must be left in the FIFO after every read (therefore, a set of 3-axis data must have 169 samples at most).

The FIFO operates in one of the following four modes: FIFO disabled, oldest saved mode (first N), stream mode (last N), and triggered mode.

#### FIFO Disabled

When the FIFO is disabled, no new data is stored in it, and any data already in it is cleared.

The FIFO is disabled by setting the FIFO\_MODE bits in the FIFO CTL register (Register 0x3A) to 0b00.

## Oldest Saved Mode (First N)

In oldest saved mode, the FIFO accumulates data until it is full and then stops. After reading the data, the FIFO must be disabled and re-enabled to save a new set of data. One possible use case for this mode is to enable it right after entering instant on mode. After a shock is detected, the data immediately stores in the FIFO to be read whenever convenient.

The FIFO is placed into oldest saved mode by setting the FIFO MODE bits in the FIFO CTL register (Register 0x3A) to 0b11.

# Stream Mode (Last N)

In stream mode, the FIFO always contains the most recent data. The oldest sample is discarded when space is needed to make room for a newer sample.

Stream mode is useful for unburdening a host processor. The processor can tend to other tasks while data is being collected in the FIFO. When the FIFO fills to a certain number of samples (specified by the FIFO\_SAMPLES register along with Bit 0 in the FIFO\_CTL register), it triggers a watermark interrupt (if this interrupt is enabled). At this point, the host processor can read the contents of the entire FIFO and then return to its other tasks as the FIFO fills again.

The FIFO is placed into stream mode by setting the FIFO\_MODE bits in the FIFO\_CTL register (Register 0x3A) to 0b01.

# **Triggered Mode**

In triggered mode, the FIFO operates as in stream mode until an activity detection event, after which it saves the samples surrounding that event. The operation is similar to a one-time run trigger on an oscilloscope. The number of samples to be saved after the activity event is specified in FIFO\_SAMPLES (Register 0x39[7:0], along with Bit 0 in the FIFO\_CTL register, Register 0x3A). For example if the FIFO\_SAMPLE is set to 12, there are 500 samples before the trigger and 12 after the trigger. The trigger can be reset by clearing the activity interrupt and reading all 512 locations of the FIFO. If this is not complete, future FIFO data reads may contain invalid data. Place the FIFO into triggered mode by setting the FIFO\_MODE bits in the FIFO\_CTL register (Register 0x3A) to 0b10.

#### **RETRIEVING DATA FROM FIFO**

Access FIFO data by reading the FIFO\_DATA register. A multibyte read to this register does not auto-increment the address, and

analog.com Rev. B | 25 of 57

# **FIFO**

instead continues to pop data from the FIFO. Data is left justified and formatted as shown in Table 14.

When reading data, the most significant byte (Bits[B15:B8]) is read first, followed by the least significant byte (Bits[B7:B0]).

Bits[B15:B4] represent the 12-bit, twos complement acceleration data. Bit 0 serves as a series start indicator: only the first data byte of a series contains a 1 in this bit, and the remaining items contain a 0.

Table 14. FIFO Buffer Data Format—Bits[B15:B8]

| B15 (MSB)            | B14         | B13                  | B12            | B11 | B10  | B9 | B8 |  |
|----------------------|-------------|----------------------|----------------|-----|------|----|----|--|
|                      |             |                      |                |     | Data |    |    |  |
|                      |             |                      |                |     |      |    |    |  |
| Table 15 EIEC        | Ruffor Data | Format_Rite[R7       | '- <b>R</b> ∩1 |     |      |    |    |  |
|                      |             | Format—Bits[B7       |                |     |      |    |    |  |
| Table 15. FIFC<br>B7 | Buffer Data | Format—Bits[B7<br>B5 | :B0]           | B3  | B2   | B1 | B0 |  |

analog.com Rev. B | 26 of 57

#### **INTERRUPTS**

Several of the built-in functions of the ADXL373 can trigger interrupts to alert the host processor of certain status conditions. The functionality of these interrupts is described in this section.

# **INTERRUPT PINS**

Interrupts can be mapped to either (or both) of two designated output pins, INT1 and INT2, by setting the appropriate bits in the INT1\_MAP register and INT2\_MAP register, respectively. All functions can be used simultaneously. If multiple interrupts are mapped to one pin, the OR combination of the interrupts determines the status of the pin.

If no functions are mapped to an interrupt pin, that pin is automatically configured to a high impedance (high-Z) state. The INTx pins are also placed in the high-Z state upon a reset.

When a certain status condition is detected, the INTx pin that condition is mapped to activates. The configuration of the INTx pin is active high by default so that when the pin is activated, it goes high. However, this configuration can be switched to active low by setting the INTx LOW bit in the appropriate INTx MAP register.

The INTx pins can connect to the interrupt input of a host processor where interrupts are responded to with an interrupt routine. Because multiple functions can be mapped to the same pin, the STATUS register can determine which condition caused the interrupt to trigger.

Interrupts are cleared in several of the following ways:

- Reading the STATUS2 register clears ACTIVITY and inactivity interrupts. However, if activity detection is operating in default mode and the activity or inactivity timers are set to 0, the only way to clear the activity or inactivity bits, respectively, is to set the device into standby mode and restart full bandwidth measurement mode.
- ▶ Reading the STATUS2 register clears the ACTIVITY2 interrupt with no caveats.
- Reading from the data registers clears the DATA RDY interrupt.

Both INTx pins are push-pull low impedance pins with an output impedance of about 500  $\Omega$  (typical) and digital output specifications as detailed in Table 2. Both INTx pins have bus keepers that hold the pins to a valid logic state when the pins are in high impedance mode.

To prevent interrupts from being falsely triggered during configuration, disable interrupts while their settings, such as thresholds, timings, or other values, are configured.

#### **Alternate Functions**

The INT1 and INT2 pins can be configured for use as input pins instead of for signaling interrupts. INT1 is used as an external clock input when the EXT\_CLK bit in the TIMING register is set. INT2 is used as the trigger input for synchronized sampling when the EXT\_SYNC bit in the TIMING register is set. One or both of

these alternate functions can be used concurrently. However, if an interrupt pin is used for its alternate function, the INTx pin cannot be used simultaneously to signal interrupts.

# **TYPES OF INTERRUPTS**

# **Activity and Inactivity Interrupts**

The ACTIVITY bit, INACT bit, and ACTIVITY2 bit in the STATUS2 register are set when activity and inactivity are detected, respectively. Detection procedures and criteria are described in the Register Details section.

# **Data Ready Interrupt**

The DATA\_RDY bit in the STATUS register is set when new valid data is available and is cleared when no new data is available.

The DATA\_RDY bit does not set while any of the data registers are being read. If DATA\_RDY = 0 prior to a register read and new data becomes available during the register read, DATA\_RDY remains 0 until the read completes and then only sets to 1.

If DATA\_RDY = 1 prior to a register read, it is cleared at the start of the register read.

If DATA\_RDY = 1 prior to a register read and new data becomes available during the register read, DATA\_RDY is cleared to 0 at the start of the register read and remains 0 throughout the read. When the read completes, DATA\_RDY is set to 1.

# **FIFO Interrupts**

#### **FIFO Watermark**

The FIFO\_FULL bit is set when the number of samples stored in the FIFO is equal to or exceeds the number specified in FIFO\_SAMPLES (Register 0x39 together with Bit 0 in the FIFO\_CTL register). The FIFO\_FULL bit is cleared automatically when enough samples are read from the FIFO, such that the number of samples remaining is lower than that specified.

If the number of FIFO samples is set to 0, the watermark interrupt is set. To avoid unexpectedly triggering this interrupt, the default value of the FIFO SAMPLES register is 0x80.

# FIFO Ready

The FIFO\_RDY bit is set when there is at least one valid sample available in the FIFO output buffer. This bit is cleared when no valid data is available in the FIFO. In FIFO triggered mode, it is only set after the activity interrupt is detected, and the data surrounding the event is saved in the FIFO.

#### Overrun

The FIFO\_OVR bit is set when the FIFO has overrun or overflowed, such that new data replaces unread data, which may indicate a full

analog.com Rev. B | 27 of 57

# **INTERRUPTS**

FIFO that has not yet been emptied or a clocking error caused by a slow SPI transaction. If the FIFO is configured to oldest saved mode, an overrun event indicates that there is insufficient space available for a new sample.

The FIFO\_OVR bit is cleared when both the contents of the FIFO and the STATUS register are read. It is also cleared when the FIFO is disabled.

analog.com Rev. B | 28 of 57

#### **ADDITIONAL FEATURES**

#### **USING AN EXTERNAL CLOCK**

When operating at 2560 Hz ODR or lower, the ADXL373 has a built-in 307.2 kHz (typical) clock that, by default, serves as the time base for internal operations. At 5120 Hz ODR, this clock speed increases to 614.4 kHz (typical). If desired, an external clock can be provided instead, for either improved clock frequency accuracy or for control of the output data rate. To use an external clock, set the EXT\_CLK bit (Bit 1) in the TIMING register (Register 0x3D) and apply a clock to the INT1 pin.

The external clock can operate at the nominal 307.2 kHz or slower (when using ODR  $\leq$  2560 Hz), or 614.4 kHz or slower (when using ODR = 5120 Hz) to allow the user to achieve any desired output data rate. Lower external clock rates must be used with caution, because external clock rates can result in aliasing of high frequency signals that can be present in certain applications.

ODR and bandwidth scale proportionally with the clock. The ADXL373 provides a discrete number of options for ODR. Output data rates other than those provided are achieved by selecting an appropriate clock frequency. For example, to achieve a 2048 Hz ODR, use the 2560 Hz setting with a clock frequency that is 80% of nominal, or 245.76 kHz. Bandwidth also scales by the same ratio, therefore, if a 320 Hz bandwidth setting is selected, the resulting bandwidth is 256 Hz.

#### SYNCHRONIZED DATA SAMPLING

For applications that require a precisely timed acceleration measurement, the ADXL373 features an option to synchronize acceleration sampling to an external trigger. The EXT\_SYNC bit in the TIMING register enables this feature. When the EXT\_SYNC bit is set to 1, the INT2 pin automatically reconfigures for use as the sync trigger input.

When external triggering is enabled, it is up to the system designer to ensure that the sampling frequency meets system requirements. Sampling too infrequently causes aliasing. Noise can be lowered by oversampling. However, sampling at too high a frequency may not allow enough time for the accelerometer to process the acceleration data and convert the data to valid digital output.

When the Nyquist criterion is met, signal integrity is maintained. An internal antialiasing filter is available in the ADXL373 and can assist the system designer in maintaining signal integrity. To prevent aliasing, set the filter bandwidth to a frequency no greater than half the sampling rate. For example, when sampling at 1280 Hz, set the filter bandwidth to no higher than 640 Hz.

Because of internal timing requirements, the maximum allowable external trigger frequencies are as follows:

1-axis data: 2480 Hz
2-axis data: 2160 Hz
3-axis data: 1760 Hz

These values are doubled when an ODR rate of 5120 Hz is selected. Additionally, the trigger signal applied to the INT2 pin must meet the following criteria:

- ▶ The trigger signal must be active high.
- The pulse width of the trigger signal must be at least 53 μs.
- ► The minimum sampling frequency is set only by system requirements. Samples need not be polled at any minimum rate. However, if samples are polled at a rate lower than the bandwidth set by the antialiasing filter, aliasing may occur.

The EXT\_SYNC bit is an active high signal. Due to the asynchronous nature of the internal clock and external sync, there may be a one ODR clock cycle difference between consecutive external sync pulses. The external sync sets the ODR of the system. For example, if sending an external sync at a 2 kHz rate, all 3-axes (if enabled) are sampled in that 2 kHz window.

#### **SELF TEST**

When the self test function is invoked, an electrostatic force is applied to the mechanical sensor. This electrostatic force moves the mechanical sensing element in the same manner as acceleration, and the acceleration experienced by the device increases because of this force. The high-pass filter is automatically disabled for this feature.

#### **Self Test Procedure**

The self test function is enabled via the ST bit in the SELF\_TEST register, Register 0x40. The ST\_DONE bit indicates when the test is completed. Figure 48 describes the self test profile from when ST is set until ST\_DONE goes high, which typically takes around 200 ms. The self test passes if  $|\Delta ST|$  is greater than 5 LSB.



Figure 48. Self Test Waveform

The recommended procedure for using the self test functionality is as follows:

- 1. Ensure that the low-pass activity filter is enabled.
- 2. Place the device in measurement mode.
- 3. Wait until the filter settling time passes.
- Start the self test by setting the ST bit in the SELF\_TEST register (Register 0x40).

analog.com Rev. B | 29 of 57

#### **ADDITIONAL FEATURES**

- Read the acceleration data from the z-axis (Register 0x0C and Register 0x0D) and store the data until the self test completes (ST DONE goes high).
- 6. Average the first 50 ms of data right after ST is set.
- Average the last 50 ms of data right before ST\_DONE goes high.
- **8.** If the absolute value of the difference between the two averaged values is greater than 5 LSB, the self test passes.

During the deviation of the z-axis, the x-axis and y-axis also show deviation, which is normal. However, the outputs of the x-axis and y-axis cannot be used to qualify pass or fail of the self test.

#### **USER REGISTER PROTECTION**

The ADXL373 includes user register protection for single event upsets (SEUs). An SEU is a change of state caused by ions or electromagnetic radiation striking a sensitive node in a microelectronic device. The state change is a result of the free charge created by ionization in or close to an important node of a logic element (for example, a memory bit). The SEU itself is not considered permanently damaging to transistor or circuit functionality but it can create erroneous register values. The registers protected from SEU are Register 0x20 to Register 0x3F.

Protection is implemented via a 99-bit error correcting (Hamming type) code and detects both single bit and double bit errors. The check bits are recomputed any time a write to any of the protected registers occurs. At any time, if the stored version of the check bits is not in agreement with the current check bit calculation, the ERR USER REGS bit in the STATUS register is set.

The ERR\_USER\_REGS bit in the STATUS register starts high when set on an unconfigured device and clears after the first register write.

#### **USER OFFSET TRIMS**

The ADXL373 has a 4-bit offset trim for each axis that allows users to add positive or negative offset to the default static acceleration values and correct any deviations from ideal that may result as a consequence of varying the operating parameters of the device. The offset trims have a full-scale range of approximately ±60 LSB with a trim profile as shown in Figure 49.



Figure 49. User Offset Trim Profile

analog.com Rev. B | 30 of 57

#### **SERIAL COMMUNICATIONS**

#### SERIAL INTERFACE

The ADXL373 is designed to communicate in either the SPI or the I<sup>2</sup>C protocol. The ADXL373 automatically detects the format being used, requiring no configuration control to select the format.

#### **SPI Protocol**

The timing scheme follows: phase (CPHA) = polarity (CPOL) = 0. The ADXL373 supports a SCLK frequency up to 10 MHz. Wire the ADXL373 for SPI communication as shown in Figure 50. For successful communication, follow the logic thresholds and timing parameters in Table 3. Ignore data transmitted from the ADXL373 to the master device during writes to the ADXL373.



Figure 50. 4-Wire SPI Connection Diagram

#### I<sup>2</sup>C Protocol

The ADXL373 supports standard (100 kHz), fast (up to 1 MHz), and high speed (up to 3.4 MHz) data transfer modes if the bus parameters given in Table 4 are met. There is no minimum SCL frequency, with the exception that when reading data, the clock must be fast enough to read an entire sample set before new data overwrites it. Single or multiple byte reads and writes are supported. When the MISO pin is low, the I<sup>2</sup>C address for the device is 0x1D and an alternate I<sup>2</sup>C address of 0x53 can be chosen by pulling the MISO pin high.

There are no internal pull-up or pull-down resistors for any unused pins. Therefore, there is no known state or default state for the MISO and SCLK pins if left floating or unconnected. It is a requirement that SCLK be connected to ground when communicating to the ADXL373 using  $I^2C$ .

Due to communication speed limitations, the maximum output data rate when using 400 kHz  $I^2C$  is 640 Hz and scales linearly with a change in the  $I^2C$  communication speed. For example, using  $I^2C$  at 200 kHz limits, the maximum ODR to 320 Hz. Operation at an output data rate above the recommended maximum can result in an undesirable effect on the acceleration data, including missing samples or additional noise.



Figure 51. I<sup>2</sup>C Connection Diagram (Address 0x53)

If other devices are connected to the same I<sup>2</sup>C bus, the nominal operating voltage level of these other devices cannot exceed  $V_{DD\ I/O}$  by more than 0.3 V. External pull-up resistors (R<sub>P</sub>) are necessary for proper I<sup>2</sup>C operation.

#### **MULTIBYTE TRANSFERS**

Both the SPI and  $I^2C$  protocols support multibyte transfers, also known as burst transfers. A register read or write begins with the address specified in the command and auto-increments for each additional byte in the transfer. Always read acceleration data using multibyte transfers to ensure that a concurrent and complete set of x, y, and z acceleration data is read.

When writing data to the ADXL373 in I<sup>2</sup>C mode, the negative acknowledgement (NACK) bit never generates. Instead, an acknowledgement (ACK) bit is sent after every received byte because it is not known how many bytes are included in the transfer. The master decides how many bytes are sent and ends the transaction with the stop condition.

# INVALID ADDRESSES AND ADDRESS FOLDING

The ADXL373 has a 6-bit address bus, mapping only 104 registers in the possible 256-register address space. The addresses do not fold to repeat the registers at addresses greater than 104. Attempted access to register addresses above 104 are mapped to the invalid register at 0x67 and have no functional effect.

Register 0x00 to Register 0x41 are for customer access. Register 0x42 to Register 0x67 are reserved for factory use.

analog.com Rev. B | 31 of 57

# **REGISTER MAP**

Table 16. Register Map

| Reg  | Name                 | Bits  | Bit 7                 | Bit 6                   | Bit 5             | Bit 4           | Bit 3           | Bit 2     | Bit 1         | Bit 0          | Reset | RW  |
|------|----------------------|-------|-----------------------|-------------------------|-------------------|-----------------|-----------------|-----------|---------------|----------------|-------|-----|
| 0x00 | DEVID_AD             | [7:0] |                       |                         |                   | DEVII           | D_AD            |           |               |                | 0xAD  | R   |
| 0x01 | DEVID_MST            | [7:0] |                       |                         |                   | DEVID           | _MST            |           |               |                | 0x1D  | R   |
| 0x02 | PARTID               | [7:0] |                       |                         |                   | DEVID_P         | RODUCT          |           |               |                | 0xFA  | R   |
| 0x03 | REVID                | [7:0] |                       |                         |                   | RE <sup>v</sup> | VID             |           |               |                | 0xFB  | R   |
| 0x04 | STATUS               | [7:0] | ERR_<br>USER_<br>REGS | AWAKE                   | USER_NVM_<br>BUSY | RESERVED        | FIFO_OVR        | FIFO_FULL | FIFO_<br>RDY  | DATA_RDY       | 0xA0  | R   |
| 0x05 | STATUS2              | [7:0] | RESERVED              | ACTIVITY2               | ACTIVITY          | INACT           |                 | RESE      | RVED          |                | 0x00  | R   |
| 0x06 | FIFO_ENTRIES2        | [7:0] |                       |                         | RESI              | ERVED           |                 |           | FIFO_ENT      | RIES[9:8]      | 0x00  | R   |
| 0x07 | FIFO_ENTRIES         | [7:0] |                       |                         |                   | FIFO_ENT        | TRIES[7:0]      |           |               |                | 0x00  | R   |
| 0x08 | XDATA_H              | [7:0] |                       |                         |                   | XDATA           | <b>\</b> [11:4] |           |               |                | 0x00  | R   |
| 0x09 | XDATA_L              | [7:0] |                       | XD                      | ATA[3:0]          |                 |                 | RESE      | ERVED         |                | 0x00  | R   |
| 0x0A | YDATA_H              | [7:0] |                       |                         |                   | YDATA           | A[11:4]         |           |               |                | 0x00  | R   |
| 0x0B | YDATA_L              | [7:0] |                       | YD                      | ATA[3:0]          |                 |                 | RESE      | ERVED         |                | 0x00  | R   |
| 0x0C | ZDATA_H              | [7:0] |                       |                         |                   | ZDATA           | \[11:4]         |           |               |                | 0x00  | R   |
| 0x0D | ZDATA_L              | [7:0] |                       | ZD                      | ATA[3:0]          |                 |                 | RESE      | ERVED         |                | 0x00  | R   |
| 0x15 | MAXPEAK_X_H          | [7:0] |                       |                         |                   | MAXPEA          | K_X[11:4]       |           |               |                | 0x00  | R   |
| 0x16 | MAXPEAK_X_L          | [7:0] |                       | MAXP                    | EAK_X[3:0]        |                 |                 | RESE      | ERVED         |                | 0x00  | R   |
| 0x17 | MAXPEAK_Y_H          | [7:0] |                       |                         |                   | MAXPEA          | K_Y[11:4]       |           |               |                | 0x00  | R   |
| 0x18 | MAXPEAK_Y_L          | [7:0] |                       | MAXP                    | PEAK_Y[3:0]       |                 |                 | RESE      | RVED          |                | 0x00  | R   |
| 0x19 | MAXPEAK_Z_H          | [7:0] |                       |                         |                   | MAXPEA          | K_Z[11:4]       |           |               |                | 0x00  | R   |
| 0x1A | MAXPEAK_Z_L          | [7:0] |                       | MAXP                    | PEAK_Z[3:0]       |                 |                 | RESE      | RVED          |                | 0x00  | R   |
| 0x20 | OFFSET_X             | [7:0] |                       |                         | SERVED            |                 |                 | OFF       | SET_X         |                | 0x00  | R/W |
| 0x21 | OFFSET_Y             | [7:0] |                       | RE                      | SERVED            |                 |                 | OFF:      | SET_Y         |                | 0x00  | R/W |
| 0x22 | OFFSET_Z             | [7:0] |                       | RE                      | SERVED            |                 |                 | OFF:      | SET_Z         |                | 0x00  | R/W |
| 0x23 | THRESH_ACT_X_H       | [7:0] |                       |                         |                   | THRESH_A        | CT_X[10:3]      |           |               |                | 0x00  | R/W |
| 0x24 | THRESH_ACT_X_L       | [7:0] | TH                    | HRESH_ACT_              | X[2:0]            |                 | RESERVED        |           | ACT_REF       | ACT_X_EN       | 0x00  | R/W |
| 0x25 | THRESH_ACT_Y_H       | [7:0] |                       |                         |                   | THRESH_A        | CT_Y[10:3]      |           |               |                | 0x00  | R/W |
| 0x26 | THRESH_ACT_Y_L       | [7:0] | TH                    | HRESH_ACT_              | Y[2:0]            |                 | RESEI           | RVED      |               | ACT_Y_EN       | 0x00  | R/W |
| 0x27 | THRESH_ACT_Z_H       | [7:0] |                       |                         |                   | THRESH_A        | CT_Z[10:3]      |           |               |                | 0x00  | R/W |
| 0x28 | THRESH_ACT_Z_L       | [7:0] | TH                    | HRESH_ACT_              | Z[2:0]            |                 | RESEI           | RVED      |               | ACT_Z_EN       | 0x00  | R/W |
| 0x29 | TIME_ACT             | [7:0] |                       |                         |                   | ACT_C           | COUNT           |           |               |                | 0x00  | R/W |
| 0x2A | THRESH_INACT_X<br>_H | [7:0] |                       |                         |                   | THRESH_IN       | ACT_X[10:3]     |           |               |                | 0x00  | R/W |
| 0x2B | THRESH_INACT_X<br>_L | [7:0] | TH                    | resh_inact <sub>.</sub> | _X[2:0]           |                 | RESERVED        |           | INACT_<br>REF | INACT_<br>X_EN | 0x00  | R/W |
| 0x2C | THRESH_INACT_Y<br>_H | [7:0] |                       |                         |                   | THRESH_IN       | ACT_Y[10:3]     |           |               |                | 0x00  | R/W |
| 0x2D | THRESH_INACT_Y<br>_L | [7:0] | TH                    | resh_inact <sub>_</sub> | _Y[2:0]           |                 | RESE            | RVED      |               | INACT_<br>Y_EN | 0x00  | R/W |
| 0x2E | THRESH_INACT_Z<br>_H | [7:0] |                       |                         |                   | THRESH_IN       | ACT_Z[10:3]     |           |               |                | 0x00  | R/W |
| 0x2F | THRESH_INACT_Z       | [7:0] | TH                    | resh_inact <sub>.</sub> | _Z[2:0]           |                 | RESE            | RVED      |               | INACT_<br>Z_EN | 0x00  | R/W |
| 0x30 | TIME_INACT_H         | [7:0] |                       |                         |                   | INACT_CC        | OUNT[15:8]      |           |               |                | 0x00  | R/W |
| 0x31 | TIME_INACT_L         | [7:0] |                       |                         |                   | INACT_C         | OUNT[7:0]       |           |               |                | 0x00  | R/W |
| 0x32 | THRESH_ACT2_X_<br>H  | [7:0] |                       |                         |                   | THRESH_A        | CT2_X[10:3]     |           |               |                | 0x00  | R/W |

analog.com Rev. B | 32 of 57

# **REGISTER MAP**

Table 16. Register Map

| Reg  | Name                | Bits  | Bit 7                   | Bit 6          | Bit 5                     | Bit 4             | Bit 3           | Bit 2           | Bit 1        | Bit 0               | Reset | RW  |
|------|---------------------|-------|-------------------------|----------------|---------------------------|-------------------|-----------------|-----------------|--------------|---------------------|-------|-----|
| 0x33 | THRESH_ACT2_X_      | [7:0] | TH                      | IRESH_ACT2_    | X[2:0]                    |                   | RESERVED        | )               | ACT2_        | ACT2_X_             | 0x00  | R/W |
|      | L                   |       |                         |                |                           |                   |                 |                 | REF          | EN                  |       |     |
| 0x34 | THRESH_ACT2_Y_<br>H | [7:0] |                         |                |                           | THRESH_A          | CT2_Y[10:3]     |                 |              |                     | 0x00  | R/W |
| 0x35 | THRESH_ACT2_Y_<br>L | [7:0] | Th                      | IRESH_ACT2_    | Y[2:0]                    |                   | RES             | RVED            |              | ACT2_Y_<br>EN       | 0x00  | R/W |
| 0x36 | THRESH_ACT2_Z_<br>H | [7:0] |                         |                |                           | THRESH_A          | CT2_Z[10:3]     |                 |              |                     | 0x00  | R/W |
| 0x37 | THRESH_ACT2_Z_<br>L | [7:0] | TH                      | IRESH_ACT2_    | Z[2:0]                    |                   | RESE            | ERVED           |              | ACT2_Z_<br>EN       | 0x00  | R/W |
| 0x38 | HPF                 | [7:0] |                         |                | RES                       | ERVED             |                 |                 | HPF          | CORNER              | 0x00  | R/W |
| 0x39 | FIFO_SAMPLES        | [7:0] |                         |                |                           | FIFO_SAM          | IPLES[7:0]      |                 |              |                     | 0x80  | R/W |
| 0x3A | FIFO_CTL            | [7:0] | RESE                    | ERVED          |                           | FIFO_FORMAT       |                 | FIFO            | _MODE        | FIFO_<br>SAMPLES[8] | 0x00  | R/W |
| 0x3B | INT1_MAP            | [7:0] | INT1_<br>LOW            | AWAKE_<br>INT1 | ACT_INT1                  | INACT_INT1        | FIFO_<br>OVR    | FIFO_<br>FULL_  | FIFO_<br>RDY | DATA_<br>RDY        | 0x00  | R/W |
|      |                     |       | LOW                     | INTI           |                           |                   | INT1            | INT1            | INT1         | INT1                |       |     |
| 0x3C | INT2_MAP            | [7:0] | INT2_LOW                | AWAKE_<br>INT2 | ACT2_INT2                 | INACT_INT2        | FIFO_           | FIFO_           | FIFO_        | DATA_               | 0x00  | R/W |
|      |                     |       |                         | IINTZ          |                           |                   | OVR_<br>INT2    | FULL_<br>INT2   | RDY_<br>INT2 | RDY_<br>INT2        |       |     |
| 0x3D | TIMING              | [7:0] |                         | ODR            |                           | 1                 | WAKEUP_RA       | TE              | EXT_CLK      | EXT_SYNC            | 0x00  | R/W |
| 0x3E | MEASURE             | [7:0] | USER_<br>OR_<br>DISABLE | AUTO-<br>SLEEP | LINK                      | (LOOP             | LOW_<br>NOISE   |                 | BANDWIDT     | H                   | 0x00  | R/W |
| 0x3F | POWER_CTL           | [7:0] | I2C_<br>HSM_<br>EN      | RESERVED       | INSTANT_<br>ON_<br>THRESH | FILTER_<br>SETTLE | LPF_<br>DISABLE | HPF_<br>DISABLE | N            | MODE                | 0x00  | R/W |
| 0x40 | SELF_TEST           | [7:0] |                         | -              | RES                       | ERVED             | -               | 1               | ST_DONE      | ST                  | 0x00  | R/W |
| 0x41 | RESET               | [7:0] |                         |                |                           | RES               | SET             |                 | <u>'</u>     |                     | 0x00  | W   |
| 0x42 | FIFO_DATA           | [7:0] |                         |                |                           | FIFO_             | DATA            |                 |              |                     | 0x00  | R   |

analog.com Rev. B | 33 of 57

# **REGISTER DETAILS**

# **ANALOG DEVICES ID REGISTER**

Address: 0x00, Reset: 0xAD, Name: DEVID\_AD

This register contains the Analog Devices, Inc., ID, 0xAD.



Table 17. Bit Descriptions for DEVID\_AD

| Bits  | Bit Name | Settings       | Description              | Reset | Access |
|-------|----------|----------------|--------------------------|-------|--------|
| [7:0] | DEVID_AD | Not applicable | Analog Devices ID, 0xAD. | 0xAD  | R      |

## **ANALOG DEVICES MEMS ID REGISTER**

Address: 0x01, Reset: 0x1D, Name: DEVID\_MST

This register contains the Analog Devices MEMS ID, 0x1D.



Table 18. Bit Descriptions for DEVID\_MST

| Bits  | Bit Name  | Settings       | Description                   | Reset | Access |
|-------|-----------|----------------|-------------------------------|-------|--------|
| [7:0] | DEVID_MST | Not applicable | Analog Devices MEMS ID, 0x1D. | 0x1D  | R      |

#### **DEVICE ID REGISTER**

Address: 0x02, Reset: 0xFA, Name: PARTID

This register contains the device ID, 0xFA (372 octal).



Table 19. Bit Descriptions for PARTID

| Bits  | Bit Name      | Settings       | Description                  | Reset | Access |
|-------|---------------|----------------|------------------------------|-------|--------|
| [7:0] | DEVID_PRODUCT | Not applicable | Device ID, 0xFA (372 Octal). | 0xFA  | R      |

# PRODUCT REVISION ID REGISTER

Address: 0x03, Reset: 0xFB, Name: REVID

This register contains the mask revision ID, beginning with 0x00 and incrementing for each subsequent revision.



analog.com Rev. B | 34 of 57

# **REGISTER DETAILS**

Table 20. Bit Descriptions for REVID

| Bits  | Bit Name | Settings | Description    | Reset | Access |
|-------|----------|----------|----------------|-------|--------|
| [7:0] | REVID    |          | Mask revision. | 0xFB  | R      |

# STATUS REGISTER

Address: 0x04, Reset: 0xA0, Name: STATUS

This register includes the following bits that describe various conditions of the ADXL373.



Table 21. Bit Descriptions for STATUS

| Bits  | Bit Name      | Settings       | Description                                                                                                             | Reset | Access |
|-------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 7     | ERR_USER_REGS | Not applicable | SEU Event. An SEU event is detected in a user register.                                                                 | 0x1   | R      |
| 6     | AWAKE         | Not applicable | Awake Status. Activity is detected and the device is moving.                                                            | 0x0   | R      |
| 5     | USER_NVM_BUSY | Not applicable | 1 = nonvolatile memory (NVM) is busy programming fuses.                                                                 | 0x1   | R      |
| [4:1] | RESERVED      | Not applicable | Reserved.                                                                                                               | 0x0   | R      |
| 0     | DATA_RDY      | Not applicable | Status is high after the full data set completes. A complete x, y, and z measurement was made, and results can be read. | 0x0   | R      |

#### **ACTIVITY STATUS REGISTER**

Address: 0x05, Reset: 0x00, Name: STATUS2



Table 22. Bit Descriptions for STATUS2

| Bits  | Bit Name  | Settings       | Description                         | Reset | Access |
|-------|-----------|----------------|-------------------------------------|-------|--------|
| 7     | RESERVED  | Not applicable | Reserved.                           | 0x0   | R      |
| 6     | ACTIVITY2 | Not applicable | Status of ACTIVITY2.                | 0x0   | R      |
| 5     | ACTIVITY  | Not applicable | Activity. Activity is detected.     | 0x0   | R      |
| 4     | INACT     | Not applicable | Inactivity. Inactivity is detected. | 0x0   | R      |
| [3:0] | RESERVED  | Not applicable | Reserved.                           | 0x0   | R      |

# X-AXIS DATA REGISTER, MSB

Address: 0x08, Reset: 0x00, Name: XDATA\_H

These two registers contain the x-axis acceleration data. Data is left justified and formatted as twos complement. XDATA\_H contains the eight MSBs, and XDATA\_L contains the four LSBs of the 12-bit value.

analog.com Rev. B | 35 of 57

# **REGISTER DETAILS**



Table 23. Bit Descriptions for XDATA\_H

| Bits  | Bit Name    | Settings | Description  | Reset | Access |
|-------|-------------|----------|--------------|-------|--------|
| [7:0] | XDATA[11:4] |          | X-axis data. | 0x0   | R      |

# X-AXIS DATA REGISTER, LSB

Address: 0x09, Reset: 0x00, Name: XDATA\_L



Table 24. Bit Descriptions for XDATA\_L

| Bits  | Bit Name   | Settings | Description  | Reset | Access |
|-------|------------|----------|--------------|-------|--------|
| [7:4] | XDATA[3:0] |          | X-axis data. | 0x0   | R      |
| [3:0] | RESERVED   |          | Reserved.    | 0x0   | R      |

# Y-AXIS DATA REGISTER, MSB

Address: 0x0A, Reset: 0x00, Name: YDATA\_H

The YDATA\_H and YDATA\_L registers contain the y-axis, LSB acceleration data. Data is left justified and formatted as twos complement. YDATA\_H contains the eight MSBs, and YDATA\_L contains the four LSBs of the 12-bit value.

YDATA\_L latches on a read of YDATA\_H to ensure data integrity.



Table 25. Bit Descriptions for YDATA\_H

| Bits  | Bit Name    | Settings | Description  | Reset | Access |
|-------|-------------|----------|--------------|-------|--------|
| [7:0] | YDATA[11:4] |          | Y-axis data. | 0x0   | R      |

# Y-AXIS DATA REGISTER, LSB

Address: 0x0B, Reset: 0x00, Name: YDATA\_L



Table 26. Bit Descriptions for YDATA\_L

| Bits  | Bit Name   | Settings | Description  | Reset | Access |
|-------|------------|----------|--------------|-------|--------|
| [7:4] | YDATA[3:0] |          | Y-axis data. | 0x0   | R      |
| [3:0] | RESERVED   |          | Reserved.    | 0x0   | R      |

analog.com Rev. B | 36 of 57

## **REGISTER DETAILS**

## **Z-AXIS DATA REGISTER, MSB**

Address: 0x0C, Reset: 0x00, Name: ZDATA\_H

These two registers contain the z-axis acceleration data. Data is left justified and formatted as two complement. ZDATA\_H contains the eight MSBs, and ZDATA\_L contains the four LSBs of the 12-bit value.



Table 27. Bit Descriptions for ZDATA\_H

| Bits  | Bit Name    | Settings | Description  | Reset | Access |
|-------|-------------|----------|--------------|-------|--------|
| [7:0] | ZDATA[11:4] |          | Z-axis data. | 0x0   | R      |

## **Z-AXIS DATA REGISTER, LSB**

Address: 0x0D, Reset: 0x00, Name: ZDATA\_L



Table 28. Bit Descriptions for ZDATA\_L

| Bits  | Bit Name   | Settings | Description  | Reset | Access |
|-------|------------|----------|--------------|-------|--------|
| [7:4] | ZDATA[3:0] |          | Z-axis data. | 0x0   | R      |
| [3:0] | RESERVED   |          | Reserved.    | 0x0   | R      |

#### **OFFSET TRIM REGISTERS**

Offset trim registers are each four bits and offer user set, offset adjustments in twos complement format. The scale factor of these registers is shown in Figure 49.

## X-Axis Offset Trim Register, LSB

Address: 0x20, Reset: 0x00, Name: OFFSET\_X



Table 29. Bit Descriptions for OFFSET\_X

| Bits  | Bit Name | Settings | Description                  | Reset | Access |
|-------|----------|----------|------------------------------|-------|--------|
| [7:4] | RESERVED |          | Reserved.                    | 0x0   | R      |
| [3:0] | OFFSET_X |          | Offset added to X-axis data. | 0x0   | R/W    |

#### Y-Axis Offset Trim Register, LSB

Address: 0x21, Reset: 0x00, Name: OFFSET\_Y

analog.com Rev. B | 37 of 57

#### **REGISTER DETAILS**



Table 30. Bit Descriptions for OFFSET Y

| Bits  | Bit Name | Settings | Description                  | Reset | Access |
|-------|----------|----------|------------------------------|-------|--------|
| [7:4] | RESERVED |          | Reserved.                    | 0x0   | R      |
| [3:0] | OFFSET_Y |          | Offset added to Y-axis data. | 0x0   | R/W    |

## **Z-Axis Offset Trim Register, LSB**

Address: 0x22, Reset: 0x00, Name: OFFSET\_Z



Table 31. Bit Descriptions for OFFSET Z

| Bits  | Bit Name | Settings | Description                  | Reset | Access |
|-------|----------|----------|------------------------------|-------|--------|
| [7:4] | RESERVED |          | Reserved.                    | 0x0   | R      |
| [3:0] | OFFSET_Z |          | Offset added to Z-axis data. | 0x0   | R/W    |

## X-AXIS ACTIVITY THRESHOLD REGISTER, MSB

Address: 0x23, Reset: 0x00, Name: THRESH\_ACT\_X\_H

This 11-bit unsigned value sets the threshold for activity detection. This value is set in codes and the scale factor is 200 mg per code. To detect activity, the absolute value of the 12-bit acceleration data is compared with the 11-bit (unsigned) activity threshold value. The THRESH\_ACT\_X\_L register contains the least significant bits, and the THRESH\_ACT\_X\_H register contains the most significant byte of the activity threshold value.



Table 32. Bit Descriptions for THRESH ACT X H

| Bits  | Bit Name           | Settings | Description                                                       | Reset | Access |
|-------|--------------------|----------|-------------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_ACT_X[10:3] |          | Threshold for activity detection. The 8 MSBs of x-axis threshold. | 0x0   | R/W    |

#### X-AXIS OF ACTIVITY THRESHOLD REGISTER, LSB

Address: 0x24, Reset: 0x00, Name: THRESH\_ACT\_X\_L

analog.com Rev. B | 38 of 57

## **REGISTER DETAILS**



Table 33. Bit Descriptions for THRESH ACT X L

| Bits  | Bit Name          | Settings | Description                                                       | Reset | Access |
|-------|-------------------|----------|-------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_ACT_X[2:0] |          | Threshold for activity detection. The 3 LSBs of x-axis threshold. | 0x0   | R/W    |
| [4:2] | RESERVED          |          | Reserved.                                                         | 0x0   | R      |
| 1     | ACT_REF           |          | Selects referenced or absolute activity processing.               | 0x0   | R/W    |
|       |                   | 1        | Referenced activity processing.                                   |       |        |
|       |                   | 0        | Absolute activity processing.                                     |       |        |
| 0     | ACT_X_EN          |          | Enable activity detection using X-axis data.                      | 0x0   | R/W    |
|       |                   | 0        | X-axis ignored.                                                   |       |        |
|       |                   | 1        | X-axis used.                                                      |       |        |

## Y-AXIS ACTIVITY THRESHOLD REGISTER, MSB

Address: 0x25, Reset: 0x00, Name: THRESH\_ACT\_Y\_H



Table 34. Bit Descriptions for THRESH ACT Y H

| Bits  | Bit Name           | Settings | Description                                                       | Reset | Access |
|-------|--------------------|----------|-------------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_ACT_Y[10:3] |          | Threshold for activity detection. The 8 MSBs of y-axis threshold. | 0x0   | R/W    |

## Y-AXIS OF ACTIVITY THRESHOLD REGISTER, LSB

Address: 0x26, Reset: 0x00, Name: THRESH\_ACT\_Y\_L



Table 35. Bit Descriptions for THRESH ACT Y L

| Bits  | Bit Name          | Settings                 | Description                                                                      | Reset | Access |
|-------|-------------------|--------------------------|----------------------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_ACT_Y[2:0] | Customizable by customer | Threshold for Activity Detection. These bits are the 3 LSBs of y-axis threshold. | 0x0   | R/W    |
| [4:1] | RESERVED          | Not applicable           | Reserved.                                                                        | 0x0   | R      |
| 0     | ACT_Y_EN          | 0                        | Enable activity detection using y-axis data. Y-axis ignored.                     | 0x0   | R/W    |

analog.com Rev. B | 39 of 57

## **REGISTER DETAILS**

Table 35. Bit Descriptions for THRESH ACT Y L

| Bits | Bit Name | Settings | Description  | Reset | Access |
|------|----------|----------|--------------|-------|--------|
|      |          | 1        | Y-axis used. |       |        |

## **Z-AXIS ACTIVITY THRESHOLD REGISTER, MSB**

Address: 0x27, Reset: 0x00, Name: THRESH\_ACT\_Z\_H



Table 36. Bit Descriptions for THRESH ACT Z H

| Bits  | Bit Name           | Settings | Description                                                       | Reset | Access |
|-------|--------------------|----------|-------------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_ACT_Z[10:3] |          | Threshold for activity detection. The 8 MSBs of z-axis threshold. | 0x0   | R/W    |

# **Z-AXIS OF ACTIVITY THRESHOLD REGISTER, LSB**

Address: 0x28, Reset: 0x00, Name: THRESH\_ACT\_Z\_L



Table 37. Bit Descriptions for THRESH ACT Z L

| Bits  | Bit Name          | Settings                 | Description                                                                      | Reset | Access |
|-------|-------------------|--------------------------|----------------------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_ACT_Z[2:0] | Customizable by customer | Threshold for Activity Detection. These bits are the 3 LSBs of z-axis threshold. | 0x0   | R/W    |
| [4:1] | RESERVED          | Not applicable           | Reserved.                                                                        | 0x0   | R      |
| 0     | ACT_Z_EN          |                          | Enable activity detection using z-axis data.                                     | 0x0   | R/W    |
|       |                   | 0                        | Z-axis ignored.                                                                  |       |        |
|       |                   | 1                        | Z-axis used.                                                                     |       |        |

#### **ACTIVITY TIME REGISTER**

Address: 0x29, Reset: 0x00, Name: TIME\_ACT

The activity timer implements a robust activity detection that minimizes false positive motion triggers. When the timer is used, only sustained motion can trigger activity detection. The time (in milliseconds) is given by the following equation:

 $Time = TIME\_ACT \times 4.125 \text{ ms per code}$ 

where:

TIME ACT is the value set in this register.

4.125 ms per code is the scale factor of the TIME\_ACT register for ODR = 5120 Hz. The scale factor is 8.25 ms per code for ODR = 2560 Hz and values less than 2560 Hz. See the Activity Timer section for more information.



analog.com Rev. B | 40 of 57

#### REGISTER DETAILS

Table 38. Bit Descriptions for TIME ACT

| Bits  | Bit Name  | Settings                 | Description                                                                                                                                                                                                                                             | Reset | Access |
|-------|-----------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | ACT_COUNT | Customizable by customer | Number of multiples of 4.125 ms activity timer for which above threshold acceleration to detect activity. The scale factor is 4.125 ms per code for 5120 Hz ODR, and the scale factor is 8.25 ms per code for 2560 Hz ODR and values less than 2560 Hz. | 0x0   | R/W    |

## X-AXIS INACTIVITY THRESHOLD REGISTER, MSB

Address: 0x2A, Reset: 0x00, Name: THRESH\_INACT\_X\_H

This 11-bit unsigned value sets the threshold for inactivity detection. This value is set in codes, and the scale factor is 200 mg per code. To detect inactivity, the absolute value of the 12-bit acceleration data is compared with the 11-bit (unsigned) inactivity threshold value. The THRESH\_INACT\_X\_L register contains the least significant bits, and the THRESH\_INACT\_X\_H register contains the most significant byte of the inactivity threshold value.



Table 39. Bit Descriptions for THRESH INACT X H

| Bits  | Bit Name             | Settings | Description                                               | Reset | Access |
|-------|----------------------|----------|-----------------------------------------------------------|-------|--------|
| [7:0] | THRESH_INACT_X[10:3] |          | Threshold for inactivity detection. The 8 MSBs of x-axis. | 0x0   | R/W    |

## X-AXIS OF INACTIVITY THRESHOLD REGISTER, LSB

Address: 0x2B, Reset: 0x00, Name: THRESH\_INACT\_X\_L



Table 40. Bit Descriptions for THRESH INACT X L

|       | 0. 2.0 2 0 0 0 p. 1. 0 0 | ···                      |                                                                              |       |        |
|-------|--------------------------|--------------------------|------------------------------------------------------------------------------|-------|--------|
| Bits  | Bit Name                 | Settings                 | Description                                                                  | Reset | Access |
| [7:5] | THRESH_INACT_X[2:0]      | Customizable by customer | Threshold for Inactivity Detection. These bits are the 3 LSBs of the x-axis. | 0x0   | R/W    |
| [4:2] | RESERVED                 | Not applicable           | Reserved.                                                                    | 0x0   | R      |
| 1     | INACT_REF                |                          | Selects referenced or absolute inactivity processing.                        | 0x0   | R/W    |
|       |                          |                          | Referenced inactivity processing.                                            |       |        |
|       |                          |                          | D Absolute inactivity processing.                                            |       |        |
| 0     | INACT_X_EN               |                          | X-axis masked from participating in inactivity detection.                    | 0x0   | R/W    |
|       |                          |                          | 0 X-axis ignored.                                                            |       |        |
|       |                          |                          | 1 X-axis used.                                                               |       |        |

## Y-AXIS INACTIVITY THRESHOLD REGISTER, MSB

Address: 0x2C, Reset: 0x00, Name: THRESH\_INACT\_Y\_H

analog.com Rev. B | 41 of 57

#### **REGISTER DETAILS**



Table 41. Bit Descriptions for THRESH INACT Y H

| Bits  | Bit Name             | Settings | Description                                                   | Reset | Access |
|-------|----------------------|----------|---------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_INACT_Y[10:3] |          | Threshold for inactivity detection. The 8 MSBs of the y-axis. | 0x0   | R/W    |

## Y-AXIS OF INACTIVITY THRESHOLD REGISTER, LSB

Address: 0x2D, Reset: 0x00, Name: THRESH\_INACT\_Y\_L



Table 42. Bit Descriptions for THRESH\_INACT\_Y\_L

| Bits  | Bit Name            | Settings                 | Description                                                                  | Reset | Access |
|-------|---------------------|--------------------------|------------------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_INACT_Y[2:0] | Customizable by customer | Threshold for Inactivity Detection. These bits are the 3 LSBs of the y-axis. | 0x0   | R/W    |
| [4:1] | RESERVED            | Not applicable           | Reserved.                                                                    | 0x0   | R      |
| 0     | INACT_Y_EN          |                          | Y-axis masked from participating in inactivity detection.                    | 0x0   | R/W    |
|       |                     | 0                        | Y-axis ignored.                                                              |       |        |
|       |                     | 1                        | Y-axis used.                                                                 |       |        |

## **Z-AXIS INACTIVITY THRESHOLD REGISTER, MSB**

Address: 0x2E, Reset: 0x00, Name: THRESH\_INACT\_Z\_H



Table 43. Bit Descriptions for THRESH INACT Z H

| Bits  | Bit Name             | Settings | Description                                                   | Reset | Access |
|-------|----------------------|----------|---------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_INACT_Z[10:3] |          | Threshold for inactivity detection. The 8 MSBs of the z-axis. | 0x0   | R/W    |

## **Z-AXIS OF INACTIVITY THRESHOLD REGISTER, LSB**

Address: 0x2F, Reset: 0x00, Name: THRESH\_INACT\_Z\_L



analog.com Rev. B | 42 of 57

#### **REGISTER DETAILS**

Table 44. Bit Descriptions for THRESH INACT Z L

| Bits  | Bit Name            | Settings                 | Description                                                                  | Reset | Access |
|-------|---------------------|--------------------------|------------------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_INACT_Z[2:0] | Customizable by customer | Threshold for Inactivity Detection. These bits are the 3 LSBs of the z-axis. | 0x0   | R/W    |
| [4:1] | RESERVED            | Not applicable           | Reserved.                                                                    | 0x0   | R      |
| 0     | INACT_Z_EN          |                          | Z-axis masked from participating in inactivity detection.                    | 0x0   | R/W    |
|       |                     | 0                        | Z-axis ignored.                                                              |       |        |
|       |                     | 1                        | Z-axis used.                                                                 |       |        |

#### **INACTIVITY TIME REGISTERS**

The 16-bit value in these registers sets the time that all enabled axes must be lower than the inactivity threshold for an inactivity event to be detected. The TIME\_INACT\_L register holds the eight LSBs, and the TIME\_INACT\_H register holds the eight MSBs of the 16-bit TIME\_INACT value.

Calculate the time as follows:

Time = TIME INACT  $\times$  32.5 ms per code

where:

TIME\_INACT is the 16-bit value set by the TIME\_INACT\_L register (eight LSBs) and the TIME\_INACT\_H register (eight MSBs).

32.5 ms per code is the scale factor of the TIME\_INACT\_L register and TIME\_INACT\_H register for 2560 Hz and values less than 2560 Hz. The scale factor is 16.25 ms per code of ODR = 5120 Hz. See the Inactivity Timer section for more information.

## **INACTIVITY TIMER REGISTER, MSB**

Address: 0x30, Reset: 0x00, Name: TIME\_INACT\_H

7 6 5 4 3 2 1 0

[7:0] INACT\_COUNT[15:8] (R/W)

Number of multiples of 32.5 ms inactivity
timer for which below threshold acceleration
is required to detect inactivity

Table 45. Bit Descriptions for TIME\_INACT\_H

| Bits  | Bit Name          | Settings                 | Description                                                                                                                                                                                                                                                            | Reset | Access |
|-------|-------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | INACT_COUNT[15:8] | Customizable by customer | Number of multiples of 32.5 ms inactivity timer for which below threshold acceleration is required to detect inactivity. The scale factor is 32.5 ms per code for 2560 Hz ODR and values less than 2560 Hz, and the scale factor is 16.25 ms per code for 5120 Hz ODR. | 0x0   | R/W    |

## **INACTIVITY TIMER REGISTER, LSB**

Address: 0x31, Reset: 0x00, Name: TIME\_INACT\_L

7 6 5 4 3 2 1 0

[7:0] INACT\_COUNT[7:0] (R/W)

Number of multiples of 32.5 ms inactivity timer for which below threshold acceleration is required to detect inactivity

Table 46. Bit Descriptions for TIME INACT L

| Bits  | Bit Name         | Settings                 | Description                                                                                                              | Reset | Access |
|-------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | INACT_COUNT[7:0] | Customizable by customer | Number of multiples of 32.5 ms inactivity timer for which below threshold acceleration is required to detect inactivity. | 0x0   | R/W    |

analog.com Rev. B | 43 of 57

## **REGISTER DETAILS**

## X-AXIS MOTION WARNING THRESHOLD REGISTER, MSB

Address: 0x32, Reset: 0x00, Name: THRESH\_ACT2\_X\_H

This 11-bit unsigned value sets the threshold for motion detection. This value is set in codes, and the scale factor is 200 mg per code. To detect motion, the absolute value of the 12-bit acceleration data is compared with the 11-bit (unsigned) ACTIVITY2 threshold value. The THRESH ACT2 X L register contains the LSBs, and the THRESH ACT2 X H register contains the MSB of the ACTIVITY2 threshold value.



Table 47. Bit Descriptions for THRESH\_ACT2\_X\_H

| Bits  | Bit Name            | Settings        | Description                                                                      | Reset | Access |
|-------|---------------------|-----------------|----------------------------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_ACT2_X[10:3] | Customizable by | Other threshold notification (OTN) Threshold. The 8 MSBs of the x-axis threshold | 0x0   | R/W    |
|       |                     | customer        | for motion warning interrupt.                                                    |       |        |

## X-AXIS OF MOTION WARNING NOTIFICATION REGISTER, LSB

Address: 0x33, Reset: 0x00, Name: THRESH\_ACT2\_X\_L



Table 48. Bit Descriptions for THRESH\_ACT2\_X\_L

| Bits  | Bit Name           | Settings | Description                                                                                          | Reset | Access |
|-------|--------------------|----------|------------------------------------------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_ACT2_X[2:0] |          | OTN Threshold. The 3 LSBs of the x-axis threshold for motion warning interrupt.                      | 0x0   | R/W    |
| [4:2] | RESERVED           |          | Reserved.                                                                                            | 0x0   | R      |
| 1     | ACT2_REF           |          | Selects referenced or absolute over threshold notification processing.                               | 0x0   | R/W    |
|       |                    | 1        | Referenced activity processing.                                                                      |       |        |
|       |                    | 0        | Absolute activity processing.                                                                        |       |        |
|       |                    |          | X-axis ACT2 enable. When set to 1, the x-axis participates in motion warning notification detection. | 0x0   | R/W    |
|       |                    | 0        | X-axis ignored.                                                                                      |       |        |
|       |                    | 1        | X-axis used.                                                                                         |       |        |

## Y-AXIS MOTION WARNING NOTIFICATION THRESHOLD REGISTER, MSB

Address: 0x34, Reset: 0x00, Name: THRESH\_ACT2\_Y\_H



analog.com Rev. B | 44 of 57

## **REGISTER DETAILS**

Table 49. Bit Descriptions for THRESH ACT2 Y H

| Bits  | Bit Name            | Settings                 | Description                                                                     | Reset | Access |
|-------|---------------------|--------------------------|---------------------------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_ACT2_Y[10:3] | Customizable by customer | OTN Threshold. The 8 MSBs of the y-axis threshold for motion warning interrupt. | 0x0   | R/W    |

## Y-AXIS OF MOTION WARNING NOTIFICATION REGISTER, LSB

Address: 0x35, Reset: 0x00, Name: THRESH\_ACT2\_Y\_L



Table 50. Bit Descriptions for THRESH ACT2 Y L

|       | <u> </u>           |          |                                                                                               |       |        |
|-------|--------------------|----------|-----------------------------------------------------------------------------------------------|-------|--------|
| Bits  | Bit Name           | Settings | Description                                                                                   | Reset | Access |
| [7:5] | THRESH_ACT2_Y[2:0] |          | OTN Threshold. The 3 LSBs of the y-axis threshold for motion warning interrupt.               | 0x0   | R/W    |
| [4:1] | RESERVED           |          | Reserved.                                                                                     | 0x0   | R      |
| 0     | ACT2_Y_EN          |          | Y-axis ACT2 enable. When 1, the y-axis participates in motion warning notification detection. | 0x0   | R/W    |
|       |                    | 0        | Y-axis ignored.                                                                               |       |        |
|       |                    | 1        | Y-axis used.                                                                                  |       |        |

# **Z-AXIS MOTION WARNING NOTIFICATION THRESHOLD REGISTER, MSB**

Address: 0x36, Reset: 0x00, Name: THRESH\_ACT2\_Z\_H



Table 51. Bit Descriptions for THRESH ACT2 Z H

| Bits  | Bit Name            | Settings                 | Description                                                                     | Reset | Access |
|-------|---------------------|--------------------------|---------------------------------------------------------------------------------|-------|--------|
| [7:0] | THRESH_ACT2_Z[10:3] | Customizable by customer | OTN Threshold. The 8 MSBs of the z-axis threshold for motion warning interrupt. | 0x0   | R/W    |

#### **Z-AXIS MOTION WARNING NOTIFICATION REGISTER, LSB**

Address: 0x37, Reset: 0x00, Name: THRESH\_ACT2\_Z\_L



Table 52. Bit Descriptions for THRESH\_ACT2\_Z\_L

| Bits  | Bit Name           | Settings | Description                                                                                   | Reset | Access |
|-------|--------------------|----------|-----------------------------------------------------------------------------------------------|-------|--------|
| [7:5] | THRESH_ACT2_Z[2:0] |          | OTN Threshold. The 3 LSBs of the z-axis threshold for motion warning interrupt.               | 0x0   | R/W    |
| [4:1] | RESERVED           |          | Reserved.                                                                                     | 0x0   | R      |
| 0     | ACT2_Z_EN          |          | Z-axis ACT2 enable. When 1, the z-axis participates in motion warning notification detection. | 0x0   | R/W    |
|       |                    | 0        | Z-axis ignored.                                                                               |       |        |
|       |                    | 1        | Z-axis used.                                                                                  |       |        |

analog.com Rev. B | 45 of 57

## **REGISTER DETAILS**

#### HIGH-PASS FILTER SETTINGS REGISTER

Address: 0x38, Reset: 0x00, Name: HPF

Use this register to specify parameters for the internal high-pass filter.



Table 53. Bit Descriptions for HPF

| Bits  | Bit Name   | Settings                                                                                                 | Description                                                                                                                                                      | Reset | Access |
|-------|------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:2] | RESERVED   | Not applicable                                                                                           | Reserved.                                                                                                                                                        | 0x0   | R      |
| [1:0] | HPF_CORNER | HPF_CORNER  High-Pass Filter Corner Frequence  High-Pass Filter Corner 0. At 1280 Hz = 7.61 Hz, at ODR 6 | High-Pass Filter Corner Frequency Selection.                                                                                                                     | 0x0   | R/W    |
|       |            | 00                                                                                                       | High-Pass Filter Corner 0. At ODR 5120 Hz = 30.48 Hz, at ODR 2560 Hz = 15.24 Hz, at ODR 1280 Hz = 7.61 Hz, at ODR 640 Hz = 3.81 Hz, and at ODR 320 Hz = 1.90 Hz. |       |        |
|       |            | 01                                                                                                       | High-Pass Filter Corner 1. At ODR 5120 Hz = 15.58 Hz, at ODR 2560 Hz = 7.79 Hz, at ODR 1280 Hz = 3.89 Hz, at ODR 640 Hz = 1.94 Hz, and at ODR 320 Hz = 0.97 Hz.  |       |        |
|       |            | 10                                                                                                       | High-Pass Filter Corner 2. At ODR 5120 Hz = 7.88 Hz, at ODR 2560 Hz = 3.94 Hz, at ODR 1280 Hz = 1.97 Hz, at ODR 640 Hz = 0.98 Hz, and at ODR 320 Hz = 0.49 Hz.   |       |        |
|       |            | 11                                                                                                       | High-Pass Filter Corner 3. At ODR 5120 Hz = 3.96 Hz, at ODR 2560 Hz = 1.98 Hz, at ODR 1280 Hz = 0.99 Hz, at ODR 640 Hz = 0.49 Hz, and at ODR 320 Hz = 0.24 Hz.   |       |        |

#### FIFO SAMPLES REGISTER

Address: 0x39, Reset: 0x80, Name: FIFO SAMPLES

Use the FIFO\_SAMPLES value to specify the number of samples to store in the FIFO. The 8 least significant bits (LSBs) of the FIFO\_SAMPLES value are stored in this register. The most significant bit (MSB) of the FIFO\_SAMPLES value is Bit 0 of the FIFO\_CTL register.

The default value of this register is 0x80 to avoid triggering the FIFO watermark interrupt (see the FIFO Watermark section for more information). In trigger FIFO mode, FIFO SAMPLES program the number of samples to be saved after the trigger is detected.



Table 54. Bit Descriptions for FIFO\_SAMPLES

| Bits  | Bit Name          | Settings | Description                                                                                                                  | Reset | Access |
|-------|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | FIFO_SAMPLES[7:0] |          | FIFO Samples. Watermark number of FIFO samples that triggers a FIFO_FULL condition when reached. Values range from 0 to 512. | 0x80  | R/W    |

#### FIFO CONTROL REGISTER

Address: 0x3A, Reset: 0x00, Name: FIFO\_CTL

Use this register to specify the operating parameters for the FIFO.

analog.com Rev. B | 46 of 57

#### **REGISTER DETAILS**



Table 55. Bit Descriptions for FIFO CTL

| Bits  | Bit Name        | Settings | Description                                                                                                                  | Reset | Access |
|-------|-----------------|----------|------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:6] | RESERVED        |          | Reserved.                                                                                                                    | 0x0   | R      |
| [5:3] | FIFO_FORMAT     |          | FIFO Format. Specifies which data is stored in the FIFO buffer.                                                              | 0x0   | R/W    |
|       |                 | 111      | FIFO stores peak acceleration (x, y, and z) of every over threshold event.                                                   |       |        |
|       |                 | 001      | FIFO stores x-axis acceleration data only.                                                                                   |       |        |
|       |                 | 010      | FIFO stores y-axis acceleration data only.                                                                                   |       |        |
|       |                 | 011      | FIFO stores x- and y-axis acceleration data.                                                                                 |       |        |
|       |                 | 100      | FIFO stores z-axis acceleration data only.                                                                                   |       |        |
|       |                 | 101      | FIFO stores x- and z-axis acceleration data.                                                                                 |       |        |
|       |                 | 110      | FIFO stores y- and z-axis acceleration data.                                                                                 |       |        |
|       |                 | 000      | FIFO stores x-, y- and z-axis acceleration data.                                                                             |       |        |
| 2:1]  | FIFO_MODE       |          | FIFO Mode. Specifies FIFO operating mode.                                                                                    | 0x0   | R/W    |
|       |                 | 0        | FIFO is bypassed.                                                                                                            |       |        |
|       |                 | 1        | FIFO operates in stream mode.                                                                                                |       |        |
|       |                 | 10       | FIFO operates in trigger mode.                                                                                               |       |        |
|       |                 | 11       | FIFO operates in oldest saved mode.                                                                                          |       |        |
| )     | FIFO_SAMPLES[8] |          | FIFO Samples. Watermark number of FIFO samples that triggers a FIFO_FULL condition when reached. Values range from 0 to 512. | 0x0   | R/W    |

#### INTERRUPT PIN FUNCTION MAP REGISTERS

Address: 0x3B, Reset: 0x00, Name: INT1\_MAP

The INT1\_MAP register and INT2\_MAP register configure the INT1 pin and INT2 t pin, respectively. Bits[6:0] select which function(s) generate an interrupt on the pin. If the corresponding bit is set to 1, the function generates an interrupt on the INTx pin. Bit B7 configures whether the pin operates in active high (B7 low) or active low (B7 high) mode. Any number of functions can be selected simultaneously for each pin. If multiple functions are selected, their conditions are OR'ed together to determine the INTx pin state. The status of each function can be determined by reading the STATUS register. If no interrupts are mapped to an INTx pin, the pin remains in a high impedance state.

analog.com Rev. B | 47 of 57

## **REGISTER DETAILS**



Table 56. Bit Descriptions for INT1\_MAP

| Bits  | Bit Name      | Settings | Description                               | Reset | Access |
|-------|---------------|----------|-------------------------------------------|-------|--------|
| 7     | INT1_LOW      |          | Configures INT1 for active low operation. | 0x0   | R/W    |
| 6     | AWAKE_INT1    |          | Map awake interrupt onto INT1.            | 0x0   | R/W    |
| 5     | ACT_INT1      |          | Map activity interrupt onto INT1.         | 0x0   | R/W    |
| 4     | INACT_INT1    |          | Map inactivity interrupt onto INT1.       | 0x0   | R/W    |
| [3:1] | RESERVED      |          | Reserved.                                 | 0x0   | R      |
| 0     | DATA_RDY_INT1 |          | Map data ready interrupt onto INT1.       | 0x0   | R/W    |

## **INT2 Function Map Register**

Address: 0x3C, Reset: 0x00, Name: INT2\_MAP



Table 57. Bit Descriptions for INT2 MAP

| Bits | Bit Name      | Settings | Description                               | Reset | Access |
|------|---------------|----------|-------------------------------------------|-------|--------|
| 7    | INT2_LOW      |          | Configures INT2 for active low operation. | 0x0   | R/W    |
| 6    | AWAKE_INT2    |          | Map awake interrupt onto INT2.            | 0x0   | R/W    |
| 5    | ACT2_INT2     |          | Map activity 2 interrupt onto INT2.       | 0x0   | R/W    |
| 4    | INACT_INT2    |          | Map inactivity interrupt onto INT2.       | 0x0   | R/W    |
| [3:1 | RESERVED      |          | Reserved.                                 | 0x0   | R      |
| 0    | DATA_RDY_INT2 |          | Map data ready interrupt onto INT2.       | 0x0   | R/W    |

## **EXTERNAL TIMING CONTROL REGISTER**

Address: 0x3D, Reset: 0x00, Name: TIMING

Use this register to control the ADXL373 timing parameters: ODR and external timing triggers.

analog.com Rev. B | 48 of 57

#### **REGISTER DETAILS**



Table 58. Bit Descriptions for TIMING

| Bits  | Bit Name    | Settings | Description                  | Reset | Access |
|-------|-------------|----------|------------------------------|-------|--------|
| [7:5] | ODR         |          | Output data rate.            | 0x0   | R/W    |
|       |             | 000      | 320 Hz ODR.                  |       |        |
|       |             | 001      | 640 Hz ODR.                  |       |        |
|       |             | 010      | 1280 Hz ODR.                 |       |        |
|       |             | 011      | 2560 Hz ODR.                 |       |        |
|       |             | 100      | 5120 Hz ODR.                 |       |        |
| [4:2] | WAKEUP_RATE |          | Timer rate for wake-up mode. | 0x0   | R/W    |
|       |             | 0        | 65 ms.                       |       |        |
|       |             | 1        | 130 ms.                      |       |        |
|       |             | 10       | 260 ms.                      |       |        |
|       |             | 11       | 640 ms.                      |       |        |
|       |             | 100      | 2560 ms.                     |       |        |
|       |             | 101      | 5120 ms.                     |       |        |
|       |             | 110      | 10240 ms.                    |       |        |
|       |             | 111      | 30720 ms.                    |       |        |
| 1     | EXT_CLK     |          | Enable external clock.       | 0x0   | R/W    |
| 0     | EXT_SYNC    |          | Enable external trigger.     | 0x0   | R/W    |

## **MEASUREMENT CONTROL REGISTER**

Address: 0x3E, Reset: 0x00, Name: MEASURE

Use this register to control several measurement settings.



analog.com Rev. B | 49 of 57

## **REGISTER DETAILS**

Table 59. Bit Descriptions for MEASURE

| Bits  | Bit Name        | Settings                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset | Access |
|-------|-----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| 7     | USER_OR_DISABLE | Customizable by customer | User overrange disable.                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0   | R/W    |
| 6     | AUTOSLEEP       | Customizable by customer | Autosleep. When set to 1, autosleep is enabled, and the device enters wake-up mode automatically upon detection of inactivity. Activity and inactivity detection must be in linked mode or loop mode (the LINKLOOP bits in the MEASURE register) to enable autosleep. Otherwise, the bit is ignored.                                                                                                                                | 0x0   | R/W    |
| [5:4] | LINKLOOP        |                          | Link/loop activity processing. These bits select how activity and inactivity processing are linked.                                                                                                                                                                                                                                                                                                                                 | 0x0   | R/W    |
|       |                 | 0                        | Default mode. Activity and inactivity detection, when enabled, operate simultaneously and their interrupts (if mapped) must be acknowledged by the host processor by reading the STATUS register. Autosleep is disabled in this mode.                                                                                                                                                                                               |       |        |
|       |                 | 1                        | Linked mode. Activity and inactivity detection are linked sequentially so that only one is enabled at a time. Their interrupts (if mapped) must be acknowledged by the host processor by reading the STATUS register.                                                                                                                                                                                                               |       |        |
|       |                 | 10                       | Looped mode. Activity and inactivity detection are linked sequentially so that only one is enabled at a time. Their interrupts are internally acknowledged (do not need to be serviced by the host processor). To use either linked or looped mode, both ACT_x_EN and INACT_x_EN must be set to 1. Otherwise, the default mode is used. For additional information, refer to the Linking Activity and Inactivity Detection section. |       |        |
|       | LOW_NOISE       |                          | Low Noise. Selects low noise operation.                                                                                                                                                                                                                                                                                                                                                                                             | 0x0   | R/W    |
|       |                 | 0                        | Normal operation. Device operates at the normal noise level and ultralow current consumption                                                                                                                                                                                                                                                                                                                                        |       |        |
|       |                 | 1                        | Low noise operation. Device operates at ~1/3 the normal noise level.                                                                                                                                                                                                                                                                                                                                                                |       |        |
| 2:0]  | BANDWIDTH       |                          | Bandwidth. Select the desired output signal bandwidth. A four-pole low-pass filter at the selected frequency limits the signal bandwidth.                                                                                                                                                                                                                                                                                           | 0x0   | R/W    |
|       |                 | 000                      | 160 Hz bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                   |       |        |
|       |                 | 001                      | 320 Hz bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                   |       |        |
|       |                 | 010                      | 640 Hz bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                   |       |        |
|       |                 | 011                      | 1280 Hz bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                  |       |        |
|       |                 | 100                      | 2560 Hz bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                  |       |        |

## **POWER CONTROL REGISTER**

Address: 0x3F, Reset: 0x00, Name: POWER\_CTL



Table 60. Bit Descriptions for POWER\_CTL

| Bits | Bit Name   | Settings                 | Description                                         | Reset | Access |
|------|------------|--------------------------|-----------------------------------------------------|-------|--------|
| 7    | I2C_HSM_EN | Customizable by customer | I <sup>2</sup> C Speed Select. 1 = high speed mode. | 0x0   | R/W    |

analog.com Rev. B | 50 of 57

#### **REGISTER DETAILS**

Table 60. Bit Descriptions for POWER CTL

| Bits  | Bit Name          | Settings       | Description                                                                                    | Reset | Access |
|-------|-------------------|----------------|------------------------------------------------------------------------------------------------|-------|--------|
| 6     | RESERVED          | Not applicable | Reserved.                                                                                      | 0x0   | R      |
| 5     | INSTANT_ON_THRESH |                | User Selectable Instant On Threshold. 0 = low threshold, and 1 = high threshold.               | 0x0   | R/W    |
|       |                   |                | Selects the low instant on threshold.                                                          |       |        |
|       |                   | 1              | Selects the high instant on threshold.                                                         |       |        |
| 4     | FILTER_SETTLE     |                | User Selectable Filter Settling Period. 0 = 370 ms settle period, and 1 = 16 ms settle period. | 0x0   | R/W    |
|       |                   |                | Filter settling set to 462.5 ms.                                                               |       |        |
|       |                   | 1              | Filter settling set to 4/ODR. Ideal for when the filters are disabled.                         |       |        |
| 3     | LPF_DISABLE       | 1              | Disables the low-pass filter.                                                                  | 0x0   | R/W    |
| 2     | HPF_DISABLE       | 1              | Disables the digital high-pass filter.                                                         | 0x0   | R/W    |
| [1:0] | MODE              |                | Mode of Operation.                                                                             | 0x0   | R/W    |
|       |                   | 11             | Full bandwidth measurement mode.                                                               |       |        |
|       |                   | 10             | Instant on mode.                                                                               |       |        |
|       |                   | 01             | Wake-up mode.                                                                                  |       |        |
|       |                   | 00             | Standby.                                                                                       |       |        |

#### **SELF TEST REGISTER**

Address: 0x40, Reset: 0x00, Name: SELF\_TEST

Refer to the Self Test section for information on the operation of the self test feature, and see the Self Test Procedure section for guidelines on how to use this functionality.



Table 61. Bit Descriptions for SELF TEST

| Bits  | Bit Name | Settings | Description                                                                           | Reset | Access |
|-------|----------|----------|---------------------------------------------------------------------------------------|-------|--------|
| [7:2] | RESERVED |          | Reserved.                                                                             | 0x0   | R      |
| 1     | ST_DONE  |          | Self test finished.                                                                   | 0x0   | R      |
| 0     | ST       |          | Self test. Writing a 1 to this bit initiates self test. Writing a 0 clears self test. | 0x0   | R/W    |

# RESET (CLEARS) REGISTER, DEVICE IN STANDBY MODE

Address: 0x41, Reset: 0x00, Name: RESET



Table 62. Bit Descriptions for RESET

| Bits  | Bit Name | Settings                 | Description                          | Reset | Access |
|-------|----------|--------------------------|--------------------------------------|-------|--------|
| [7:0] | RESET    | Customizable by customer | Writing code 0x52 resets the device. | 0x0   | W      |

#### **FIFO ACCESS REGISTER**

Address: 0x42, Reset: 0x00, Name: FIFO\_DATA

analog.com Rev. B | 51 of 57

# **REGISTER DETAILS**

Read this register to access data stored in the FIFO.



Table 63. Bit Descriptions for FIFO\_DATA

| Bits  | Bit Name  | Settings | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Reset | Access |
|-------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|
| [7:0] | FIFO_DATA |          | FIFO Data. A read to this address pops a 2-byte word of axis data from the FIFO. FIFO data is formatted to 2 bytes (16 bits), most significant byte first. Two subsequent reads complete the transaction of this data onto the interface. Continued reading of this field continues to pop the FIFO every third read. Multibyte reads to this address do not increment the address pointer. If this address is read due to an auto-increment from the previous address, it does not pop the FIFO. It returns zeros and increment on to the next address. | 0x0   | R      |

analog.com Rev. B | 52 of 57

#### **APPLICATIONS INFORMATION**

#### **APPLICATIONS EXAMPLES**

This section includes application circuits, highlighting useful features of the ADXL373.

#### **Power Supply Decoupling**

Figure 52 shows the recommended bypass capacitors for use with the ADXL373.



Figure 52. Recommended Bypass Capacitors

A 0.1  $\mu$ F ceramic capacitor (C<sub>S</sub>) at V<sub>S</sub> and a 0.1  $\mu$ F ceramic capacitor (C<sub>IO</sub>) at V<sub>DD I/O</sub> placed as close as possible to the ADXL373 supply pins is recommended to adequately decouple the accelerometer from noise on the power supply. It is recommended that V<sub>S</sub> and V<sub>DD I/O</sub> be separate supplies to minimize digital clocking noise on the V<sub>S</sub> supply. If separation of the supplies is not possible, additional filtering of the supplies may be necessary.

If additional decoupling is necessary, a resistor or ferrite bead no larger than 100  $\Omega$  in series with  $V_S$  is recommended. Additionally, increasing the bypass capacitance on  $V_S$  to a 1  $\mu F$  tantalum capacitor in parallel with a 0.1  $\mu F$  ceramic capacitor can also improve noise.

Ensure that the connection from the ADXL373 ground to the power supply ground has low impedance because noise transmitted through ground has an effect similar to noise transmitted through  $V_{\rm S}$ .

#### **Power Supply Requirements**

The ADXL373 is designed to operate using supply voltage rails ranging from 1.6 V to 3.6 V. The operating voltage range (V<sub>S</sub>) ranges from 1.6 V to 3.3 V to account for inaccuracies and transients of up to  $\pm 10\%$  on the supply voltage.

Always start up the ADXL373 from 0 V. When the device is in operation, any time power is removed from the ADXL373, or falls below the operating voltage range, discharge the supplies ( $V_S$ ,  $V_{DD\ I/O}$ , and any bypass capacitors) completely before power is reapplied. To enable supply discharge, it is recommended to power the device from a microcontroller GPIO, connect a shutdown discharge switch to the supply , or use a voltage regulator with a shutdown discharge feature, such as the ADP160.

When power cycling, if the ADXL373 cannot be discharged fully to 0 V, care must be taken regarding the following specifications:

- V<sub>RESET</sub>
- ▶ Hold time
- ▶ Rise time

# **V**RESET

During start-up or power cycling of the ADXL373, any time power is removed from the ADXL373 or falls to less than 1.6 V, the  $V_S$  and  $V_{DD\ I/O}$  supplies must be discharged to a reset voltage ( $V_{RESET}$ )  $\leq$  100 mV before powering back up. The  $V_{RESET}$  specification is a mandatory requirement.

#### **Hold Time**

The  $V_S$  and  $V_{DD I/O}$  supplies must be held below  $V_{RESET}$  for at least 200 ms before powering back up.

#### **Rise Time**

For the worst case scenario ( $V_{RESET}$  = 100 mV and hold time = 200 ms), the  $V_{S}$  and  $V_{DD I/O}$  supply rise time must be linear and within 250 µs to reach 1.6 V (see Figure 53).



Figure 53. Power Cycling Requirements

Note that fully discharging the power supply to the ground level allows a longer rise time, ≤600 µs, from 0 V to 1.6 V for a 200 ms hold time.

#### **Using External Timing Triggers**

Figure 54 shows an application diagram for using the INT1 pin as the input for an external clock. In this mode, the external clock determines all accelerometer timing, including the output data rate and bandwidth. Set the EXT\_CLK bit in the TIMING register to enable external clock functionality.

analog.com Rev. B | 53 of 57

#### **APPLICATIONS INFORMATION**



Figure 54. INT1 Pin as Input for External Clock

Figure 55 shows an application diagram for using the INT2 pin as a trigger for synchronized sampling. Acceleration samples are produced every time this trigger is activated. Set the EXT\_SYNC bit in the TIMING register to enable this feature.



Figure 55. Using the INT2 Pin to Trigger Synchronized Sampling

#### **OPERATION AT VOLTAGES OTHER THAN 2.5 V**

The ADXL373 is tested and specified at a supply voltage of  $V_S$  = 2.5 V. However, the ADXL373 can be powered with a  $V_S$  as high as 3.5 V or as low as 1.6 V. Some performance parameters change as the supply voltage changes, including the supply current, noise, offset, and sensitivity.

# OPERATION AT TEMPERATURES OTHER THAN AMBIENT

The ADXL373 is tested and specified at an ambient temperature. However, it is rated for temperatures between -40°C and +105°C. Some performance parameters change along with temperature, such as offset, sensitivity, clock performance, and current. Some of these temperature variations are characterized in Table 1, and others are shown in the figures within the Typical Performance Characteristics section.

# MECHANICAL CONSIDERATIONS FOR MOUNTING

Mount the ADXL373 on the PCB in a location close to a hard mounting point of the PCB to the case. Mounting the ADXL373 at an unsupported PCB location, as shown in Figure 56, can result in large, apparent measurement errors due to undamped PCB vibration. Locating the accelerometer near a hard mounting point ensures that any PCB vibration at the accelerometer is higher than the mechanical sensor resonant frequency of the accelerometer and, therefore, effectively invisible to the accelerometer. Multiple mounting points close to the sensor or a thicker PCB also help to reduce the effect of system resonance on the performance of the sensor.



Figure 56. Incorrectly Placed Accelerometers

#### **AXES OF ACCELERATION SENSITIVITY**



Figure 57. Axes of Acceleration Sensitivity (Corresponding Output Increases When Accelerated Along the Sensitive Axis)

analog.com Rev. B | 54 of 57

# **APPLICATIONS INFORMATION**



Figure 58. Output Response vs. Orientation to Gravity



Figure 59. Recommended Printed Wiring Board Land Pattern (Dimensions Shown in Millimeters)

analog.com Rev. B | 55 of 57

## **SILICON ANOMALY**

This anomaly list describes the known bugs, anomalies, and workarounds for the ADXL373.

Analog Devices, Inc., is committed, through future silicon revisions, to continuously improving silicon functionality. Analog Devices tries to ensure that these future silicon revisions remain compatible with your present software/systems by implementing the recommended workarounds outlined here.

#### **ADXL373 FUNCTIONALITY ISSUES**

#### Table 64. ADXL373 Functionality Issues

| Silicon Revision Identifier | Silicon Status | Anomaly Sheet | Number of Reported Anomalies |
|-----------------------------|----------------|---------------|------------------------------|
| REVID = 0xFB                | Released       | Rev. 0        | 1                            |

## **FUNCTIONALITY ISSUE**

| Table 65. FIFO Error [er001] |                                                                                                                                                                                               |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Background                   | Data must be stored in the FIFO as an x, y, z, x, y, z, sequence.                                                                                                                             |
| Issue                        | In all FIFO modes, data misalignment occurs. Data may be stored in the FIFO as a y, z, x, y, z, x, sequence or a z, x, y, z, x, y, sequence.                                                  |
| Workaround                   | Leverage the external trigger synchronization function to disable the sensor ADC before accessing the FIFO (see Figure 60 for an implementation example).  To initialize, follow these steps: |
|                              | 1. Set the desired FIFO mode and other desired configurations.                                                                                                                                |
|                              | 2. Set the timing register (0x3D) to external sync along with the ODR. Do not apply an external trigger signal to INT2 to keep the ADC off.                                                   |
|                              | 3. Set the device to measurement mode.                                                                                                                                                        |
|                              | For the main loop, follow these steps:                                                                                                                                                        |
|                              | 1. Set the timing register (0x3D) to internal sync along with the ODR.                                                                                                                        |
|                              | 2. Wait for the FIFO_FULL interrupt from INT1.                                                                                                                                                |
|                              | 3. Set the timing register (0x3D) to external sync along with the ODR.                                                                                                                        |
|                              | 4. Read the entire contents of the FIFO.                                                                                                                                                      |
|                              | 5. Clear the FIFO (bypass mode).                                                                                                                                                              |
|                              | 6. Set the desired FIFO mode.                                                                                                                                                                 |
| Related Issues               | None.                                                                                                                                                                                         |



Figure 60. FIFO Workaround Implementation Example

analog.com Rev. B | 56 of 57