

# Circuit Note CN-0276



*Circuits from the Lab™ reference circuits are engineered and tested for quick and easy system integration to help solve today's analog, mixed-signal, and RF design challenges. For more information and/or support, visi[twww.analog.com/CN0276.](http://www.analog.com/CN0276?doc=CN0276.pdf)*



## **High Performance, 10-Bit to 16-Bit Resolver-to-Digital Converter**

### **EVALUATION AND DESIGN SUPPORT**

#### **Circuit Evaluation Boards**

**CN-0276 [Circuit Evaluation Board \(EVAL-CN0276-SDPZ\)](http://www.analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf)  System Demonstration [Platform \(EVAL-SDP-CB1Z\)](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) Design and Integration Files** 

**[Schematics, Layout Files, Bill of Materials](http://www.analog.com/CN0276-DesignSupport?doc=CN0276.pdf)**

#### **CIRCUIT FUNCTION AND BENEFITS**

The circuit shown i[n Figure 1](#page-0-0) is a complete high performance resolver-to-digital (RDC) circuit that accurately measures angular position and velocity in automotive, avionics, and critical industrial applications where high reliability is required over a wide temperature range.



*Figure 1. High Performance Resolver-to-Digital (RDC) Circuit. Simplified Schematic: All Components, Connections, and Decoupling Not Shown*

<span id="page-0-0"></span>**Rev. 0 Circuits from the Lab™ circuits from Analog Devices have been designed and built by Analog Devices engineers. Standard engineering practices have been employed in the design and construction of each circuit, and their function and performance have been tested and verified in a lab environment at room temperature. However, you are solely responsible for testing the circuit and determining its suitability and applicability for your use and application. Accordingly, in no event shall Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due to any cause whatsoever connected to the use of any Circuits from the Lab circuits. (Continued on last page)**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 [www.analog.com](http://www.analog.com/)  Fax: 781.461.3113 ©2013 Analog Devices, Inc. All rights reserved.** The circuit has an innovative resolver rotor driver circuit that has two modes of operation: high performance and low power. In the high performance state, the system operates on a single 12 V supply and can supply 6.4 V rms (18 V p-p) to the resolver. In the low power state, the system operates on a single 6 V supply and can supply 3.2 V rms (9.2 V p-p) to the resolver, with less than 100 mA of current consumption. Active filtering is provided in both the driver and receiver to minimize the effects of quantization noise.

The maximum tracking rate of the RDC is 3125 rps in the 10 bit mode (resolution = 21 arc min) and 156.25 rps in the 16-bit mode (resolution = 19.8 arc sec).

### **CIRCUIT DESCRIPTION**

The signal chain must be designed with care to consider not only amplitude and frequency, but also phase shift and stability. In addition, the resolver rotor winding impedance has both a resistive and an inductive component.

The [AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) RDC excitation signal range is 2 kHz to 20 kHz and can be set in increments of 250 Hz. Most resolvers are specified at a fixed excitation fequency, typically around 10 kHz. Different resolvers have difference phase shifts that must also be considered in the signal chain design.

The excitation signal is applied to the resolver rotor winding which is a non-ideal inductor and has a typical resistive component of 50  $\Omega$  to 200  $\Omega$  and a reactive component of 0  $\Omega$  to 200  $\Omega$ . For example, the impedance of the Tamagawa TS2620N21E11 resolver used in the circuit of [Figure 1](#page-0-0) is 70  $\Omega$  + j100  $\Omega$  at 10 kHz.

Typical excitation voltages can be as high as 20 V p-p (7.1 V rms), so both maximum current and maximum power consumption of the resolver driver must be considered. Th[e AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) was chosen for the circuit because of its wide supply range (24 V), high output current (310 mA peak into 32  $\Omega$  on  $\pm$ 12 V supplies), rail-to-rail output voltage, and low thermal resistance package  $(\theta_{IA} = 47.2$ °C/W for the 8-pin SOIC EP package).

The excitation output signals from the [AD2S1210 a](http://www.analog.com/AD2S1210?doc=CN0276.pdf)re generated from an internal DAC that produces a certain amount of

quantization noise and distortion. For this reason, the dual [AD8692](http://www.analog.com/AD8692?doc=CN0276.pdf) op amp is configured as a third-order active Butterworth filter in order to reduce the noise of the drive signals. Similarly, the SIN and COS receiver circuits use two quad [AD8694](http://www.analog.com/AD8694?doc=CN0276.pdf) op amps as an active noise filter.

#### *Signal Chain Design*

These factors must be considered in the design of the signal chain:

- [AD2S1210](http://analog.com/AD2S1210?doc=CN0276.pdf) excitation signal output range : 3.2 V min, 3.6 V typical, 4.0 V max
- [AD8692](http://analog.com/AD8692?doc=CN0276.pdf) output voltage range: 0.29 V to 4.6 V with +5 V supply
- [AD8397](http://analog.com/AD8397) output voltage range: 0.18 V to 5.87 V with +6 V supply.
- [AD8397](http://analog.com/AD8397) output voltage range: 0.35 V to 11.7 V with +12 V supply
- Resolver(TS2620N21E11) transformation ratio: 0.5
- Resolver(TS2620N21E11) phase shift: 0°
- [AD8694](http://analog.com/AD8694) output voltage range: 0.37 V to 4.6 V with  $+5$  V supply
- [AD2S1210](http://analog.com/AD2S1210?doc=CN0276.pdf) input differential p-p signal range (SIN, COS) is 2.3 V min, 3.15 V typ, 4.0 V max
- Resolver output SIN, COS loads should be equal.
- Resolver output loads should be at least 20 times the resolver output impedance
- Total signal chain phase shift range:  $n \times 180^\circ 44^\circ \le \varphi$  $\leq$  n  $\times$  180 $^{\circ}$  + 44 $^{\circ}$ , n is an integer.

#### *Resolver Excitation Filter and Driver Circuits*

Th[e AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) excitation signal filter and power amplifier circuit are shown i[n Figure 2.](#page-2-0) Careful attention must be paid to the gain and signal levels at each point in the chain so that th[e AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) output driver does not saturate for the maximum excitation (EXE) of 4.0 V p-p from th[e AD2S1210.](http://www.analog.com/AD2S1210?doc=CN0276.pdf) Note that because the resolver is driven differentially there are two identical channels as shown in [Figure 2](#page-2-0) corresponding to the true and complementary EXE outputs, respectively.



*Figure 2. Excitation Driver and Filter Circuit (All Connections and Decoupling Not Shown)*

<span id="page-2-0"></span>The dc gain of th[e AD8692](http://www.analog.com/AD8692?doc=CN0276.pdf) filter circuit is −1. For the high performance mode (S1 closed), the gain of the [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) driver stage is set for 2.5 (2.49 using actual available resistor values) so that a 4.0 V p-p EXE input produces a 10 V p-p output when using a 12 V supply. This allows 1 V headroom from either rail at the output of th[e AD8397.](http://www.analog.com/AD8397?doc=CN0276.pdf) For the low power mode (S1 open), the gain is set for 1.28 so that a 4.0 V p-p EXE input produces a 5.12 V p-p output when using a 6 V supply.

The [ADG1612](http://www.analog.com/ADG1612?doc=CN0276.pdf) has a typical on-resistance of less than 1  $\Omega$  and is ideal for the gain switch. However, because the off capacitance of the switch is typically 72 pF, it should not be connected directly to the input of the op amp. Note that in the circuit it connects R6 to ground, and when off, the capacitance has minimum effect on performance.

The [AD8692](http://www.analog.com/AD8692?doc=CN0276.pdf) is configured as a multiple feedback (MFB) third order Butterworth lowpass filter. It should have a phase shift in range of 180° ± 15°. The design procedure is described in Chapter 8 of [Linear Circuit Design Handbook.](http://www.analog.com/linear_circuit_handbook?doc=CN0276.pdf) It is important to select the proper op amp for this filter, and as a general rule, the gain-bandwidth product of the op amp should be at least 20 times the –3dB cutoff frequency of the active filter. In this case, the cutoff frequency is 88 kHz, and the gain-bandwidth product of the [AD8692](http://www.analog.com/AD8692?doc=CN0276.pdf) is 10 MHz, which is 113 times the cutoff frequency. Because th[e AD8692](http://www.analog.com/AD8692?doc=CN0276.pdf) is a CMOS op amp, the input bias current is low, and will not significantly affect the dc characteristics of the filter.The input capacitance is 7.5 pF which minimizes the effect on cutoff frequency for the capacitor values chosen in the filter design.

The −3dB cutoff frequency of the filter is 88 kHz, the phase shift is −13° at 10 kHz, and the dc gain is 1 at 10 kHz.

The [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) power amplifier can be configured with a gain of 1.28 (low gain mode) and 2.49 (high gain). Phase shift at 10 kHz in the low gain mode is −1.9°, and phase shift in the high gain mode is −5.2°.

The [AD8692](http://www.analog.com/AD8692?doc=CN0276.pdf) third order low pass filter transfer function is shown in [Figure 3.](#page-2-1)



10793-002

02 0702

*Figure 3[. AD8692 T](http://www.analog.com/AD8692?doc=CN0276.pdf)hird-Order Low Pass Filter Response* 

<span id="page-2-1"></span>The filter is very effective in reducing the noise on the excitation signals driving the resolver[. Figure 4](#page-2-2) shows the 10 kHz EXE signal measured directly at the output of the [AD2S1210.](http://www.analog.com/AD2S1210?doc=CN0276.pdf) Figure 5 shows the signal measured at C3 (input t[o AD8397\)](http://www.analog.com/AD8397?doc=CN0276.pdf) and the effectiveness of the filter in removing the noise.



<span id="page-2-2"></span>*Figure 4. Signal Measured on the EXC Pin of th[e AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf)*

## CN-0276 Circuit Note



*Figure 5. Signal Measured on C3 (Input to th[e AD8397 D](http://www.analog.com/AD8397?doc=CN0276.pdf)river)*

Figures 6 and 7 show the output of the [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) measured at one input to the resolver for the low power mode [\(Figure 6\)](#page-3-0) and the high performance mode [\(Figure 7\)](#page-3-1). Note that these signals are measured on one side of the resolver input, and the actual differential signal applied to the resolver has twice the amplitude.



<span id="page-3-0"></span>*Figure 6. Signal at the Resolver Input When Using Low Power Mode*



<span id="page-3-1"></span>*Figure 7. Signal at the Resolver Input When Using High Performance Mode*

#### *Resolver SIN/COS Receiver Circuit and Filter*

[Figure 8](#page-3-2) shows the receiver circuit that includes a third order Butterworth filter and a programmable gain stage. When the driver circuit is in the high performance mode (VCC = 12 V), S1 is open, and the overall gain is 0.35. The input drive to the resolver is 18 V p-p (differential), and the SIN/COS outputs are 9 V p-p differential because the resolver transformation ratio is 0.5. The 9 V p-p differential is 4.5 V p-p single-ended, and when multiplied by the 0.35 gain factor, yields 1.58 V p-p (3.16 V p-p differential) which is the optimum input voltage for the SIN/COS inputs of the [AD2S1210.](http://www.analog.com/AD2S1210?doc=CN0276.pdf) Similarly, in the low power mode S1 is closed, and the overall gain is 0.7 which again provides an optimum input signal level for the SIN/COS inputs of the [AD2S1210.](http://www.analog.com/AD2S1210?doc=CN0276.pdf) 



<span id="page-3-2"></span>

## Circuit Note CN-0276

<span id="page-4-0"></span>**−60**

In addition to providing the gain adjustment, the receiver circuit also acts as a third order Butterworth filter with a cutoff frequency of 63 kHz and a phase shift of −18.6° at 10 kHz.

The frequency response of the filter in the low gain and high gain modes is shown in [Figure 9](#page-4-0) an[d Figure 10,](#page-4-1) respectively.



**1 10 100 1000 FREQUENCY (kHz)**

*Figure 10. Resolver Receiver Circuit, High Gain Transfer Function*

<span id="page-4-1"></span>



<span id="page-4-2"></span>*Figure 11. Signal on th[e AD2S1210 S](http://www.analog.com/AD2S1210?doc=CN0276.pdf)ine and Cosine Inputs* 

[Figure 12](#page-4-3) shows that the total phase shift between the [AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) EXC pin (CH1 yellow) to the SIN input pin (CH2 blue) is approximately 40° which is below the maximum design value of 44°.



*Figure 12. Phase Shift Between th[e AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) EXC and SIN Pins*

#### <span id="page-4-3"></span>*Automatic Mode Detection Circuit*

The reset circuit shown i[n Figure 13](#page-4-4) uses th[e ADM6328](http://www.analog.com/ADM6328?doc=CN0276.pdf) microprocessor reset circuit to determine the gain in the driver and receiver based on the value of the VCC voltage. The threshold voltage is set so that if VCC is greater than 11.5 V, the circuit switches to the high performance mode. If VCC is less than 11.5 V, the circuit switches to the low power mode.

Because the [ADM6328](http://www.analog.com/ADM6328?doc=CN0276.pdf) consumes only 1  $\mu$ A it can use the high impedance R1/R3 resistor divider output as its power supply without significant voltage drop.



*Figure 13. VCC Detection Circuit*

10793-013

<span id="page-4-4"></span>The [ADM6328](http://www.analog.com/ADM6328?doc=CN0276.pdf) has an open drain output, and resistor R2 acts as a pull-up. This ensures that the output swing is independent of the VCC input. The [ADM6328](http://www.analog.com/ADM6328?doc=CN0276.pdf) power supply voltage is given by:

$$
VIN = VCC \times \frac{R3}{R1 + R3}
$$

The circuit uses the [ADM6328-22](http://www.analog.com/ADM6328?doc=CN0276.pdf) that has a typical threshold voltage of 2.2 V, and a maximum of 2.25 V. The maximum VCC threshold voltage is 11.5 V, therefore:

$$
\frac{RI}{R3} = \frac{11.5 \text{ V}}{2.25 \text{ V}} - 1 = 4.1
$$

Resistors R1 and R3 are chosen to be 1.6 k $\Omega$  and 390  $\Omega$ , respectively, giving a ratio of 4.102.

10793-010

#### *Resolver Driver Power Amplifier Power Dissipation*

Because of the relatively low impedance of the resolver and the large VCC voltage, it is important to know the power dissipated in the [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) driver amplifier to make sure the maximum power dissipation specification is not exceeded. The maximum power that can be safely dissipated by the [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) is limited by the associated rise in junction temperature.

The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately 150°C. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package.

The junction temperature rise can be calculated from the ambient temperature (T<sub>A</sub>), the package thermal resistance ( $\theta_{JA}$ ), and the amplifier power dissipation (PAMP):

$$
T_J = T_A + P_{AMP} \times \theta_{JA}
$$

The circuit uses the [AD8397ARDZ](http://www.analog.com/AD8397?doc=CN0276.pdf) that is housed in an 8-pin SOIC package with exposed pad (EP), and  $\theta_{JA} = 47.2$ °C/W.

The power dissipated in the amplifier, PAMP, is calculated by subtracting the power dissipated in the load, P<sub>LOAD</sub>, from the power supplied by the power supply PSUPPLY:

$$
P_{AMP} = P_{SUPPLY} - P_{LOAD}
$$

The equivalent load impedance of the resolver rotor winding is equal to:

 $Z = R + iX_L$ , where  $X_L = \omega L$ 

The magnitude of the impedance is:

 $|Z| = \sqrt{R^2 + X_L^2}$ 

The signal applied to the rotor winding is

 $v(t) = A \sin \omega t$ 

The rms voltage applied to Z is

 $V = A/\sqrt{2}$ 

The rms current through Z is given by:

$$
I = \frac{V}{|Z|}
$$

$$
I = \frac{\left(A/\sqrt{2}\right)}{|Z|}
$$

$$
A^{2} \times \frac{R}{|Z|}
$$
  

$$
P_{\text{LOAD}} = V \times I \cos \theta = \frac{|Z|}{2|Z|}
$$

Where  $\cos\theta = power factor = \frac{R}{\sigma}$  $|Z|$ 

The power supplied by the power supplies is calculated by first calculating the average current from the supplies. Note that

these calculations neglect the op amp quiescent current and consider only the current due to the excitation current. The equivalent circuit for these calculations is shown in [Figure 14.](#page-5-0)



<span id="page-5-0"></span>*Figure 14. Equivalent Circuit for Calculating Power Supply Current*

The peak current from the supply is:

$$
I_{PEAK} = \frac{A}{|Z|}
$$

Because the signal applied to the load is a sine wave, each supply must supply a half-wave rectified sine wave current to the load. The average current is equal to  $I_{\rm PEAK}/\pi$ .

$$
I_{\text{AVG}} = \frac{I_{\text{PEAK}}}{\pi} = \frac{A}{\pi |Z|}
$$

Because this current must be supplied by each rail,

$$
P_{\text{SUPPLY}} = 2 \times VCC \times I_{\text{AVG}} = \frac{2 \times VCC \times A}{\pi |Z|}
$$

We can now calculate  $P_{AMP}$ :

$$
P_{AMP} = P_{SUPPLY} - P_{LOAD} = \frac{2 \times VCC \times A}{\pi |Z|} - \frac{A^2 \times \frac{R}{|Z|}}{2|Z|}
$$

$$
P_{AMP} = \frac{4 \times VCC \times A - \pi A^2 \times \frac{R}{|Z|}}{2\pi |Z|}
$$

When using Tamagawa TS2620N21E11 resolver, the impedance is 70  $Ω+$ j $100 Ω$  at 10 kHz. In the high performance state (VCC  $= 12$  V, A = 10 V), the [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) power dissipation is 390 mW using the derived equation.

The thermal resistance to ambient,  $\theta_{IA}$ , is 47.2°C/W for the [AD8397](http://www.analog.com/AD8397?doc=CN0276.pdf) (EP package), and therefore the junction temperature rise above ambient is  $47.2^{\circ}$ C/W  $\times$  0.39W = 18.4°.

#### *Power Supplies*

The entire circuit operates on either an external VCC of +6 V or +12 V, depending on the mode. The 5 V supply for the circuits is developed using a 5 V, 500 mA [ADP7104-5](http://www.analog.com/ADP7104?doc=CN0276.pdf) low dropout regulator (LDO). A 3.3 V [ADP7104-3.3](http://www.analog.com/ADP7104?doc=CN0276.pdf) is used to develop the 3.3 V supply. Details of the power circuits can be found in the complete schematic included in the CN0276 Design Support Package [\(www.analog.com/CN0276-DesignSupport\)](http://www.analog.com/CN0276-DesignSupport?doc=CN0276.pdf).

#### *PCB Design and Layout Considerations*

Even at the lower frequencies associated with the RDC circuits, poor layout can lead to poor performance. For instance, although the resolver operates with a 10 kHz excitation signal, the [AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) operates on an 8.192 MHz clock; therefore it must be treated as a high speed device with respect to layout, grounding, and decoupling. Tutorials [MT-031](http://www.analog.com/MT-031?doc=CN0276.pdf) and [MT-101](http://www.analog.com/MT-101?doc=CN0276.pdf) cover these topics in detail.

A design support package is available for the [CN-0276,](http://analog.com/CN0276?doc=CN0276.pdf) including complete schematic, PADs and Gerber layout files, and bill of materials. This is located at [http://www.analog.com/CN0276-](http://www.analog.com/CN0276-DesignSupport?doc=CN0276.pdf) [DesignSupport.](http://www.analog.com/CN0276-DesignSupport?doc=CN0276.pdf)

#### *System Performance Results*

A good method to measure the overall system noise in the circuit is to apply a fixed position to the resolver and generate a histogram of the output codes. This test should be performed with the hysteresis function disabled. The following Figures show th[e AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) output histogram of codes for the 10-bit, 12-bit, 14-bit, and 16 bit angular accuracy modes. In each case, the full 16-bits of the RDC are used in generating the histogram, and the circuit is placed in the high performance mode with  $VCC = +12$  V.







*Figure 16. Histogram of Output Codes, 10,000 Samples, Hysteresis Disabled,12-Bit Angular Accuracy Mode, 16-Bit ADC Resolution* 



*Figure 17. Histogram of Output Codes, 10,000 Samples, Hysteresis Disabled, 14-Bit Angular Accuracy Mode, 16-Bit ADC Resolution* 



*Figure 18. Histogram of Output Codes, 10,000 Samples, Hysteresis Disabled,16-Bit Angular Accuracy Mode, 16-Bit ADC Resolution* 

The histograms show that th[e AD2S1210](http://www.analog.com/AD2S1210?doc=CN0276.pdf) with a low pass filter on the driver and receiver circuit can be achieve high angular resolution in all modes.

### **COMMON VARIATIONS**

The [CN-0276](http://analog.com/CN0276?doc=CN0276.pdf) circuit can used for various types of resolver. For the best performance, the designer should adjust the passive components appropriately. The basic principles in adapting the circuit to different resolvers are:

- 1. Ensure that each amplifier output remains within the allowable voltage range.
- 2. Ensure that none of the components are subjected to overvoltage. For example, I the resolver output voltage is too high for th[e ADG1611](http://www.analog.com/ADG1611?doc=CN0276.pdf) switch, a resistor can be added in series with the input to the circuit shown in [Figure 8.](#page-3-2)
- 3. Ensure that the total signal chain phase shift remains within the range:  $n \times 180^\circ - 44^\circ \le \varphi \le n \times 180^\circ + 44^\circ$ , where n is an integer.

In some applications, a capacitor is added in parallel with the primary winding of the resolver, and the value chosen so that it resonates with the resolver inductance at the frequency of operation. This makes the load appear resistive. For example, the resolver used in the circuit has a reactance of 100  $\Omega$  at 10 kHz, corresponding to an inductor value of 1.6 mH. A 160 nF capacitor placed in parallel with the primary causes the load to be approximately 70  $\Omega$ , the real part of the impedance.

However, at higher frequencies that are still within the bandwidth of the op amp, the op amp may oscillate because of the capacitive load. The op amp must be carefully compensated in this application so that it maintains stability over its entire bandwidth.

### **CIRCUIT EVALUATION AND TEST**

This circuit uses the [EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) circuit board and the [EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) SDP-B system demonstration platform controller board. The two boards have 120-pin mating connectors, allowing for the quick setup and evaluation of the performance of the circuit. Th[e EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) contains the circuit to be evaluated, and th[e EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) (SDP-B) is used with th[e CN-0276 Evaluation Software](ftp://ftp.analog.com/pub/cftl/CN0276) to exchange the data from th[e EVAL-CN0276-SDPZ.](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf)

#### *Equipment Needed*

The following equipment is needed:

- A PC with a USB port and Windows® 7 or later
- The [EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) circuit board
- The [EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) SDP-B controller board
- The CN-0276 [Evaluation Software](ftp://ftp.analog.com/pub/cftl/CN0276)
- A 6 V/1 A bench supply
- A 12 V/1 A bench supply
- Tamagawa TS2620N21E11 Resolver

#### *Getting Started*

Load the evaluation software by placing th[e CN-0276](ftp://ftp.analog.com/pub/cftl/CN0276) [Evaluation Software](ftp://ftp.analog.com/pub/cftl/CN0276) into the CD drive of the PC. Using My Computer, locate the drive that contains the evaluation software. Further details regarding the software operation can be found in the [CN0276 Software User Guide.](http://www.analog.com/CN0276-UserGuide?doc=CN0276.pdf)

#### *Functional Block Diagram*

A functional block diagram of the test setup is shown i[n Figure 19.](#page-7-0) 

<span id="page-7-0"></span>

*Figure 19. Functional Diagram of Test Setup*

## Circuit Note CN-0276

#### *Setup*

Connect the 120-pin connector on th[e EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) circuit board to the CON A connector on the [EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) controller board (SDP-B). Use nylon hardware to firmly secure the two boards, using the holes provided at the ends of the 120 pin connectors. With power to the supply off, connect a 6 V or 12 V power supply to the VCC and GND pins on the board. Connect the USB cable supplied with the SDP-B board to the USB port on the PC. Do not connect the USB cable to the Mini-USB connector on the SDP-B board at this time. Connect the resolver TS2620N21E11 to the J3 o[f EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) circuit board.

#### *Test*

Apply power to the 6 V or 12 V supply connected to the [EVAL-](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf)[CN0276-SDPZ.](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) Launch the evaluation software and connect the USB cable from the PC to the mini-USB connector on the [EVAL-SDP-CB1Z.](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf)

When USB communications are established, th[e EVAL-SDP-](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf)[CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) can send, receive, and capture parallel data from the [EVAL-CN0276-SDPZ.](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf)

[Figure 20](#page-8-0) shows a screen shot of the software output display when using the circuit to measure position and velocity.

[Figure 21](#page-8-1) shows a photo of the [EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) evaluation board.

Information and details regarding test setup and calibration, and how to use the evaluation software for data capture can be found in the [CN-0276 Software User Guide.](http://www.analog.com/CN0276-UserGuide?doc=CN0276.pdf) 



<span id="page-8-0"></span>*Figure 20. Screenshot of Software Output Window*



10793-021

*Figure 21. Photo o[f EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) PCB*

#### <span id="page-8-1"></span>*Connectivity for Prototype Development*

The [EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) evaluation board is designed to use the [EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0276.pdf) SDP-B board; however, any microprocessor can be used to interface to the SPI port of the [AD2S1210 \(](http://www.analog.com/AD2S1210?doc=CN0276.pdf)the user should set SOE pin low to active SPI interface). In order for another controller to be used with the [EVAL-CN0276-SDPZ](http://analog.com/EVAL-CN0276-SDPZ?doc=CN0276.pdf) evaluation board, software must be developed by a third party.

There are existing interposer boards that can be used to interface to the Altera and Xilinx field programmable gate arrays (FPGAs). The BeMicro SDK board from Altera can be used with the BeMicro SDK/SDP interposer using Nios Drivers. Any Xilinx evaluation board that features the FMC connector can be used with the FMC-SDP Interposer board.